blob: 0c654edec28dfcc4fa626ddd4a9bdedf382fd1c4 [file] [log] [blame]
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001/* disasm.c where all the _work_ gets done in the Netwide Disassembler
2 *
3 * The Netwide Assembler is copyright (C) 1996 Simon Tatham and
4 * Julian Hall. All rights reserved. The software is
Beroset095e6a22007-12-29 09:44:23 -05005 * redistributable under the license given in the file "LICENSE"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 * distributed in the NASM archive.
7 *
8 * initial version 27/iii/95 by Simon Tatham
9 */
10
H. Peter Anvinfe501952007-10-02 21:53:51 -070011#include "compiler.h"
12
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000013#include <stdio.h>
14#include <string.h>
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000015#include <limits.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +000016#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000017
18#include "nasm.h"
19#include "disasm.h"
20#include "sync.h"
21#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -070022#include "tables.h"
23#include "regdis.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000024
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000025/*
26 * Flags that go into the `segment' field of `insn' structures
27 * during disassembly.
28 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +000029#define SEG_RELATIVE 1
30#define SEG_32BIT 2
31#define SEG_RMREG 4
32#define SEG_DISP8 8
33#define SEG_DISP16 16
34#define SEG_DISP32 32
35#define SEG_NODISP 64
36#define SEG_SIGNED 128
37#define SEG_64BIT 256
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000038
H. Peter Anvin62cb6062007-09-11 22:44:03 +000039/*
40 * Prefix information
41 */
42struct prefix_info {
43 uint8_t osize; /* Operand size */
44 uint8_t asize; /* Address size */
45 uint8_t osp; /* Operand size prefix present */
46 uint8_t asp; /* Address size prefix present */
47 uint8_t rep; /* Rep prefix present */
48 uint8_t seg; /* Segment override prefix present */
49 uint8_t lock; /* Lock prefix present */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070050 uint8_t vex[3]; /* VEX prefix present */
51 uint8_t vex_m; /* VEX.M field */
52 uint8_t vex_v;
53 uint8_t vex_lp; /* VEX.LP fields */
54 uint32_t rex; /* REX prefix present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000055};
56
H. Peter Anvin0ee01422007-04-16 01:18:30 +000057#define getu8(x) (*(uint8_t *)(x))
H. Peter Anvind1fb15c2007-11-13 09:37:59 -080058#if X86_MEMORY
H. Peter Anvin0ee01422007-04-16 01:18:30 +000059/* Littleendian CPU which can handle unaligned references */
60#define getu16(x) (*(uint16_t *)(x))
61#define getu32(x) (*(uint32_t *)(x))
62#define getu64(x) (*(uint64_t *)(x))
63#else
64static uint16_t getu16(uint8_t *data)
65{
66 return (uint16_t)data[0] + ((uint16_t)data[1] << 8);
67}
68static uint32_t getu32(uint8_t *data)
69{
70 return (uint32_t)getu16(data) + ((uint32_t)getu16(data+2) << 16);
71}
72static uint64_t getu64(uint8_t *data)
73{
74 return (uint64_t)getu32(data) + ((uint64_t)getu32(data+4) << 32);
75}
76#endif
77
78#define gets8(x) ((int8_t)getu8(x))
79#define gets16(x) ((int16_t)getu16(x))
80#define gets32(x) ((int32_t)getu32(x))
81#define gets64(x) ((int64_t)getu64(x))
82
83/* Important: regval must already have been adjusted for rex extensions */
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000084static enum reg_enum whichreg(int32_t regflags, int regval, int rex)
H. Peter Anvin0ee01422007-04-16 01:18:30 +000085{
H. Peter Anvin0da6b582007-09-12 20:32:39 -070086 if (!(regflags & (REGISTER|REGMEM)))
87 return 0; /* Registers not permissible?! */
88
89 regflags |= REGISTER;
90
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000091 if (!(REG_AL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000092 return R_AL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000093 if (!(REG_AX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000094 return R_AX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000095 if (!(REG_EAX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000096 return R_EAX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +000097 if (!(REG_RAX & ~regflags))
98 return R_RAX;
H. Peter Anvin10101f22003-02-24 23:22:45 +000099 if (!(REG_DL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000100 return R_DL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000101 if (!(REG_DX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000102 return R_DX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000103 if (!(REG_EDX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000104 return R_EDX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000105 if (!(REG_RDX & ~regflags))
106 return R_RDX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000107 if (!(REG_CL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000108 return R_CL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000109 if (!(REG_CX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000110 return R_CX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000111 if (!(REG_ECX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000112 return R_ECX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000113 if (!(REG_RCX & ~regflags))
114 return R_RCX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000115 if (!(FPU0 & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000116 return R_ST0;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700117 if (!(XMM0 & ~regflags))
118 return R_XMM0;
119 if (!(YMM0 & ~regflags))
120 return R_YMM0;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000121 if (!(REG_CS & ~regflags))
H. Peter Anvin232badb2002-06-06 02:41:20 +0000122 return (regval == 1) ? R_CS : 0;
H. Peter Anvin76690a12002-04-30 20:52:49 +0000123 if (!(REG_DESS & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000124 return (regval == 0 || regval == 2
H. Peter Anvina4835d42008-05-20 14:21:29 -0700125 || regval == 3 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin76690a12002-04-30 20:52:49 +0000126 if (!(REG_FSGS & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700127 return (regval == 4 || regval == 5 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000128 if (!(REG_SEG67 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700129 return (regval == 6 || regval == 7 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000130
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000131 /* All the entries below look up regval in an 16-entry array */
132 if (regval < 0 || regval > 15)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000133 return 0;
H. Peter Anvin232badb2002-06-06 02:41:20 +0000134
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700135 if (!(REG8 & ~regflags)) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000136 if (rex & REX_P)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700137 return nasm_rd_reg8_rex[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000138 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700139 return nasm_rd_reg8[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000140 }
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700141 if (!(REG16 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700142 return nasm_rd_reg16[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700143 if (!(REG32 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700144 return nasm_rd_reg32[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700145 if (!(REG64 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700146 return nasm_rd_reg64[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000147 if (!(REG_SREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700148 return nasm_rd_sreg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000149 if (!(REG_CREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700150 return nasm_rd_creg[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000151 if (!(REG_DREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700152 return nasm_rd_dreg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000153 if (!(REG_TREG & ~regflags)) {
154 if (rex & REX_P)
155 return 0; /* TR registers are ill-defined with rex */
H. Peter Anvina4835d42008-05-20 14:21:29 -0700156 return nasm_rd_treg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000157 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000158 if (!(FPUREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700159 return nasm_rd_fpureg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000160 if (!(MMXREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700161 return nasm_rd_mmxreg[regval & 7]; /* Ignore REX */
H. Peter Anvin4836e332002-04-30 20:56:43 +0000162 if (!(XMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700163 return nasm_rd_xmmreg[regval];
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700164 if (!(YMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700165 return nasm_rd_ymmreg[regval];
H. Peter Anvin232badb2002-06-06 02:41:20 +0000166
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000167 return 0;
168}
169
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000170/*
H. Peter Anvin7786c362007-09-17 18:45:44 -0700171 * Process a DREX suffix
172 */
173static uint8_t *do_drex(uint8_t *data, insn *ins)
174{
175 uint8_t drex = *data++;
176 operand *dst = &ins->oprs[ins->drexdst];
177
178 if ((drex & 8) != ((ins->rex & REX_OC) ? 8 : 0))
179 return NULL; /* OC0 mismatch */
180 ins->rex = (ins->rex & ~7) | (drex & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -0700181
H. Peter Anvin7786c362007-09-17 18:45:44 -0700182 dst->segment = SEG_RMREG;
183 dst->basereg = drex >> 4;
184 return data;
185}
186
187
188/*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000189 * Process an effective address (ModRM) specification.
190 */
Keith Kaniosb7a89542007-04-12 02:40:54 +0000191static uint8_t *do_ea(uint8_t *data, int modrm, int asize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700192 int segsize, operand * op, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000193{
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000194 int mod, rm, scale, index, base;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700195 int rex;
196 uint8_t sib = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000197
198 mod = (modrm >> 6) & 03;
199 rm = modrm & 07;
200
H. Peter Anvin7786c362007-09-17 18:45:44 -0700201 if (mod != 3 && rm == 4 && asize != 16)
202 sib = *data++;
203
204 if (ins->rex & REX_D) {
205 data = do_drex(data, ins);
206 if (!data)
207 return NULL;
208 }
209 rex = ins->rex;
210
H. Peter Anvine2c80182005-01-15 22:15:51 +0000211 if (mod == 3) { /* pure register version */
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000212 op->basereg = rm+(rex & REX_B ? 8 : 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000213 op->segment |= SEG_RMREG;
214 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000215 }
216
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700217 op->disp_size = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000218 op->eaflags = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000219
220 if (asize == 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000221 /*
222 * <mod> specifies the displacement size (none, byte or
223 * word), and <rm> specifies the register combination.
224 * Exception: mod=0,rm=6 does not specify [BP] as one might
225 * expect, but instead specifies [disp16].
226 */
227 op->indexreg = op->basereg = -1;
228 op->scale = 1; /* always, in 16 bits */
229 switch (rm) {
230 case 0:
231 op->basereg = R_BX;
232 op->indexreg = R_SI;
233 break;
234 case 1:
235 op->basereg = R_BX;
236 op->indexreg = R_DI;
237 break;
238 case 2:
239 op->basereg = R_BP;
240 op->indexreg = R_SI;
241 break;
242 case 3:
243 op->basereg = R_BP;
244 op->indexreg = R_DI;
245 break;
246 case 4:
247 op->basereg = R_SI;
248 break;
249 case 5:
250 op->basereg = R_DI;
251 break;
252 case 6:
253 op->basereg = R_BP;
254 break;
255 case 7:
256 op->basereg = R_BX;
257 break;
258 }
259 if (rm == 6 && mod == 0) { /* special case */
260 op->basereg = -1;
261 if (segsize != 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700262 op->disp_size = 16;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000263 mod = 2; /* fake disp16 */
264 }
265 switch (mod) {
266 case 0:
267 op->segment |= SEG_NODISP;
268 break;
269 case 1:
270 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000271 op->offset = (int8_t)*data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000272 break;
273 case 2:
274 op->segment |= SEG_DISP16;
275 op->offset = *data++;
276 op->offset |= ((unsigned)*data++) << 8;
277 break;
278 }
279 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000280 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000281 /*
282 * Once again, <mod> specifies displacement size (this time
283 * none, byte or *dword*), while <rm> specifies the base
284 * register. Again, [EBP] is missing, replaced by a pure
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000285 * disp32 (this time that's mod=0,rm=*5*) in 32-bit mode,
286 * and RIP-relative addressing in 64-bit mode.
287 *
288 * However, rm=4
H. Peter Anvine2c80182005-01-15 22:15:51 +0000289 * indicates not a single base register, but instead the
290 * presence of a SIB byte...
291 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000292 int a64 = asize == 64;
293
H. Peter Anvine2c80182005-01-15 22:15:51 +0000294 op->indexreg = -1;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000295
296 if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700297 op->basereg = nasm_rd_reg64[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000298 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700299 op->basereg = nasm_rd_reg32[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000300
H. Peter Anvine2c80182005-01-15 22:15:51 +0000301 if (rm == 5 && mod == 0) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000302 if (segsize == 64) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000303 op->eaflags |= EAF_REL;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000304 op->segment |= SEG_RELATIVE;
305 mod = 2; /* fake disp32 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000306 }
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000307
308 if (asize != 64)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700309 op->disp_size = asize;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000310
311 op->basereg = -1;
312 mod = 2; /* fake disp32 */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000313 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000314
H. Peter Anvine2c80182005-01-15 22:15:51 +0000315 if (rm == 4) { /* process SIB */
H. Peter Anvin7786c362007-09-17 18:45:44 -0700316 scale = (sib >> 6) & 03;
317 index = (sib >> 3) & 07;
318 base = sib & 07;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000319
H. Peter Anvine2c80182005-01-15 22:15:51 +0000320 op->scale = 1 << scale;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000321
H. Peter Anvin83b2e4f2008-08-20 09:42:47 -0700322 if (index == 4 && !(rex & REX_X))
323 op->indexreg = -1; /* ESP/RSP cannot be an index */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000324 else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700325 op->indexreg = nasm_rd_reg64[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000326 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700327 op->indexreg = nasm_rd_reg32[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000328
329 if (base == 5 && mod == 0) {
330 op->basereg = -1;
331 mod = 2; /* Fake disp32 */
332 } else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700333 op->basereg = nasm_rd_reg64[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000334 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700335 op->basereg = nasm_rd_reg32[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000336
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800337 if (segsize == 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700338 op->disp_size = 32;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000339 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000340
H. Peter Anvine2c80182005-01-15 22:15:51 +0000341 switch (mod) {
342 case 0:
343 op->segment |= SEG_NODISP;
344 break;
345 case 1:
346 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000347 op->offset = gets8(data);
348 data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000349 break;
350 case 2:
351 op->segment |= SEG_DISP32;
H. Peter Anvin08367e22008-01-02 12:19:41 -0800352 op->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000353 data += 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000354 break;
355 }
356 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000357 }
358}
359
360/*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000361 * Determine whether the instruction template in t corresponds to the data
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000362 * stream in data. Return the number of bytes matched if so.
363 */
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800364#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
365
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000366static int matches(const struct itemplate *t, uint8_t *data,
367 const struct prefix_info *prefix, int segsize, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000368{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000369 uint8_t *r = (uint8_t *)(t->code);
370 uint8_t *origdata = data;
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700371 bool a_used = false, o_used = false;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000372 enum prefixes drep = 0;
373 uint8_t lock = prefix->lock;
374 int osize = prefix->osize;
375 int asize = prefix->asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800376 int i, c;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700377 int op1, op2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800378 struct operand *opx;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700379 uint8_t opex = 0;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800380 int s_field_for = -1; /* No 144/154 series code encountered */
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700381 bool vex_ok = false;
H. Peter Anvin94352832008-05-26 12:03:55 -0700382 int regmask = (segsize == 64) ? 15 : 7;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000383
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700384 for (i = 0; i < MAX_OPERANDS; i++) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700385 ins->oprs[i].segment = ins->oprs[i].disp_size =
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700386 (segsize == 64 ? SEG_64BIT : segsize == 32 ? SEG_32BIT : 0);
387 }
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000388 ins->condition = -1;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000389 ins->rex = prefix->rex;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800390 memset(ins->prefixes, 0, sizeof ins->prefixes);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000391
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000392 if (t->flags & (segsize == 64 ? IF_NOLONG : IF_LONG))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700393 return false;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000394
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000395 if (prefix->rep == 0xF2)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000396 drep = P_REPNE;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000397 else if (prefix->rep == 0xF3)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000398 drep = P_REP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000399
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800400 while ((c = *r++) != 0) {
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700401 op1 = (c & 3) + ((opex & 1) << 2);
402 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
403 opx = &ins->oprs[op1];
404 opex = 0;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800405
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800406 switch (c) {
407 case 01:
408 case 02:
409 case 03:
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700410 case 04:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000411 while (c--)
412 if (*r++ != *data++)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700413 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800414 break;
415
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700416 case 05:
417 case 06:
418 case 07:
419 opex = c;
420 break;
421
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800422 case4(010):
423 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000424 int t = *r++, d = *data++;
425 if (d < t || d > t + 7)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700426 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000427 else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800428 opx->basereg = (d-t)+
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000429 (ins->rex & REX_B ? 8 : 0);
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800430 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000431 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800432 break;
433 }
434
435 case4(014):
H. Peter Anvinc1377e92008-10-06 23:40:31 -0700436 case4(0274):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800437 opx->offset = (int8_t)*data++;
438 opx->segment |= SEG_SIGNED;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800439 break;
440
441 case4(020):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800442 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800443 break;
444
445 case4(024):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800446 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800447 break;
448
449 case4(030):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800450 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000451 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800452 break;
453
454 case4(034):
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000455 if (osize == 32) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800456 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000457 data += 4;
458 } else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800459 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000460 data += 2;
461 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000462 if (segsize != asize)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800463 opx->disp_size = asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800464 break;
465
466 case4(040):
H. Peter Anvin588df782008-10-07 10:05:10 -0700467 case4(0254):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800468 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000469 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800470 break;
471
472 case4(044):
H. Peter Anvinb061d592007-04-16 02:02:06 +0000473 switch (asize) {
474 case 16:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800475 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000476 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800477 if (segsize != 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800478 opx->disp_size = 16;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000479 break;
480 case 32:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800481 opx->offset = getu32(data);
H. Peter Anvinb061d592007-04-16 02:02:06 +0000482 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800483 if (segsize == 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800484 opx->disp_size = 32;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000485 break;
486 case 64:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800487 opx->offset = getu64(data);
488 opx->disp_size = 64;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000489 data += 8;
490 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000491 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800492 break;
493
494 case4(050):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800495 opx->offset = gets8(data++);
496 opx->segment |= SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800497 break;
498
499 case4(054):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800500 opx->offset = getu64(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000501 data += 8;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800502 break;
503
504 case4(060):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800505 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000506 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800507 opx->segment |= SEG_RELATIVE;
508 opx->segment &= ~SEG_32BIT;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800509 break;
510
511 case4(064):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800512 opx->segment |= SEG_RELATIVE;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000513 if (osize == 16) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800514 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000515 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800516 opx->segment &= ~(SEG_32BIT|SEG_64BIT);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000517 } else if (osize == 32) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800518 opx->offset = gets32(data);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000519 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800520 opx->segment &= ~SEG_64BIT;
521 opx->segment |= SEG_32BIT;
H. Peter Anvin70653092007-10-19 14:42:29 -0700522 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000523 if (segsize != osize) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800524 opx->type =
525 (opx->type & ~SIZE_MASK)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000526 | ((osize == 16) ? BITS16 : BITS32);
527 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800528 break;
529
530 case4(070):
H. Peter Anvin08367e22008-01-02 12:19:41 -0800531 opx->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000532 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800533 opx->segment |= SEG_32BIT | SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800534 break;
535
536 case4(0100):
537 case4(0110):
538 case4(0120):
539 case4(0130):
540 {
541 int modrm = *data++;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800542 opx->segment |= SEG_RMREG;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700543 data = do_ea(data, modrm, asize, segsize, &ins->oprs[op2], ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700544 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700545 return false;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700546 opx->basereg = ((modrm >> 3) & 7) + (ins->rex & REX_R ? 8 : 0);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800547 break;
548 }
549
550 case4(0140):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700551 if (s_field_for == op1) {
H. Peter Anvina30cc072007-11-18 21:55:26 -0800552 opx->offset = gets8(data);
553 data++;
554 } else {
555 opx->offset = getu16(data);
556 data += 2;
557 }
558 break;
559
560 case4(0144):
561 case4(0154):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700562 s_field_for = (*data & 0x02) ? op1 : -1;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800563 if ((*data++ & ~0x02) != *r++)
564 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800565 break;
566
567 case4(0150):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700568 if (s_field_for == op1) {
H. Peter Anvina30cc072007-11-18 21:55:26 -0800569 opx->offset = gets8(data);
570 data++;
571 } else {
572 opx->offset = getu32(data);
573 data += 4;
574 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800575 break;
576
577 case4(0160):
578 ins->rex |= REX_D;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700579 ins->drexdst = op1;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800580 break;
581
582 case4(0164):
583 ins->rex |= REX_D|REX_OC;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700584 ins->drexdst = op1;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800585 break;
586
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800587 case 0171:
H. Peter Anvin7786c362007-09-17 18:45:44 -0700588 data = do_drex(data, ins);
589 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700590 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800591 break;
592
H. Peter Anvind85d2502008-05-04 17:53:31 -0700593 case 0172:
594 {
595 uint8_t ximm = *data++;
596 c = *r++;
H. Peter Anvin94352832008-05-26 12:03:55 -0700597 ins->oprs[c >> 3].basereg = (ximm >> 4) & regmask;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700598 ins->oprs[c >> 3].segment |= SEG_RMREG;
599 ins->oprs[c & 7].offset = ximm & 15;
600 }
601 break;
602
H. Peter Anvind58656f2008-05-06 20:11:14 -0700603 case 0173:
604 {
605 uint8_t ximm = *data++;
606 c = *r++;
607
608 if ((c ^ ximm) & 15)
609 return false;
610
H. Peter Anvin94352832008-05-26 12:03:55 -0700611 ins->oprs[c >> 4].basereg = (ximm >> 4) & regmask;
H. Peter Anvind58656f2008-05-06 20:11:14 -0700612 ins->oprs[c >> 4].segment |= SEG_RMREG;
613 }
614 break;
615
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700616 case 0174:
617 {
618 uint8_t ximm = *data++;
619 c = *r++;
620
H. Peter Anvin94352832008-05-26 12:03:55 -0700621 ins->oprs[c].basereg = (ximm >> 4) & regmask;
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700622 ins->oprs[c].segment |= SEG_RMREG;
623 }
624 break;
625
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800626 case4(0200):
627 case4(0204):
628 case4(0210):
629 case4(0214):
630 case4(0220):
631 case4(0224):
632 case4(0230):
633 case4(0234):
634 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000635 int modrm = *data++;
636 if (((modrm >> 3) & 07) != (c & 07))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700637 return false; /* spare field doesn't match up */
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700638 data = do_ea(data, modrm, asize, segsize, &ins->oprs[op2], ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700639 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700640 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800641 break;
642 }
643
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700644 case4(0260):
645 {
646 int vexm = *r++;
647 int vexwlp = *r++;
648 ins->rex |= REX_V;
649 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
650 return false;
651
652 if ((vexm & 0x1f) != prefix->vex_m)
653 return false;
654
655 switch (vexwlp & 030) {
656 case 000:
657 if (prefix->rex & REX_W)
658 return false;
659 break;
660 case 010:
661 if (!(prefix->rex & REX_W))
662 return false;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700663 ins->rex &= ~REX_W;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700664 break;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700665 case 020: /* VEX.W is a don't care */
666 ins->rex &= ~REX_W;
667 break;
668 case 030:
669 break;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700670 }
671
672 if ((vexwlp & 007) != prefix->vex_lp)
673 return false;
674
675 opx->segment |= SEG_RMREG;
676 opx->basereg = prefix->vex_v;
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700677 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700678 break;
679 }
680
681 case 0270:
682 {
683 int vexm = *r++;
684 int vexwlp = *r++;
685 ins->rex |= REX_V;
686 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
687 return false;
688
689 if ((vexm & 0x1f) != prefix->vex_m)
690 return false;
691
692 switch (vexwlp & 030) {
693 case 000:
694 if (ins->rex & REX_W)
695 return false;
696 break;
697 case 010:
698 if (!(ins->rex & REX_W))
699 return false;
700 break;
701 default:
702 break; /* Need to do anything special here? */
703 }
704
705 if ((vexwlp & 007) != prefix->vex_lp)
706 return false;
707
708 if (prefix->vex_v != 0)
709 return false;
710
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700711 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700712 break;
713 }
714
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800715 case 0310:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000716 if (asize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700717 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000718 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700719 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800720 break;
721
722 case 0311:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000723 if (asize == 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700724 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000725 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700726 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800727 break;
728
729 case 0312:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000730 if (asize != segsize)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700731 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000732 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700733 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800734 break;
735
736 case 0313:
H. Peter Anvince2b3972007-05-30 22:21:11 +0000737 if (asize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700738 return false;
H. Peter Anvince2b3972007-05-30 22:21:11 +0000739 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700740 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800741 break;
742
743 case 0314:
H. Peter Anvin23440102007-11-12 21:02:33 -0800744 if (prefix->rex & REX_B)
745 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800746 break;
747
748 case 0315:
H. Peter Anvin23440102007-11-12 21:02:33 -0800749 if (prefix->rex & REX_X)
750 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800751 break;
752
753 case 0316:
H. Peter Anvin23440102007-11-12 21:02:33 -0800754 if (prefix->rex & REX_R)
755 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800756 break;
757
758 case 0317:
H. Peter Anvin23440102007-11-12 21:02:33 -0800759 if (prefix->rex & REX_W)
760 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800761 break;
762
763 case 0320:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000764 if (osize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700765 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000766 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700767 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800768 break;
769
770 case 0321:
H. Peter Anvinb061d592007-04-16 02:02:06 +0000771 if (osize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700772 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000773 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700774 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800775 break;
776
777 case 0322:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000778 if (osize != (segsize == 16) ? 16 : 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700779 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000780 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700781 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800782 break;
783
784 case 0323:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000785 ins->rex |= REX_W; /* 64-bit only instruction */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000786 osize = 64;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800787 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800788 break;
789
790 case 0324:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000791 if (!(ins->rex & (REX_P|REX_W)) || osize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700792 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800793 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800794 break;
795
796 case 0330:
797 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000798 int t = *r++, d = *data++;
799 if (d < t || d > t + 15)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700800 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000801 else
802 ins->condition = d - t;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800803 break;
804 }
805
806 case 0331:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000807 if (prefix->rep)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700808 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800809 break;
810
811 case 0332:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700812 if (prefix->rep != 0xF2)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700813 return false;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800814 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800815 break;
816
817 case 0333:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000818 if (prefix->rep != 0xF3)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700819 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000820 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800821 break;
822
823 case 0334:
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000824 if (lock) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000825 ins->rex |= REX_R;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000826 lock = 0;
827 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800828 break;
829
830 case 0335:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700831 if (drep == P_REP)
832 drep = P_REPE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800833 break;
834
H. Peter Anvin962e3052008-08-28 17:47:16 -0700835 case 0336:
836 case 0337:
837 break;
838
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800839 case 0340:
840 return false;
841
H. Peter Anvinfa3833d2008-10-09 14:15:36 -0700842 case4(0344):
843 ins->oprs[0].basereg = (*data++ >> 3) & 7;
H. Peter Anvinff6e12d2008-10-08 21:17:32 -0700844 break;
845
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700846 case 0360:
847 if (prefix->osp || prefix->rep)
848 return false;
849 break;
850
851 case 0361:
852 if (!prefix->osp || prefix->rep)
853 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700854 o_used = true;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700855 break;
856
857 case 0362:
858 if (prefix->osp || prefix->rep != 0xf2)
859 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700860 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700861 break;
862
863 case 0363:
864 if (prefix->osp || prefix->rep != 0xf3)
865 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700866 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700867 break;
868
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800869 case 0364:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000870 if (prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700871 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800872 break;
873
874 case 0365:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000875 if (prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700876 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800877 break;
878
879 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000880 if (!prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700881 return false;
882 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800883 break;
884
885 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000886 if (!prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700887 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800888 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800889 break;
890
891 default:
892 return false; /* Unknown code */
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000893 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000894 }
895
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700896 if (!vex_ok && (ins->rex & REX_V))
897 return false;
898
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700899 /* REX cannot be combined with DREX or VEX */
900 if ((ins->rex & (REX_D|REX_V)) && (prefix->rex & REX_P))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700901 return false;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700902
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000903 /*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000904 * Check for unused rep or a/o prefixes.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000905 */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700906 for (i = 0; i < t->operands; i++) {
907 if (ins->oprs[i].segment != SEG_RMREG)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700908 a_used = true;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700909 }
910
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700911 if (lock) {
912 if (ins->prefixes[PPS_LREP])
913 return false;
914 ins->prefixes[PPS_LREP] = P_LOCK;
915 }
916 if (drep) {
917 if (ins->prefixes[PPS_LREP])
918 return false;
919 ins->prefixes[PPS_LREP] = drep;
920 }
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800921 if (!o_used) {
922 if (osize != ((segsize == 16) ? 16 : 32)) {
923 enum prefixes pfx = 0;
924
925 switch (osize) {
926 case 16:
927 pfx = P_O16;
928 break;
929 case 32:
930 pfx = P_O32;
931 break;
932 case 64:
933 pfx = P_O64;
934 break;
935 }
936
937 if (ins->prefixes[PPS_OSIZE])
938 return false;
939 ins->prefixes[PPS_OSIZE] = pfx;
940 }
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700941 }
942 if (!a_used && asize != segsize) {
943 if (ins->prefixes[PPS_ASIZE])
944 return false;
945 ins->prefixes[PPS_ASIZE] = asize == 16 ? P_A16 : P_A32;
946 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000947
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000948 /* Fix: check for redundant REX prefixes */
949
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000950 return data - origdata;
951}
952
H. Peter Anvina4835d42008-05-20 14:21:29 -0700953/* Condition names for disassembly, sorted by x86 code */
954static const char * const condition_name[16] = {
955 "o", "no", "c", "nc", "z", "nz", "na", "a",
956 "s", "ns", "pe", "po", "l", "nl", "ng", "g"
957};
958
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000959int32_t disasm(uint8_t *data, char *output, int outbufsize, int segsize,
Keith Kaniosb7a89542007-04-12 02:40:54 +0000960 int32_t offset, int autosync, uint32_t prefer)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000961{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000962 const struct itemplate * const *p, * const *best_p;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700963 const struct disasm_index *ix;
964 uint8_t *dp;
H. Peter Anvin4836e332002-04-30 20:56:43 +0000965 int length, best_length = 0;
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000966 char *segover;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700967 int i, slen, colon, n;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000968 uint8_t *origdata;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000969 int works;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000970 insn tmp_ins, ins;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000971 uint32_t goodness, best;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000972 int best_pref;
973 struct prefix_info prefix;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800974 bool end_prefix;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000975
H. Peter Anvinbfb888c2007-09-11 04:26:44 +0000976 memset(&ins, 0, sizeof ins);
977
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000978 /*
979 * Scan for prefixes.
980 */
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000981 memset(&prefix, 0, sizeof prefix);
982 prefix.asize = segsize;
983 prefix.osize = (segsize == 64) ? 32 : segsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000984 segover = NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000985 origdata = data;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800986
H. Peter Anvin2fb033a2008-05-21 11:05:39 -0700987 ix = itable;
988
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700989 end_prefix = false;
990 while (!end_prefix) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800991 switch (*data) {
992 case 0xF2:
993 case 0xF3:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000994 prefix.rep = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800995 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -0700996
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800997 case 0xF0:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000998 prefix.lock = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800999 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001000
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001001 case 0x2E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001002 segover = "cs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001003 break;
1004 case 0x36:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001005 segover = "ss", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001006 break;
1007 case 0x3E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001008 segover = "ds", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001009 break;
1010 case 0x26:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001011 segover = "es", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001012 break;
1013 case 0x64:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001014 segover = "fs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001015 break;
1016 case 0x65:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001017 segover = "gs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001018 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001019
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001020 case 0x66:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001021 prefix.osize = (segsize == 16) ? 32 : 16;
1022 prefix.osp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001023 break;
1024 case 0x67:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001025 prefix.asize = (segsize == 32) ? 16 : 32;
1026 prefix.asp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001027 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001028
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001029 case 0xC4:
1030 case 0xC5:
1031 if (segsize == 64 || (data[1] & 0xc0) == 0xc0) {
1032 prefix.vex[0] = *data++;
1033 prefix.vex[1] = *data++;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001034
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001035 prefix.rex = REX_V;
1036
1037 if (prefix.vex[0] == 0xc4) {
1038 prefix.vex[2] = *data++;
1039 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1040 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1041 prefix.vex_m = prefix.vex[1] & 0x1f;
1042 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1043 prefix.vex_lp = prefix.vex[2] & 7;
1044 } else {
1045 prefix.rex |= (~prefix.vex[1] >> (7-2)) & REX_R;
1046 prefix.vex_m = 1;
1047 prefix.vex_v = (~prefix.vex[1] >> 3) & 15;
1048 prefix.vex_lp = prefix.vex[1] & 7;
1049 }
1050
1051 ix = itable_VEX[prefix.vex_m][prefix.vex_lp];
1052 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001053 end_prefix = true;
1054 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001055
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001056 case REX_P + 0x0:
1057 case REX_P + 0x1:
1058 case REX_P + 0x2:
1059 case REX_P + 0x3:
1060 case REX_P + 0x4:
1061 case REX_P + 0x5:
1062 case REX_P + 0x6:
1063 case REX_P + 0x7:
1064 case REX_P + 0x8:
1065 case REX_P + 0x9:
1066 case REX_P + 0xA:
1067 case REX_P + 0xB:
1068 case REX_P + 0xC:
1069 case REX_P + 0xD:
1070 case REX_P + 0xE:
1071 case REX_P + 0xF:
1072 if (segsize == 64) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001073 prefix.rex = *data++;
1074 if (prefix.rex & REX_W)
1075 prefix.osize = 64;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001076 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001077 end_prefix = true;
1078 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001079
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001080 default:
1081 end_prefix = true;
1082 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001083 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001084 }
1085
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001086 best = -1; /* Worst possible */
H. Peter Anvin4836e332002-04-30 20:56:43 +00001087 best_p = NULL;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001088 best_pref = INT_MAX;
1089
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001090 if (!ix)
1091 return 0; /* No instruction table at all... */
1092
H. Peter Anvin19e20102007-09-18 15:08:20 -07001093 dp = data;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001094 ix += *dp++;
Charles Crayne46b31b02007-10-18 21:17:20 -07001095 while (ix->n == -1) {
H. Peter Anvin19e20102007-09-18 15:08:20 -07001096 ix = (const struct disasm_index *)ix->p + *dp++;
1097 }
1098
1099 p = (const struct itemplate * const *)ix->p;
1100 for (n = ix->n; n; n--, p++) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001101 if ((length = matches(*p, data, &prefix, segsize, &tmp_ins))) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001102 works = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001103 /*
1104 * Final check to make sure the types of r/m match up.
H. Peter Anvindbf130e2007-05-30 00:18:26 +00001105 * XXX: Need to make sure this is actually correct.
H. Peter Anvine2c80182005-01-15 22:15:51 +00001106 */
1107 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001108 if (!((*p)->opd[i] & SAME_AS) &&
1109 (
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001110 /* If it's a mem-only EA but we have a
1111 register, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001112 ((tmp_ins.oprs[i].segment & SEG_RMREG) &&
1113 !(MEMORY & ~(*p)->opd[i])) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001114 /* If it's a reg-only EA but we have a memory
1115 ref, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001116 (!(tmp_ins.oprs[i].segment & SEG_RMREG) &&
1117 !(REG_EA & ~(*p)->opd[i]) &&
1118 !((*p)->opd[i] & REG_SMASK)) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001119 /* Register type mismatch (eg FS vs REG_DESS):
1120 die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001121 ((((*p)->opd[i] & (REGISTER | FPUREG)) ||
1122 (tmp_ins.oprs[i].segment & SEG_RMREG)) &&
1123 !whichreg((*p)->opd[i],
1124 tmp_ins.oprs[i].basereg, tmp_ins.rex))
1125 )) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001126 works = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001127 break;
1128 }
1129 }
1130
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001131 /*
1132 * Note: we always prefer instructions which incorporate
1133 * prefixes in the instructions themselves. This is to allow
1134 * e.g. PAUSE to be preferred to REP NOP, and deal with
1135 * MMX/SSE instructions where prefixes are used to select
1136 * between MMX and SSE register sets or outright opcode
1137 * selection.
1138 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001139 if (works) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001140 int i, nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001141 goodness = ((*p)->flags & IF_PFMASK) ^ prefer;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001142 nprefix = 0;
1143 for (i = 0; i < MAXPREFIX; i++)
1144 if (tmp_ins.prefixes[i])
1145 nprefix++;
1146 if (nprefix < best_pref ||
1147 (nprefix == best_pref && goodness < best)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001148 /* This is the best one found so far */
1149 best = goodness;
1150 best_p = p;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001151 best_pref = nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001152 best_length = length;
1153 ins = tmp_ins;
1154 }
1155 }
1156 }
H. Peter Anvin4836e332002-04-30 20:56:43 +00001157 }
H. Peter Anvineba20a72002-04-30 20:53:55 +00001158
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001159 if (!best_p)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001160 return 0; /* no instruction was matched */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001161
H. Peter Anvin4836e332002-04-30 20:56:43 +00001162 /* Pick the best match */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001163 p = best_p;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001164 length = best_length;
1165
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001166 slen = 0;
1167
Ed Beroset64ab5192004-12-15 23:32:57 +00001168 /* TODO: snprintf returns the value that the string would have if
H. Peter Anvin70653092007-10-19 14:42:29 -07001169 * the buffer were long enough, and not the actual length of
H. Peter Anvine2c80182005-01-15 22:15:51 +00001170 * the returned string, so each instance of using the return
1171 * value of snprintf should actually be checked to assure that
1172 * the return value is "sane." Maybe a macro wrapper could
1173 * be used for that purpose.
1174 */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001175 for (i = 0; i < MAXPREFIX; i++)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001176 switch (ins.prefixes[i]) {
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001177 case P_LOCK:
1178 slen += snprintf(output + slen, outbufsize - slen, "lock ");
1179 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001180 case P_REP:
1181 slen += snprintf(output + slen, outbufsize - slen, "rep ");
1182 break;
1183 case P_REPE:
1184 slen += snprintf(output + slen, outbufsize - slen, "repe ");
1185 break;
1186 case P_REPNE:
1187 slen += snprintf(output + slen, outbufsize - slen, "repne ");
1188 break;
1189 case P_A16:
1190 slen += snprintf(output + slen, outbufsize - slen, "a16 ");
1191 break;
1192 case P_A32:
1193 slen += snprintf(output + slen, outbufsize - slen, "a32 ");
1194 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001195 case P_A64:
1196 slen += snprintf(output + slen, outbufsize - slen, "a64 ");
1197 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001198 case P_O16:
1199 slen += snprintf(output + slen, outbufsize - slen, "o16 ");
1200 break;
1201 case P_O32:
1202 slen += snprintf(output + slen, outbufsize - slen, "o32 ");
1203 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001204 case P_O64:
1205 slen += snprintf(output + slen, outbufsize - slen, "o64 ");
1206 break;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001207 default:
1208 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001209 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001210
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001211 i = (*p)->opcode;
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001212 if (i >= FIRST_COND_OPCODE)
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001213 slen += snprintf(output + slen, outbufsize - slen, "%s%s",
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001214 nasm_insn_names[i], condition_name[ins.condition]);
1215 else
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001216 slen += snprintf(output + slen, outbufsize - slen, "%s",
1217 nasm_insn_names[i]);
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001218
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001219 colon = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001220 length += data - origdata; /* fix up for prefixes */
1221 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001222 opflags_t t = (*p)->opd[i];
1223 const operand *o = &ins.oprs[i];
1224 int64_t offs;
1225
1226 if (t & SAME_AS) {
1227 o = &ins.oprs[t & ~SAME_AS];
1228 t = (*p)->opd[t & ~SAME_AS];
1229 }
1230
H. Peter Anvine2c80182005-01-15 22:15:51 +00001231 output[slen++] = (colon ? ':' : i == 0 ? ' ' : ',');
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001232
H. Peter Anvin7786c362007-09-17 18:45:44 -07001233 offs = o->offset;
1234 if (o->segment & SEG_RELATIVE) {
1235 offs += offset + length;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001236 /*
1237 * sort out wraparound
1238 */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001239 if (!(o->segment & (SEG_32BIT|SEG_64BIT)))
1240 offs &= 0xffff;
H. Peter Anvin08367e22008-01-02 12:19:41 -08001241 else if (segsize != 64)
1242 offs &= 0xffffffff;
1243
H. Peter Anvine2c80182005-01-15 22:15:51 +00001244 /*
1245 * add sync marker, if autosync is on
1246 */
1247 if (autosync)
H. Peter Anvin7786c362007-09-17 18:45:44 -07001248 add_sync(offs, 0L);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001249 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001250
H. Peter Anvin7786c362007-09-17 18:45:44 -07001251 if (t & COLON)
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001252 colon = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001253 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001254 colon = false;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001255
H. Peter Anvin7786c362007-09-17 18:45:44 -07001256 if ((t & (REGISTER | FPUREG)) ||
1257 (o->segment & SEG_RMREG)) {
1258 enum reg_enum reg;
1259 reg = whichreg(t, o->basereg, ins.rex);
1260 if (t & TO)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001261 slen += snprintf(output + slen, outbufsize - slen, "to ");
1262 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001263 nasm_reg_names[reg-EXPR_REG_START]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001264 } else if (!(UNITY & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001265 output[slen++] = '1';
H. Peter Anvin7786c362007-09-17 18:45:44 -07001266 } else if (t & IMMEDIATE) {
1267 if (t & BITS8) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001268 slen +=
1269 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001270 if (o->segment & SEG_SIGNED) {
1271 if (offs < 0) {
1272 offs *= -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001273 output[slen++] = '-';
1274 } else
1275 output[slen++] = '+';
1276 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001277 } else if (t & BITS16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001278 slen +=
1279 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001280 } else if (t & BITS32) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001281 slen +=
1282 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001283 } else if (t & BITS64) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001284 slen +=
1285 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001286 } else if (t & NEAR) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001287 slen +=
1288 snprintf(output + slen, outbufsize - slen, "near ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001289 } else if (t & SHORT) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001290 slen +=
1291 snprintf(output + slen, outbufsize - slen, "short ");
1292 }
1293 slen +=
Keith Kanios93f2e9a2007-04-14 00:10:59 +00001294 snprintf(output + slen, outbufsize - slen, "0x%"PRIx64"",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001295 offs);
1296 } else if (!(MEM_OFFS & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001297 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001298 snprintf(output + slen, outbufsize - slen,
1299 "[%s%s%s0x%"PRIx64"]",
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001300 (segover ? segover : ""),
1301 (segover ? ":" : ""),
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001302 (o->disp_size == 64 ? "qword " :
1303 o->disp_size == 32 ? "dword " :
1304 o->disp_size == 16 ? "word " : ""), offs);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001305 segover = NULL;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001306 } else if (!(REGMEM & ~t)) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001307 int started = false;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001308 if (t & BITS8)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001309 slen +=
1310 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001311 if (t & BITS16)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001312 slen +=
1313 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001314 if (t & BITS32)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001315 slen +=
1316 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001317 if (t & BITS64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001318 slen +=
1319 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001320 if (t & BITS80)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001321 slen +=
1322 snprintf(output + slen, outbufsize - slen, "tword ");
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001323 if (t & BITS128)
1324 slen +=
1325 snprintf(output + slen, outbufsize - slen, "oword ");
H. Peter Anvindfb91802008-05-20 11:43:53 -07001326 if (t & BITS256)
1327 slen +=
1328 snprintf(output + slen, outbufsize - slen, "yword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001329 if (t & FAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001330 slen += snprintf(output + slen, outbufsize - slen, "far ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001331 if (t & NEAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001332 slen +=
1333 snprintf(output + slen, outbufsize - slen, "near ");
1334 output[slen++] = '[';
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001335 if (o->disp_size)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001336 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001337 (o->disp_size == 64 ? "qword " :
1338 o->disp_size == 32 ? "dword " :
1339 o->disp_size == 16 ? "word " :
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001340 ""));
H. Peter Anvin7786c362007-09-17 18:45:44 -07001341 if (o->eaflags & EAF_REL)
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00001342 slen += snprintf(output + slen, outbufsize - slen, "rel ");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001343 if (segover) {
1344 slen +=
1345 snprintf(output + slen, outbufsize - slen, "%s:",
1346 segover);
1347 segover = NULL;
1348 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001349 if (o->basereg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001350 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001351 nasm_reg_names[(o->basereg-EXPR_REG_START)]);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001352 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001353 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001354 if (o->indexreg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001355 if (started)
1356 output[slen++] = '+';
1357 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001358 nasm_reg_names[(o->indexreg-EXPR_REG_START)]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001359 if (o->scale > 1)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001360 slen +=
1361 snprintf(output + slen, outbufsize - slen, "*%d",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001362 o->scale);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001363 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001364 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001365
1366
H. Peter Anvin7786c362007-09-17 18:45:44 -07001367 if (o->segment & SEG_DISP8) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001368 const char *prefix;
1369 uint8_t offset = offs;
1370 if ((int8_t)offset < 0) {
1371 prefix = "-";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001372 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001373 } else {
1374 prefix = "+";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001375 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001376 slen +=
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001377 snprintf(output + slen, outbufsize - slen, "%s0x%"PRIx8"",
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001378 prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001379 } else if (o->segment & SEG_DISP16) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001380 const char *prefix;
1381 uint16_t offset = offs;
1382 if ((int16_t)offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001383 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001384 prefix = "-";
1385 } else {
1386 prefix = started ? "+" : "";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001387 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001388 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001389 snprintf(output + slen, outbufsize - slen,
1390 "%s0x%"PRIx16"", prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001391 } else if (o->segment & SEG_DISP32) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001392 if (prefix.asize == 64) {
1393 const char *prefix;
1394 uint64_t offset = (int64_t)(int32_t)offs;
1395 if ((int32_t)offs < 0 && started) {
1396 offset = -offset;
1397 prefix = "-";
1398 } else {
1399 prefix = started ? "+" : "";
1400 }
1401 slen +=
1402 snprintf(output + slen, outbufsize - slen,
1403 "%s0x%"PRIx64"", prefix, offset);
1404 } else {
1405 const char *prefix;
1406 uint32_t offset = offs;
1407 if ((int32_t) offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001408 offset = -offset;
1409 prefix = "-";
1410 } else {
1411 prefix = started ? "+" : "";
1412 }
1413 slen +=
1414 snprintf(output + slen, outbufsize - slen,
1415 "%s0x%"PRIx32"", prefix, offset);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001416 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001417 }
1418 output[slen++] = ']';
1419 } else {
1420 slen +=
1421 snprintf(output + slen, outbufsize - slen, "<operand%d>",
1422 i);
1423 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001424 }
1425 output[slen] = '\0';
H. Peter Anvine2c80182005-01-15 22:15:51 +00001426 if (segover) { /* unused segment override */
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001427 char *p = output;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001428 int count = slen + 1;
1429 while (count--)
1430 p[count + 3] = p[count];
1431 strncpy(output, segover, 2);
1432 output[2] = ' ';
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001433 }
1434 return length;
1435}
1436
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001437int32_t eatbyte(uint8_t *data, char *output, int outbufsize)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001438{
Ed Beroset92348172004-12-15 18:27:50 +00001439 snprintf(output, outbufsize, "db 0x%02X", *data);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001440 return 1;
1441}