blob: 77b87b03743ca596d31d0ad2d4714a6eda66cf4b [file] [log] [blame]
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001/* disasm.c where all the _work_ gets done in the Netwide Disassembler
2 *
3 * The Netwide Assembler is copyright (C) 1996 Simon Tatham and
4 * Julian Hall. All rights reserved. The software is
Beroset095e6a22007-12-29 09:44:23 -05005 * redistributable under the license given in the file "LICENSE"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 * distributed in the NASM archive.
7 *
8 * initial version 27/iii/95 by Simon Tatham
9 */
10
H. Peter Anvinfe501952007-10-02 21:53:51 -070011#include "compiler.h"
12
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000013#include <stdio.h>
14#include <string.h>
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000015#include <limits.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +000016#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000017
18#include "nasm.h"
19#include "disasm.h"
20#include "sync.h"
21#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -070022#include "tables.h"
23#include "regdis.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000024
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000025/*
26 * Flags that go into the `segment' field of `insn' structures
27 * during disassembly.
28 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +000029#define SEG_RELATIVE 1
30#define SEG_32BIT 2
31#define SEG_RMREG 4
32#define SEG_DISP8 8
33#define SEG_DISP16 16
34#define SEG_DISP32 32
35#define SEG_NODISP 64
36#define SEG_SIGNED 128
37#define SEG_64BIT 256
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000038
H. Peter Anvin62cb6062007-09-11 22:44:03 +000039/*
40 * Prefix information
41 */
42struct prefix_info {
43 uint8_t osize; /* Operand size */
44 uint8_t asize; /* Address size */
45 uint8_t osp; /* Operand size prefix present */
46 uint8_t asp; /* Address size prefix present */
47 uint8_t rep; /* Rep prefix present */
48 uint8_t seg; /* Segment override prefix present */
49 uint8_t lock; /* Lock prefix present */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070050 uint8_t vex[3]; /* VEX prefix present */
51 uint8_t vex_m; /* VEX.M field */
52 uint8_t vex_v;
53 uint8_t vex_lp; /* VEX.LP fields */
54 uint32_t rex; /* REX prefix present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000055};
56
H. Peter Anvin0ee01422007-04-16 01:18:30 +000057#define getu8(x) (*(uint8_t *)(x))
H. Peter Anvind1fb15c2007-11-13 09:37:59 -080058#if X86_MEMORY
H. Peter Anvin0ee01422007-04-16 01:18:30 +000059/* Littleendian CPU which can handle unaligned references */
60#define getu16(x) (*(uint16_t *)(x))
61#define getu32(x) (*(uint32_t *)(x))
62#define getu64(x) (*(uint64_t *)(x))
63#else
64static uint16_t getu16(uint8_t *data)
65{
66 return (uint16_t)data[0] + ((uint16_t)data[1] << 8);
67}
68static uint32_t getu32(uint8_t *data)
69{
70 return (uint32_t)getu16(data) + ((uint32_t)getu16(data+2) << 16);
71}
72static uint64_t getu64(uint8_t *data)
73{
74 return (uint64_t)getu32(data) + ((uint64_t)getu32(data+4) << 32);
75}
76#endif
77
78#define gets8(x) ((int8_t)getu8(x))
79#define gets16(x) ((int16_t)getu16(x))
80#define gets32(x) ((int32_t)getu32(x))
81#define gets64(x) ((int64_t)getu64(x))
82
83/* Important: regval must already have been adjusted for rex extensions */
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000084static enum reg_enum whichreg(int32_t regflags, int regval, int rex)
H. Peter Anvin0ee01422007-04-16 01:18:30 +000085{
H. Peter Anvin0da6b582007-09-12 20:32:39 -070086 if (!(regflags & (REGISTER|REGMEM)))
87 return 0; /* Registers not permissible?! */
88
89 regflags |= REGISTER;
90
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000091 if (!(REG_AL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000092 return R_AL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000093 if (!(REG_AX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000094 return R_AX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000095 if (!(REG_EAX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000096 return R_EAX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +000097 if (!(REG_RAX & ~regflags))
98 return R_RAX;
H. Peter Anvin10101f22003-02-24 23:22:45 +000099 if (!(REG_DL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000100 return R_DL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000101 if (!(REG_DX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000102 return R_DX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000103 if (!(REG_EDX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000104 return R_EDX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000105 if (!(REG_RDX & ~regflags))
106 return R_RDX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000107 if (!(REG_CL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000108 return R_CL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000109 if (!(REG_CX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000110 return R_CX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000111 if (!(REG_ECX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000112 return R_ECX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000113 if (!(REG_RCX & ~regflags))
114 return R_RCX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000115 if (!(FPU0 & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000116 return R_ST0;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700117 if (!(XMM0 & ~regflags))
118 return R_XMM0;
119 if (!(YMM0 & ~regflags))
120 return R_YMM0;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000121 if (!(REG_CS & ~regflags))
H. Peter Anvin232badb2002-06-06 02:41:20 +0000122 return (regval == 1) ? R_CS : 0;
H. Peter Anvin76690a12002-04-30 20:52:49 +0000123 if (!(REG_DESS & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000124 return (regval == 0 || regval == 2
H. Peter Anvina4835d42008-05-20 14:21:29 -0700125 || regval == 3 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin76690a12002-04-30 20:52:49 +0000126 if (!(REG_FSGS & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700127 return (regval == 4 || regval == 5 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000128 if (!(REG_SEG67 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700129 return (regval == 6 || regval == 7 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000130
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000131 /* All the entries below look up regval in an 16-entry array */
132 if (regval < 0 || regval > 15)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000133 return 0;
H. Peter Anvin232badb2002-06-06 02:41:20 +0000134
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700135 if (!(REG8 & ~regflags)) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000136 if (rex & REX_P)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700137 return nasm_rd_reg8_rex[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000138 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700139 return nasm_rd_reg8[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000140 }
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700141 if (!(REG16 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700142 return nasm_rd_reg16[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700143 if (!(REG32 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700144 return nasm_rd_reg32[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700145 if (!(REG64 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700146 return nasm_rd_reg64[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000147 if (!(REG_SREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700148 return nasm_rd_sreg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000149 if (!(REG_CREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700150 return nasm_rd_creg[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000151 if (!(REG_DREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700152 return nasm_rd_dreg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000153 if (!(REG_TREG & ~regflags)) {
154 if (rex & REX_P)
155 return 0; /* TR registers are ill-defined with rex */
H. Peter Anvina4835d42008-05-20 14:21:29 -0700156 return nasm_rd_treg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000157 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000158 if (!(FPUREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700159 return nasm_rd_fpureg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000160 if (!(MMXREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700161 return nasm_rd_mmxreg[regval & 7]; /* Ignore REX */
H. Peter Anvin4836e332002-04-30 20:56:43 +0000162 if (!(XMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700163 return nasm_rd_xmmreg[regval];
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700164 if (!(YMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700165 return nasm_rd_ymmreg[regval];
H. Peter Anvin232badb2002-06-06 02:41:20 +0000166
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000167 return 0;
168}
169
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000170/*
H. Peter Anvin7786c362007-09-17 18:45:44 -0700171 * Process a DREX suffix
172 */
173static uint8_t *do_drex(uint8_t *data, insn *ins)
174{
175 uint8_t drex = *data++;
176 operand *dst = &ins->oprs[ins->drexdst];
177
178 if ((drex & 8) != ((ins->rex & REX_OC) ? 8 : 0))
179 return NULL; /* OC0 mismatch */
180 ins->rex = (ins->rex & ~7) | (drex & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -0700181
H. Peter Anvin7786c362007-09-17 18:45:44 -0700182 dst->segment = SEG_RMREG;
183 dst->basereg = drex >> 4;
184 return data;
185}
186
187
188/*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000189 * Process an effective address (ModRM) specification.
190 */
Keith Kaniosb7a89542007-04-12 02:40:54 +0000191static uint8_t *do_ea(uint8_t *data, int modrm, int asize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700192 int segsize, operand * op, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000193{
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000194 int mod, rm, scale, index, base;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700195 int rex;
196 uint8_t sib = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000197
198 mod = (modrm >> 6) & 03;
199 rm = modrm & 07;
200
H. Peter Anvin7786c362007-09-17 18:45:44 -0700201 if (mod != 3 && rm == 4 && asize != 16)
202 sib = *data++;
203
204 if (ins->rex & REX_D) {
205 data = do_drex(data, ins);
206 if (!data)
207 return NULL;
208 }
209 rex = ins->rex;
210
H. Peter Anvine2c80182005-01-15 22:15:51 +0000211 if (mod == 3) { /* pure register version */
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000212 op->basereg = rm+(rex & REX_B ? 8 : 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000213 op->segment |= SEG_RMREG;
214 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000215 }
216
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700217 op->disp_size = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000218 op->eaflags = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000219
220 if (asize == 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000221 /*
222 * <mod> specifies the displacement size (none, byte or
223 * word), and <rm> specifies the register combination.
224 * Exception: mod=0,rm=6 does not specify [BP] as one might
225 * expect, but instead specifies [disp16].
226 */
227 op->indexreg = op->basereg = -1;
228 op->scale = 1; /* always, in 16 bits */
229 switch (rm) {
230 case 0:
231 op->basereg = R_BX;
232 op->indexreg = R_SI;
233 break;
234 case 1:
235 op->basereg = R_BX;
236 op->indexreg = R_DI;
237 break;
238 case 2:
239 op->basereg = R_BP;
240 op->indexreg = R_SI;
241 break;
242 case 3:
243 op->basereg = R_BP;
244 op->indexreg = R_DI;
245 break;
246 case 4:
247 op->basereg = R_SI;
248 break;
249 case 5:
250 op->basereg = R_DI;
251 break;
252 case 6:
253 op->basereg = R_BP;
254 break;
255 case 7:
256 op->basereg = R_BX;
257 break;
258 }
259 if (rm == 6 && mod == 0) { /* special case */
260 op->basereg = -1;
261 if (segsize != 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700262 op->disp_size = 16;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000263 mod = 2; /* fake disp16 */
264 }
265 switch (mod) {
266 case 0:
267 op->segment |= SEG_NODISP;
268 break;
269 case 1:
270 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000271 op->offset = (int8_t)*data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000272 break;
273 case 2:
274 op->segment |= SEG_DISP16;
275 op->offset = *data++;
276 op->offset |= ((unsigned)*data++) << 8;
277 break;
278 }
279 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000280 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000281 /*
282 * Once again, <mod> specifies displacement size (this time
283 * none, byte or *dword*), while <rm> specifies the base
284 * register. Again, [EBP] is missing, replaced by a pure
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000285 * disp32 (this time that's mod=0,rm=*5*) in 32-bit mode,
286 * and RIP-relative addressing in 64-bit mode.
287 *
288 * However, rm=4
H. Peter Anvine2c80182005-01-15 22:15:51 +0000289 * indicates not a single base register, but instead the
290 * presence of a SIB byte...
291 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000292 int a64 = asize == 64;
293
H. Peter Anvine2c80182005-01-15 22:15:51 +0000294 op->indexreg = -1;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000295
296 if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700297 op->basereg = nasm_rd_reg64[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000298 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700299 op->basereg = nasm_rd_reg32[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000300
H. Peter Anvine2c80182005-01-15 22:15:51 +0000301 if (rm == 5 && mod == 0) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000302 if (segsize == 64) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000303 op->eaflags |= EAF_REL;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000304 op->segment |= SEG_RELATIVE;
305 mod = 2; /* fake disp32 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000306 }
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000307
308 if (asize != 64)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700309 op->disp_size = asize;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000310
311 op->basereg = -1;
312 mod = 2; /* fake disp32 */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000313 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000314
H. Peter Anvine2c80182005-01-15 22:15:51 +0000315 if (rm == 4) { /* process SIB */
H. Peter Anvin7786c362007-09-17 18:45:44 -0700316 scale = (sib >> 6) & 03;
317 index = (sib >> 3) & 07;
318 base = sib & 07;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000319
H. Peter Anvine2c80182005-01-15 22:15:51 +0000320 op->scale = 1 << scale;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000321
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000322 if (index == 4)
323 op->indexreg = -1; /* ESP/RSP/R12 cannot be an index */
324 else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700325 op->indexreg = nasm_rd_reg64[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000326 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700327 op->indexreg = nasm_rd_reg32[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000328
329 if (base == 5 && mod == 0) {
330 op->basereg = -1;
331 mod = 2; /* Fake disp32 */
332 } else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700333 op->basereg = nasm_rd_reg64[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000334 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700335 op->basereg = nasm_rd_reg32[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000336
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800337 if (segsize == 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700338 op->disp_size = 32;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000339 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000340
H. Peter Anvine2c80182005-01-15 22:15:51 +0000341 switch (mod) {
342 case 0:
343 op->segment |= SEG_NODISP;
344 break;
345 case 1:
346 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000347 op->offset = gets8(data);
348 data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000349 break;
350 case 2:
351 op->segment |= SEG_DISP32;
H. Peter Anvin08367e22008-01-02 12:19:41 -0800352 op->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000353 data += 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000354 break;
355 }
356 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000357 }
358}
359
360/*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000361 * Determine whether the instruction template in t corresponds to the data
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000362 * stream in data. Return the number of bytes matched if so.
363 */
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800364#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
365
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000366static int matches(const struct itemplate *t, uint8_t *data,
367 const struct prefix_info *prefix, int segsize, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000368{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000369 uint8_t *r = (uint8_t *)(t->code);
370 uint8_t *origdata = data;
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700371 bool a_used = false, o_used = false;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000372 enum prefixes drep = 0;
373 uint8_t lock = prefix->lock;
374 int osize = prefix->osize;
375 int asize = prefix->asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800376 int i, c;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800377 struct operand *opx;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800378 int s_field_for = -1; /* No 144/154 series code encountered */
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700379 bool vex_ok = false;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000380
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700381 for (i = 0; i < MAX_OPERANDS; i++) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700382 ins->oprs[i].segment = ins->oprs[i].disp_size =
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700383 (segsize == 64 ? SEG_64BIT : segsize == 32 ? SEG_32BIT : 0);
384 }
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000385 ins->condition = -1;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000386 ins->rex = prefix->rex;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800387 memset(ins->prefixes, 0, sizeof ins->prefixes);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000388
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000389 if (t->flags & (segsize == 64 ? IF_NOLONG : IF_LONG))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700390 return false;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000391
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000392 if (prefix->rep == 0xF2)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000393 drep = P_REPNE;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000394 else if (prefix->rep == 0xF3)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000395 drep = P_REP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000396
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800397 while ((c = *r++) != 0) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800398 opx = &ins->oprs[c & 3];
399
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800400 switch (c) {
401 case 01:
402 case 02:
403 case 03:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000404 while (c--)
405 if (*r++ != *data++)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700406 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800407 break;
408
409 case 04:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000410 switch (*data++) {
411 case 0x07:
412 ins->oprs[0].basereg = 0;
413 break;
414 case 0x17:
415 ins->oprs[0].basereg = 2;
416 break;
417 case 0x1F:
418 ins->oprs[0].basereg = 3;
419 break;
420 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700421 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000422 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800423 break;
424
425 case 05:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000426 switch (*data++) {
427 case 0xA1:
428 ins->oprs[0].basereg = 4;
429 break;
430 case 0xA9:
431 ins->oprs[0].basereg = 5;
432 break;
433 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700434 return false;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000435 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800436 break;
437
438 case 06:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000439 switch (*data++) {
440 case 0x06:
441 ins->oprs[0].basereg = 0;
442 break;
443 case 0x0E:
444 ins->oprs[0].basereg = 1;
445 break;
446 case 0x16:
447 ins->oprs[0].basereg = 2;
448 break;
449 case 0x1E:
450 ins->oprs[0].basereg = 3;
451 break;
452 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700453 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000454 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800455 break;
456
457 case 07:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000458 switch (*data++) {
459 case 0xA0:
460 ins->oprs[0].basereg = 4;
461 break;
462 case 0xA8:
463 ins->oprs[0].basereg = 5;
464 break;
465 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700466 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000467 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800468 break;
469
470 case4(010):
471 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000472 int t = *r++, d = *data++;
473 if (d < t || d > t + 7)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700474 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000475 else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800476 opx->basereg = (d-t)+
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000477 (ins->rex & REX_B ? 8 : 0);
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800478 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000479 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800480 break;
481 }
482
483 case4(014):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800484 opx->offset = (int8_t)*data++;
485 opx->segment |= SEG_SIGNED;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800486 break;
487
488 case4(020):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800489 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800490 break;
491
492 case4(024):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800493 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800494 break;
495
496 case4(030):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800497 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000498 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800499 break;
500
501 case4(034):
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000502 if (osize == 32) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800503 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000504 data += 4;
505 } else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800506 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000507 data += 2;
508 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000509 if (segsize != asize)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800510 opx->disp_size = asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800511 break;
512
513 case4(040):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800514 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000515 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800516 break;
517
518 case4(044):
H. Peter Anvinb061d592007-04-16 02:02:06 +0000519 switch (asize) {
520 case 16:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800521 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000522 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800523 if (segsize != 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800524 opx->disp_size = 16;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000525 break;
526 case 32:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800527 opx->offset = getu32(data);
H. Peter Anvinb061d592007-04-16 02:02:06 +0000528 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800529 if (segsize == 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800530 opx->disp_size = 32;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000531 break;
532 case 64:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800533 opx->offset = getu64(data);
534 opx->disp_size = 64;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000535 data += 8;
536 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000537 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800538 break;
539
540 case4(050):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800541 opx->offset = gets8(data++);
542 opx->segment |= SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800543 break;
544
545 case4(054):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800546 opx->offset = getu64(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000547 data += 8;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800548 break;
549
550 case4(060):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800551 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000552 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800553 opx->segment |= SEG_RELATIVE;
554 opx->segment &= ~SEG_32BIT;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800555 break;
556
557 case4(064):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800558 opx->segment |= SEG_RELATIVE;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000559 if (osize == 16) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800560 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000561 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800562 opx->segment &= ~(SEG_32BIT|SEG_64BIT);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000563 } else if (osize == 32) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800564 opx->offset = gets32(data);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000565 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800566 opx->segment &= ~SEG_64BIT;
567 opx->segment |= SEG_32BIT;
H. Peter Anvin70653092007-10-19 14:42:29 -0700568 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000569 if (segsize != osize) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800570 opx->type =
571 (opx->type & ~SIZE_MASK)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000572 | ((osize == 16) ? BITS16 : BITS32);
573 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800574 break;
575
576 case4(070):
H. Peter Anvin08367e22008-01-02 12:19:41 -0800577 opx->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000578 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800579 opx->segment |= SEG_32BIT | SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800580 break;
581
582 case4(0100):
583 case4(0110):
584 case4(0120):
585 case4(0130):
586 {
587 int modrm = *data++;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800588 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000589 data = do_ea(data, modrm, asize, segsize,
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800590 &ins->oprs[(c >> 3) & 3], ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700591 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700592 return false;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800593 opx->basereg = ((modrm >> 3)&7)+
H. Peter Anvin7786c362007-09-17 18:45:44 -0700594 (ins->rex & REX_R ? 8 : 0);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800595 break;
596 }
597
598 case4(0140):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800599 if (s_field_for == (c & 3)) {
600 opx->offset = gets8(data);
601 data++;
602 } else {
603 opx->offset = getu16(data);
604 data += 2;
605 }
606 break;
607
608 case4(0144):
609 case4(0154):
610 s_field_for = (*data & 0x02) ? c & 3 : -1;
611 if ((*data++ & ~0x02) != *r++)
612 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800613 break;
614
615 case4(0150):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800616 if (s_field_for == (c & 3)) {
617 opx->offset = gets8(data);
618 data++;
619 } else {
620 opx->offset = getu32(data);
621 data += 4;
622 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800623 break;
624
625 case4(0160):
626 ins->rex |= REX_D;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700627 ins->drexdst = c & 3;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800628 break;
629
630 case4(0164):
631 ins->rex |= REX_D|REX_OC;
632 ins->drexdst = c & 3;
633 break;
634
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800635 case 0171:
H. Peter Anvin7786c362007-09-17 18:45:44 -0700636 data = do_drex(data, ins);
637 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700638 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800639 break;
640
H. Peter Anvind85d2502008-05-04 17:53:31 -0700641 case 0172:
642 {
643 uint8_t ximm = *data++;
644 c = *r++;
645 ins->oprs[c >> 3].basereg = ximm >> 4;
646 ins->oprs[c >> 3].segment |= SEG_RMREG;
647 ins->oprs[c & 7].offset = ximm & 15;
648 }
649 break;
650
H. Peter Anvind58656f2008-05-06 20:11:14 -0700651 case 0173:
652 {
653 uint8_t ximm = *data++;
654 c = *r++;
655
656 if ((c ^ ximm) & 15)
657 return false;
658
659 ins->oprs[c >> 4].basereg = ximm >> 4;
660 ins->oprs[c >> 4].segment |= SEG_RMREG;
661 }
662 break;
663
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700664 case 0174:
665 {
666 uint8_t ximm = *data++;
667 c = *r++;
668
669 ins->oprs[c].basereg = ximm >> 4;
670 ins->oprs[c].segment |= SEG_RMREG;
671 }
672 break;
673
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800674 case4(0200):
675 case4(0204):
676 case4(0210):
677 case4(0214):
678 case4(0220):
679 case4(0224):
680 case4(0230):
681 case4(0234):
682 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000683 int modrm = *data++;
684 if (((modrm >> 3) & 07) != (c & 07))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700685 return false; /* spare field doesn't match up */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000686 data = do_ea(data, modrm, asize, segsize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700687 &ins->oprs[(c >> 3) & 07], ins);
688 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700689 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800690 break;
691 }
692
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700693 case4(0260):
694 {
695 int vexm = *r++;
696 int vexwlp = *r++;
697 ins->rex |= REX_V;
698 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
699 return false;
700
701 if ((vexm & 0x1f) != prefix->vex_m)
702 return false;
703
704 switch (vexwlp & 030) {
705 case 000:
706 if (prefix->rex & REX_W)
707 return false;
708 break;
709 case 010:
710 if (!(prefix->rex & REX_W))
711 return false;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700712 ins->rex &= ~REX_W;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700713 break;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700714 case 020: /* VEX.W is a don't care */
715 ins->rex &= ~REX_W;
716 break;
717 case 030:
718 break;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700719 }
720
721 if ((vexwlp & 007) != prefix->vex_lp)
722 return false;
723
724 opx->segment |= SEG_RMREG;
725 opx->basereg = prefix->vex_v;
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700726 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700727 break;
728 }
729
730 case 0270:
731 {
732 int vexm = *r++;
733 int vexwlp = *r++;
734 ins->rex |= REX_V;
735 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
736 return false;
737
738 if ((vexm & 0x1f) != prefix->vex_m)
739 return false;
740
741 switch (vexwlp & 030) {
742 case 000:
743 if (ins->rex & REX_W)
744 return false;
745 break;
746 case 010:
747 if (!(ins->rex & REX_W))
748 return false;
749 break;
750 default:
751 break; /* Need to do anything special here? */
752 }
753
754 if ((vexwlp & 007) != prefix->vex_lp)
755 return false;
756
757 if (prefix->vex_v != 0)
758 return false;
759
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700760 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700761 break;
762 }
763
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800764 case 0310:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000765 if (asize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700766 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000767 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700768 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800769 break;
770
771 case 0311:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000772 if (asize == 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700773 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000774 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700775 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800776 break;
777
778 case 0312:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000779 if (asize != segsize)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700780 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000781 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700782 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800783 break;
784
785 case 0313:
H. Peter Anvince2b3972007-05-30 22:21:11 +0000786 if (asize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700787 return false;
H. Peter Anvince2b3972007-05-30 22:21:11 +0000788 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700789 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800790 break;
791
792 case 0314:
H. Peter Anvin23440102007-11-12 21:02:33 -0800793 if (prefix->rex & REX_B)
794 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800795 break;
796
797 case 0315:
H. Peter Anvin23440102007-11-12 21:02:33 -0800798 if (prefix->rex & REX_X)
799 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800800 break;
801
802 case 0316:
H. Peter Anvin23440102007-11-12 21:02:33 -0800803 if (prefix->rex & REX_R)
804 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800805 break;
806
807 case 0317:
H. Peter Anvin23440102007-11-12 21:02:33 -0800808 if (prefix->rex & REX_W)
809 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800810 break;
811
812 case 0320:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000813 if (osize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700814 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000815 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700816 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800817 break;
818
819 case 0321:
H. Peter Anvinb061d592007-04-16 02:02:06 +0000820 if (osize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700821 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000822 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700823 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800824 break;
825
826 case 0322:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000827 if (osize != (segsize == 16) ? 16 : 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700828 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000829 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700830 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800831 break;
832
833 case 0323:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000834 ins->rex |= REX_W; /* 64-bit only instruction */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000835 osize = 64;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800836 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800837 break;
838
839 case 0324:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000840 if (!(ins->rex & (REX_P|REX_W)) || osize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700841 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800842 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800843 break;
844
845 case 0330:
846 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000847 int t = *r++, d = *data++;
848 if (d < t || d > t + 15)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700849 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000850 else
851 ins->condition = d - t;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800852 break;
853 }
854
855 case 0331:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000856 if (prefix->rep)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700857 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800858 break;
859
860 case 0332:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700861 if (prefix->rep != 0xF2)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700862 return false;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800863 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800864 break;
865
866 case 0333:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000867 if (prefix->rep != 0xF3)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700868 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000869 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800870 break;
871
872 case 0334:
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000873 if (lock) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000874 ins->rex |= REX_R;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000875 lock = 0;
876 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800877 break;
878
879 case 0335:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700880 if (drep == P_REP)
881 drep = P_REPE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800882 break;
883
884 case 0340:
885 return false;
886
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700887 case 0360:
888 if (prefix->osp || prefix->rep)
889 return false;
890 break;
891
892 case 0361:
893 if (!prefix->osp || prefix->rep)
894 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700895 o_used = true;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700896 break;
897
898 case 0362:
899 if (prefix->osp || prefix->rep != 0xf2)
900 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700901 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700902 break;
903
904 case 0363:
905 if (prefix->osp || prefix->rep != 0xf3)
906 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700907 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700908 break;
909
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800910 case 0364:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000911 if (prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700912 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800913 break;
914
915 case 0365:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000916 if (prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700917 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800918 break;
919
920 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000921 if (!prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700922 return false;
923 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800924 break;
925
926 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000927 if (!prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700928 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800929 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800930 break;
931
932 default:
933 return false; /* Unknown code */
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000934 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000935 }
936
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700937 if (!vex_ok && (ins->rex & REX_V))
938 return false;
939
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700940 /* REX cannot be combined with DREX or VEX */
941 if ((ins->rex & (REX_D|REX_V)) && (prefix->rex & REX_P))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700942 return false;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700943
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000944 /*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000945 * Check for unused rep or a/o prefixes.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000946 */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700947 for (i = 0; i < t->operands; i++) {
948 if (ins->oprs[i].segment != SEG_RMREG)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700949 a_used = true;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700950 }
951
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700952 if (lock) {
953 if (ins->prefixes[PPS_LREP])
954 return false;
955 ins->prefixes[PPS_LREP] = P_LOCK;
956 }
957 if (drep) {
958 if (ins->prefixes[PPS_LREP])
959 return false;
960 ins->prefixes[PPS_LREP] = drep;
961 }
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800962 if (!o_used) {
963 if (osize != ((segsize == 16) ? 16 : 32)) {
964 enum prefixes pfx = 0;
965
966 switch (osize) {
967 case 16:
968 pfx = P_O16;
969 break;
970 case 32:
971 pfx = P_O32;
972 break;
973 case 64:
974 pfx = P_O64;
975 break;
976 }
977
978 if (ins->prefixes[PPS_OSIZE])
979 return false;
980 ins->prefixes[PPS_OSIZE] = pfx;
981 }
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700982 }
983 if (!a_used && asize != segsize) {
984 if (ins->prefixes[PPS_ASIZE])
985 return false;
986 ins->prefixes[PPS_ASIZE] = asize == 16 ? P_A16 : P_A32;
987 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000988
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000989 /* Fix: check for redundant REX prefixes */
990
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000991 return data - origdata;
992}
993
H. Peter Anvina4835d42008-05-20 14:21:29 -0700994/* Condition names for disassembly, sorted by x86 code */
995static const char * const condition_name[16] = {
996 "o", "no", "c", "nc", "z", "nz", "na", "a",
997 "s", "ns", "pe", "po", "l", "nl", "ng", "g"
998};
999
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001000int32_t disasm(uint8_t *data, char *output, int outbufsize, int segsize,
Keith Kaniosb7a89542007-04-12 02:40:54 +00001001 int32_t offset, int autosync, uint32_t prefer)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001002{
H. Peter Anvin3360d792007-09-11 04:16:57 +00001003 const struct itemplate * const *p, * const *best_p;
H. Peter Anvin19e20102007-09-18 15:08:20 -07001004 const struct disasm_index *ix;
1005 uint8_t *dp;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001006 int length, best_length = 0;
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001007 char *segover;
H. Peter Anvin19e20102007-09-18 15:08:20 -07001008 int i, slen, colon, n;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001009 uint8_t *origdata;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001010 int works;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001011 insn tmp_ins, ins;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001012 uint32_t goodness, best;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001013 int best_pref;
1014 struct prefix_info prefix;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001015 bool end_prefix;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001016
H. Peter Anvinbfb888c2007-09-11 04:26:44 +00001017 memset(&ins, 0, sizeof ins);
1018
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001019 /*
1020 * Scan for prefixes.
1021 */
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001022 memset(&prefix, 0, sizeof prefix);
1023 prefix.asize = segsize;
1024 prefix.osize = (segsize == 64) ? 32 : segsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001025 segover = NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001026 origdata = data;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001027
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001028 ix = itable;
1029
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001030 end_prefix = false;
1031 while (!end_prefix) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001032 switch (*data) {
1033 case 0xF2:
1034 case 0xF3:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001035 prefix.rep = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001036 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001037
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001038 case 0xF0:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001039 prefix.lock = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001040 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001041
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001042 case 0x2E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001043 segover = "cs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001044 break;
1045 case 0x36:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001046 segover = "ss", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001047 break;
1048 case 0x3E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001049 segover = "ds", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001050 break;
1051 case 0x26:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001052 segover = "es", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001053 break;
1054 case 0x64:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001055 segover = "fs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001056 break;
1057 case 0x65:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001058 segover = "gs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001059 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001060
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001061 case 0x66:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001062 prefix.osize = (segsize == 16) ? 32 : 16;
1063 prefix.osp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001064 break;
1065 case 0x67:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001066 prefix.asize = (segsize == 32) ? 16 : 32;
1067 prefix.asp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001068 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001069
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001070 case 0xC4:
1071 case 0xC5:
1072 if (segsize == 64 || (data[1] & 0xc0) == 0xc0) {
1073 prefix.vex[0] = *data++;
1074 prefix.vex[1] = *data++;
1075 if (prefix.vex[0] == 0xc4)
1076 prefix.vex[2] = *data++;
1077 }
1078 prefix.rex = REX_V;
1079 if (prefix.vex[0] == 0xc4) {
1080 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1081 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1082 prefix.vex_m = prefix.vex[1] & 0x1f;
1083 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1084 prefix.vex_lp = prefix.vex[2] & 7;
1085 } else {
1086 prefix.rex |= (~prefix.vex[1] >> (7-2)) & REX_R;
1087 prefix.vex_m = 1;
1088 prefix.vex_v = (~prefix.vex[1] >> 3) & 15;
1089 prefix.vex_lp = prefix.vex[1] & 7;
1090 }
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001091
1092 ix = itable_VEX[prefix.vex_m][prefix.vex_lp];
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001093 end_prefix = true;
1094 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001095
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001096 case REX_P + 0x0:
1097 case REX_P + 0x1:
1098 case REX_P + 0x2:
1099 case REX_P + 0x3:
1100 case REX_P + 0x4:
1101 case REX_P + 0x5:
1102 case REX_P + 0x6:
1103 case REX_P + 0x7:
1104 case REX_P + 0x8:
1105 case REX_P + 0x9:
1106 case REX_P + 0xA:
1107 case REX_P + 0xB:
1108 case REX_P + 0xC:
1109 case REX_P + 0xD:
1110 case REX_P + 0xE:
1111 case REX_P + 0xF:
1112 if (segsize == 64) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001113 prefix.rex = *data++;
1114 if (prefix.rex & REX_W)
1115 prefix.osize = 64;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001116 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001117 end_prefix = true;
1118 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001119
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001120 default:
1121 end_prefix = true;
1122 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001123 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001124 }
1125
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001126 best = -1; /* Worst possible */
H. Peter Anvin4836e332002-04-30 20:56:43 +00001127 best_p = NULL;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001128 best_pref = INT_MAX;
1129
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001130 if (!ix)
1131 return 0; /* No instruction table at all... */
1132
H. Peter Anvin19e20102007-09-18 15:08:20 -07001133 dp = data;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001134 ix += *dp++;
Charles Crayne46b31b02007-10-18 21:17:20 -07001135 while (ix->n == -1) {
H. Peter Anvin19e20102007-09-18 15:08:20 -07001136 ix = (const struct disasm_index *)ix->p + *dp++;
1137 }
1138
1139 p = (const struct itemplate * const *)ix->p;
1140 for (n = ix->n; n; n--, p++) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001141 if ((length = matches(*p, data, &prefix, segsize, &tmp_ins))) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001142 works = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001143 /*
1144 * Final check to make sure the types of r/m match up.
H. Peter Anvindbf130e2007-05-30 00:18:26 +00001145 * XXX: Need to make sure this is actually correct.
H. Peter Anvine2c80182005-01-15 22:15:51 +00001146 */
1147 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001148 if (!((*p)->opd[i] & SAME_AS) &&
1149 (
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001150 /* If it's a mem-only EA but we have a
1151 register, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001152 ((tmp_ins.oprs[i].segment & SEG_RMREG) &&
1153 !(MEMORY & ~(*p)->opd[i])) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001154 /* If it's a reg-only EA but we have a memory
1155 ref, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001156 (!(tmp_ins.oprs[i].segment & SEG_RMREG) &&
1157 !(REG_EA & ~(*p)->opd[i]) &&
1158 !((*p)->opd[i] & REG_SMASK)) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001159 /* Register type mismatch (eg FS vs REG_DESS):
1160 die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001161 ((((*p)->opd[i] & (REGISTER | FPUREG)) ||
1162 (tmp_ins.oprs[i].segment & SEG_RMREG)) &&
1163 !whichreg((*p)->opd[i],
1164 tmp_ins.oprs[i].basereg, tmp_ins.rex))
1165 )) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001166 works = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001167 break;
1168 }
1169 }
1170
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001171 /*
1172 * Note: we always prefer instructions which incorporate
1173 * prefixes in the instructions themselves. This is to allow
1174 * e.g. PAUSE to be preferred to REP NOP, and deal with
1175 * MMX/SSE instructions where prefixes are used to select
1176 * between MMX and SSE register sets or outright opcode
1177 * selection.
1178 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001179 if (works) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001180 int i, nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001181 goodness = ((*p)->flags & IF_PFMASK) ^ prefer;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001182 nprefix = 0;
1183 for (i = 0; i < MAXPREFIX; i++)
1184 if (tmp_ins.prefixes[i])
1185 nprefix++;
1186 if (nprefix < best_pref ||
1187 (nprefix == best_pref && goodness < best)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001188 /* This is the best one found so far */
1189 best = goodness;
1190 best_p = p;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001191 best_pref = nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001192 best_length = length;
1193 ins = tmp_ins;
1194 }
1195 }
1196 }
H. Peter Anvin4836e332002-04-30 20:56:43 +00001197 }
H. Peter Anvineba20a72002-04-30 20:53:55 +00001198
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001199 if (!best_p)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001200 return 0; /* no instruction was matched */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001201
H. Peter Anvin4836e332002-04-30 20:56:43 +00001202 /* Pick the best match */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001203 p = best_p;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001204 length = best_length;
1205
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001206 slen = 0;
1207
Ed Beroset64ab5192004-12-15 23:32:57 +00001208 /* TODO: snprintf returns the value that the string would have if
H. Peter Anvin70653092007-10-19 14:42:29 -07001209 * the buffer were long enough, and not the actual length of
H. Peter Anvine2c80182005-01-15 22:15:51 +00001210 * the returned string, so each instance of using the return
1211 * value of snprintf should actually be checked to assure that
1212 * the return value is "sane." Maybe a macro wrapper could
1213 * be used for that purpose.
1214 */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001215 for (i = 0; i < MAXPREFIX; i++)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001216 switch (ins.prefixes[i]) {
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001217 case P_LOCK:
1218 slen += snprintf(output + slen, outbufsize - slen, "lock ");
1219 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001220 case P_REP:
1221 slen += snprintf(output + slen, outbufsize - slen, "rep ");
1222 break;
1223 case P_REPE:
1224 slen += snprintf(output + slen, outbufsize - slen, "repe ");
1225 break;
1226 case P_REPNE:
1227 slen += snprintf(output + slen, outbufsize - slen, "repne ");
1228 break;
1229 case P_A16:
1230 slen += snprintf(output + slen, outbufsize - slen, "a16 ");
1231 break;
1232 case P_A32:
1233 slen += snprintf(output + slen, outbufsize - slen, "a32 ");
1234 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001235 case P_A64:
1236 slen += snprintf(output + slen, outbufsize - slen, "a64 ");
1237 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001238 case P_O16:
1239 slen += snprintf(output + slen, outbufsize - slen, "o16 ");
1240 break;
1241 case P_O32:
1242 slen += snprintf(output + slen, outbufsize - slen, "o32 ");
1243 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001244 case P_O64:
1245 slen += snprintf(output + slen, outbufsize - slen, "o64 ");
1246 break;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001247 default:
1248 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001249 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001250
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001251 i = (*p)->opcode;
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001252 if (i >= FIRST_COND_OPCODE)
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001253 slen += snprintf(output + slen, outbufsize - slen, "%s%s",
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001254 nasm_insn_names[i], condition_name[ins.condition]);
1255 else
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001256 slen += snprintf(output + slen, outbufsize - slen, "%s",
1257 nasm_insn_names[i]);
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001258
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001259 colon = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001260 length += data - origdata; /* fix up for prefixes */
1261 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001262 opflags_t t = (*p)->opd[i];
1263 const operand *o = &ins.oprs[i];
1264 int64_t offs;
1265
1266 if (t & SAME_AS) {
1267 o = &ins.oprs[t & ~SAME_AS];
1268 t = (*p)->opd[t & ~SAME_AS];
1269 }
1270
H. Peter Anvine2c80182005-01-15 22:15:51 +00001271 output[slen++] = (colon ? ':' : i == 0 ? ' ' : ',');
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001272
H. Peter Anvin7786c362007-09-17 18:45:44 -07001273 offs = o->offset;
1274 if (o->segment & SEG_RELATIVE) {
1275 offs += offset + length;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001276 /*
1277 * sort out wraparound
1278 */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001279 if (!(o->segment & (SEG_32BIT|SEG_64BIT)))
1280 offs &= 0xffff;
H. Peter Anvin08367e22008-01-02 12:19:41 -08001281 else if (segsize != 64)
1282 offs &= 0xffffffff;
1283
H. Peter Anvine2c80182005-01-15 22:15:51 +00001284 /*
1285 * add sync marker, if autosync is on
1286 */
1287 if (autosync)
H. Peter Anvin7786c362007-09-17 18:45:44 -07001288 add_sync(offs, 0L);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001289 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001290
H. Peter Anvin7786c362007-09-17 18:45:44 -07001291 if (t & COLON)
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001292 colon = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001293 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001294 colon = false;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001295
H. Peter Anvin7786c362007-09-17 18:45:44 -07001296 if ((t & (REGISTER | FPUREG)) ||
1297 (o->segment & SEG_RMREG)) {
1298 enum reg_enum reg;
1299 reg = whichreg(t, o->basereg, ins.rex);
1300 if (t & TO)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001301 slen += snprintf(output + slen, outbufsize - slen, "to ");
1302 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001303 nasm_reg_names[reg-EXPR_REG_START]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001304 } else if (!(UNITY & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001305 output[slen++] = '1';
H. Peter Anvin7786c362007-09-17 18:45:44 -07001306 } else if (t & IMMEDIATE) {
1307 if (t & BITS8) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001308 slen +=
1309 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001310 if (o->segment & SEG_SIGNED) {
1311 if (offs < 0) {
1312 offs *= -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001313 output[slen++] = '-';
1314 } else
1315 output[slen++] = '+';
1316 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001317 } else if (t & BITS16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001318 slen +=
1319 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001320 } else if (t & BITS32) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001321 slen +=
1322 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001323 } else if (t & BITS64) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001324 slen +=
1325 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001326 } else if (t & NEAR) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001327 slen +=
1328 snprintf(output + slen, outbufsize - slen, "near ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001329 } else if (t & SHORT) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001330 slen +=
1331 snprintf(output + slen, outbufsize - slen, "short ");
1332 }
1333 slen +=
Keith Kanios93f2e9a2007-04-14 00:10:59 +00001334 snprintf(output + slen, outbufsize - slen, "0x%"PRIx64"",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001335 offs);
1336 } else if (!(MEM_OFFS & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001337 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001338 snprintf(output + slen, outbufsize - slen,
1339 "[%s%s%s0x%"PRIx64"]",
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001340 (segover ? segover : ""),
1341 (segover ? ":" : ""),
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001342 (o->disp_size == 64 ? "qword " :
1343 o->disp_size == 32 ? "dword " :
1344 o->disp_size == 16 ? "word " : ""), offs);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001345 segover = NULL;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001346 } else if (!(REGMEM & ~t)) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001347 int started = false;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001348 if (t & BITS8)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001349 slen +=
1350 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001351 if (t & BITS16)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001352 slen +=
1353 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001354 if (t & BITS32)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001355 slen +=
1356 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001357 if (t & BITS64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001358 slen +=
1359 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001360 if (t & BITS80)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001361 slen +=
1362 snprintf(output + slen, outbufsize - slen, "tword ");
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001363 if (t & BITS128)
1364 slen +=
1365 snprintf(output + slen, outbufsize - slen, "oword ");
H. Peter Anvindfb91802008-05-20 11:43:53 -07001366 if (t & BITS256)
1367 slen +=
1368 snprintf(output + slen, outbufsize - slen, "yword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001369 if (t & FAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001370 slen += snprintf(output + slen, outbufsize - slen, "far ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001371 if (t & NEAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001372 slen +=
1373 snprintf(output + slen, outbufsize - slen, "near ");
1374 output[slen++] = '[';
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001375 if (o->disp_size)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001376 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001377 (o->disp_size == 64 ? "qword " :
1378 o->disp_size == 32 ? "dword " :
1379 o->disp_size == 16 ? "word " :
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001380 ""));
H. Peter Anvin7786c362007-09-17 18:45:44 -07001381 if (o->eaflags & EAF_REL)
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00001382 slen += snprintf(output + slen, outbufsize - slen, "rel ");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001383 if (segover) {
1384 slen +=
1385 snprintf(output + slen, outbufsize - slen, "%s:",
1386 segover);
1387 segover = NULL;
1388 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001389 if (o->basereg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001390 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001391 nasm_reg_names[(o->basereg-EXPR_REG_START)]);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001392 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001393 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001394 if (o->indexreg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001395 if (started)
1396 output[slen++] = '+';
1397 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001398 nasm_reg_names[(o->indexreg-EXPR_REG_START)]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001399 if (o->scale > 1)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001400 slen +=
1401 snprintf(output + slen, outbufsize - slen, "*%d",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001402 o->scale);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001403 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001404 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001405
1406
H. Peter Anvin7786c362007-09-17 18:45:44 -07001407 if (o->segment & SEG_DISP8) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001408 const char *prefix;
1409 uint8_t offset = offs;
1410 if ((int8_t)offset < 0) {
1411 prefix = "-";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001412 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001413 } else {
1414 prefix = "+";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001415 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001416 slen +=
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001417 snprintf(output + slen, outbufsize - slen, "%s0x%"PRIx8"",
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001418 prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001419 } else if (o->segment & SEG_DISP16) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001420 const char *prefix;
1421 uint16_t offset = offs;
1422 if ((int16_t)offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001423 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001424 prefix = "-";
1425 } else {
1426 prefix = started ? "+" : "";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001427 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001428 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001429 snprintf(output + slen, outbufsize - slen,
1430 "%s0x%"PRIx16"", prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001431 } else if (o->segment & SEG_DISP32) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001432 if (prefix.asize == 64) {
1433 const char *prefix;
1434 uint64_t offset = (int64_t)(int32_t)offs;
1435 if ((int32_t)offs < 0 && started) {
1436 offset = -offset;
1437 prefix = "-";
1438 } else {
1439 prefix = started ? "+" : "";
1440 }
1441 slen +=
1442 snprintf(output + slen, outbufsize - slen,
1443 "%s0x%"PRIx64"", prefix, offset);
1444 } else {
1445 const char *prefix;
1446 uint32_t offset = offs;
1447 if ((int32_t) offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001448 offset = -offset;
1449 prefix = "-";
1450 } else {
1451 prefix = started ? "+" : "";
1452 }
1453 slen +=
1454 snprintf(output + slen, outbufsize - slen,
1455 "%s0x%"PRIx32"", prefix, offset);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001456 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001457 }
1458 output[slen++] = ']';
1459 } else {
1460 slen +=
1461 snprintf(output + slen, outbufsize - slen, "<operand%d>",
1462 i);
1463 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001464 }
1465 output[slen] = '\0';
H. Peter Anvine2c80182005-01-15 22:15:51 +00001466 if (segover) { /* unused segment override */
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001467 char *p = output;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001468 int count = slen + 1;
1469 while (count--)
1470 p[count + 3] = p[count];
1471 strncpy(output, segover, 2);
1472 output[2] = ' ';
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001473 }
1474 return length;
1475}
1476
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001477int32_t eatbyte(uint8_t *data, char *output, int outbufsize)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001478{
Ed Beroset92348172004-12-15 18:27:50 +00001479 snprintf(output, outbufsize, "db 0x%02X", *data);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001480 return 1;
1481}