blob: 0ff40fc1018f445436b7ff9a979c98b55efa0a4e [file] [log] [blame]
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001/* disasm.c where all the _work_ gets done in the Netwide Disassembler
2 *
3 * The Netwide Assembler is copyright (C) 1996 Simon Tatham and
4 * Julian Hall. All rights reserved. The software is
Beroset095e6a22007-12-29 09:44:23 -05005 * redistributable under the license given in the file "LICENSE"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 * distributed in the NASM archive.
7 *
8 * initial version 27/iii/95 by Simon Tatham
9 */
10
H. Peter Anvinfe501952007-10-02 21:53:51 -070011#include "compiler.h"
12
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000013#include <stdio.h>
14#include <string.h>
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000015#include <limits.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +000016#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000017
18#include "nasm.h"
19#include "disasm.h"
20#include "sync.h"
21#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -070022#include "tables.h"
23#include "regdis.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000024
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000025/*
26 * Flags that go into the `segment' field of `insn' structures
27 * during disassembly.
28 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +000029#define SEG_RELATIVE 1
30#define SEG_32BIT 2
31#define SEG_RMREG 4
32#define SEG_DISP8 8
33#define SEG_DISP16 16
34#define SEG_DISP32 32
35#define SEG_NODISP 64
36#define SEG_SIGNED 128
37#define SEG_64BIT 256
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000038
H. Peter Anvin62cb6062007-09-11 22:44:03 +000039/*
40 * Prefix information
41 */
42struct prefix_info {
43 uint8_t osize; /* Operand size */
44 uint8_t asize; /* Address size */
45 uint8_t osp; /* Operand size prefix present */
46 uint8_t asp; /* Address size prefix present */
47 uint8_t rep; /* Rep prefix present */
48 uint8_t seg; /* Segment override prefix present */
49 uint8_t lock; /* Lock prefix present */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070050 uint8_t vex[3]; /* VEX prefix present */
51 uint8_t vex_m; /* VEX.M field */
52 uint8_t vex_v;
53 uint8_t vex_lp; /* VEX.LP fields */
54 uint32_t rex; /* REX prefix present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000055};
56
H. Peter Anvin0ee01422007-04-16 01:18:30 +000057#define getu8(x) (*(uint8_t *)(x))
H. Peter Anvind1fb15c2007-11-13 09:37:59 -080058#if X86_MEMORY
H. Peter Anvin0ee01422007-04-16 01:18:30 +000059/* Littleendian CPU which can handle unaligned references */
60#define getu16(x) (*(uint16_t *)(x))
61#define getu32(x) (*(uint32_t *)(x))
62#define getu64(x) (*(uint64_t *)(x))
63#else
64static uint16_t getu16(uint8_t *data)
65{
66 return (uint16_t)data[0] + ((uint16_t)data[1] << 8);
67}
68static uint32_t getu32(uint8_t *data)
69{
70 return (uint32_t)getu16(data) + ((uint32_t)getu16(data+2) << 16);
71}
72static uint64_t getu64(uint8_t *data)
73{
74 return (uint64_t)getu32(data) + ((uint64_t)getu32(data+4) << 32);
75}
76#endif
77
78#define gets8(x) ((int8_t)getu8(x))
79#define gets16(x) ((int16_t)getu16(x))
80#define gets32(x) ((int32_t)getu32(x))
81#define gets64(x) ((int64_t)getu64(x))
82
83/* Important: regval must already have been adjusted for rex extensions */
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000084static enum reg_enum whichreg(int32_t regflags, int regval, int rex)
H. Peter Anvin0ee01422007-04-16 01:18:30 +000085{
H. Peter Anvin0da6b582007-09-12 20:32:39 -070086 if (!(regflags & (REGISTER|REGMEM)))
87 return 0; /* Registers not permissible?! */
88
89 regflags |= REGISTER;
90
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000091 if (!(REG_AL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000092 return R_AL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000093 if (!(REG_AX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000094 return R_AX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000095 if (!(REG_EAX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000096 return R_EAX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +000097 if (!(REG_RAX & ~regflags))
98 return R_RAX;
H. Peter Anvin10101f22003-02-24 23:22:45 +000099 if (!(REG_DL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000100 return R_DL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000101 if (!(REG_DX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000102 return R_DX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000103 if (!(REG_EDX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000104 return R_EDX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000105 if (!(REG_RDX & ~regflags))
106 return R_RDX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000107 if (!(REG_CL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000108 return R_CL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000109 if (!(REG_CX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000110 return R_CX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000111 if (!(REG_ECX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000112 return R_ECX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000113 if (!(REG_RCX & ~regflags))
114 return R_RCX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000115 if (!(FPU0 & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000116 return R_ST0;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700117 if (!(XMM0 & ~regflags))
118 return R_XMM0;
119 if (!(YMM0 & ~regflags))
120 return R_YMM0;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000121 if (!(REG_CS & ~regflags))
H. Peter Anvin232badb2002-06-06 02:41:20 +0000122 return (regval == 1) ? R_CS : 0;
H. Peter Anvin76690a12002-04-30 20:52:49 +0000123 if (!(REG_DESS & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000124 return (regval == 0 || regval == 2
H. Peter Anvina4835d42008-05-20 14:21:29 -0700125 || regval == 3 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin76690a12002-04-30 20:52:49 +0000126 if (!(REG_FSGS & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700127 return (regval == 4 || regval == 5 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000128 if (!(REG_SEG67 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700129 return (regval == 6 || regval == 7 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000130
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000131 /* All the entries below look up regval in an 16-entry array */
132 if (regval < 0 || regval > 15)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000133 return 0;
H. Peter Anvin232badb2002-06-06 02:41:20 +0000134
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700135 if (!(REG8 & ~regflags)) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000136 if (rex & REX_P)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700137 return nasm_rd_reg8_rex[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000138 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700139 return nasm_rd_reg8[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000140 }
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700141 if (!(REG16 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700142 return nasm_rd_reg16[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700143 if (!(REG32 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700144 return nasm_rd_reg32[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700145 if (!(REG64 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700146 return nasm_rd_reg64[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000147 if (!(REG_SREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700148 return nasm_rd_sreg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000149 if (!(REG_CREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700150 return nasm_rd_creg[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000151 if (!(REG_DREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700152 return nasm_rd_dreg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000153 if (!(REG_TREG & ~regflags)) {
154 if (rex & REX_P)
155 return 0; /* TR registers are ill-defined with rex */
H. Peter Anvina4835d42008-05-20 14:21:29 -0700156 return nasm_rd_treg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000157 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000158 if (!(FPUREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700159 return nasm_rd_fpureg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000160 if (!(MMXREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700161 return nasm_rd_mmxreg[regval & 7]; /* Ignore REX */
H. Peter Anvin4836e332002-04-30 20:56:43 +0000162 if (!(XMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700163 return nasm_rd_xmmreg[regval];
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700164 if (!(YMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700165 return nasm_rd_ymmreg[regval];
H. Peter Anvin232badb2002-06-06 02:41:20 +0000166
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000167 return 0;
168}
169
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000170/*
H. Peter Anvin7786c362007-09-17 18:45:44 -0700171 * Process a DREX suffix
172 */
173static uint8_t *do_drex(uint8_t *data, insn *ins)
174{
175 uint8_t drex = *data++;
176 operand *dst = &ins->oprs[ins->drexdst];
177
178 if ((drex & 8) != ((ins->rex & REX_OC) ? 8 : 0))
179 return NULL; /* OC0 mismatch */
180 ins->rex = (ins->rex & ~7) | (drex & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -0700181
H. Peter Anvin7786c362007-09-17 18:45:44 -0700182 dst->segment = SEG_RMREG;
183 dst->basereg = drex >> 4;
184 return data;
185}
186
187
188/*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000189 * Process an effective address (ModRM) specification.
190 */
Keith Kaniosb7a89542007-04-12 02:40:54 +0000191static uint8_t *do_ea(uint8_t *data, int modrm, int asize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700192 int segsize, operand * op, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000193{
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000194 int mod, rm, scale, index, base;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700195 int rex;
196 uint8_t sib = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000197
198 mod = (modrm >> 6) & 03;
199 rm = modrm & 07;
200
H. Peter Anvin7786c362007-09-17 18:45:44 -0700201 if (mod != 3 && rm == 4 && asize != 16)
202 sib = *data++;
203
204 if (ins->rex & REX_D) {
205 data = do_drex(data, ins);
206 if (!data)
207 return NULL;
208 }
209 rex = ins->rex;
210
H. Peter Anvine2c80182005-01-15 22:15:51 +0000211 if (mod == 3) { /* pure register version */
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000212 op->basereg = rm+(rex & REX_B ? 8 : 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000213 op->segment |= SEG_RMREG;
214 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000215 }
216
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700217 op->disp_size = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000218 op->eaflags = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000219
220 if (asize == 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000221 /*
222 * <mod> specifies the displacement size (none, byte or
223 * word), and <rm> specifies the register combination.
224 * Exception: mod=0,rm=6 does not specify [BP] as one might
225 * expect, but instead specifies [disp16].
226 */
227 op->indexreg = op->basereg = -1;
228 op->scale = 1; /* always, in 16 bits */
229 switch (rm) {
230 case 0:
231 op->basereg = R_BX;
232 op->indexreg = R_SI;
233 break;
234 case 1:
235 op->basereg = R_BX;
236 op->indexreg = R_DI;
237 break;
238 case 2:
239 op->basereg = R_BP;
240 op->indexreg = R_SI;
241 break;
242 case 3:
243 op->basereg = R_BP;
244 op->indexreg = R_DI;
245 break;
246 case 4:
247 op->basereg = R_SI;
248 break;
249 case 5:
250 op->basereg = R_DI;
251 break;
252 case 6:
253 op->basereg = R_BP;
254 break;
255 case 7:
256 op->basereg = R_BX;
257 break;
258 }
259 if (rm == 6 && mod == 0) { /* special case */
260 op->basereg = -1;
261 if (segsize != 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700262 op->disp_size = 16;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000263 mod = 2; /* fake disp16 */
264 }
265 switch (mod) {
266 case 0:
267 op->segment |= SEG_NODISP;
268 break;
269 case 1:
270 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000271 op->offset = (int8_t)*data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000272 break;
273 case 2:
274 op->segment |= SEG_DISP16;
275 op->offset = *data++;
276 op->offset |= ((unsigned)*data++) << 8;
277 break;
278 }
279 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000280 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000281 /*
282 * Once again, <mod> specifies displacement size (this time
283 * none, byte or *dword*), while <rm> specifies the base
284 * register. Again, [EBP] is missing, replaced by a pure
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000285 * disp32 (this time that's mod=0,rm=*5*) in 32-bit mode,
286 * and RIP-relative addressing in 64-bit mode.
287 *
288 * However, rm=4
H. Peter Anvine2c80182005-01-15 22:15:51 +0000289 * indicates not a single base register, but instead the
290 * presence of a SIB byte...
291 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000292 int a64 = asize == 64;
293
H. Peter Anvine2c80182005-01-15 22:15:51 +0000294 op->indexreg = -1;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000295
296 if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700297 op->basereg = nasm_rd_reg64[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000298 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700299 op->basereg = nasm_rd_reg32[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000300
H. Peter Anvine2c80182005-01-15 22:15:51 +0000301 if (rm == 5 && mod == 0) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000302 if (segsize == 64) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000303 op->eaflags |= EAF_REL;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000304 op->segment |= SEG_RELATIVE;
305 mod = 2; /* fake disp32 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000306 }
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000307
308 if (asize != 64)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700309 op->disp_size = asize;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000310
311 op->basereg = -1;
312 mod = 2; /* fake disp32 */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000313 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000314
H. Peter Anvine2c80182005-01-15 22:15:51 +0000315 if (rm == 4) { /* process SIB */
H. Peter Anvin7786c362007-09-17 18:45:44 -0700316 scale = (sib >> 6) & 03;
317 index = (sib >> 3) & 07;
318 base = sib & 07;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000319
H. Peter Anvine2c80182005-01-15 22:15:51 +0000320 op->scale = 1 << scale;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000321
H. Peter Anvin83b2e4f2008-08-20 09:42:47 -0700322 if (index == 4 && !(rex & REX_X))
323 op->indexreg = -1; /* ESP/RSP cannot be an index */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000324 else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700325 op->indexreg = nasm_rd_reg64[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000326 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700327 op->indexreg = nasm_rd_reg32[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000328
329 if (base == 5 && mod == 0) {
330 op->basereg = -1;
331 mod = 2; /* Fake disp32 */
332 } else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700333 op->basereg = nasm_rd_reg64[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000334 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700335 op->basereg = nasm_rd_reg32[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000336
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800337 if (segsize == 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700338 op->disp_size = 32;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000339 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000340
H. Peter Anvine2c80182005-01-15 22:15:51 +0000341 switch (mod) {
342 case 0:
343 op->segment |= SEG_NODISP;
344 break;
345 case 1:
346 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000347 op->offset = gets8(data);
348 data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000349 break;
350 case 2:
351 op->segment |= SEG_DISP32;
H. Peter Anvin08367e22008-01-02 12:19:41 -0800352 op->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000353 data += 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000354 break;
355 }
356 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000357 }
358}
359
360/*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000361 * Determine whether the instruction template in t corresponds to the data
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000362 * stream in data. Return the number of bytes matched if so.
363 */
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800364#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
365
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000366static int matches(const struct itemplate *t, uint8_t *data,
367 const struct prefix_info *prefix, int segsize, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000368{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000369 uint8_t *r = (uint8_t *)(t->code);
370 uint8_t *origdata = data;
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700371 bool a_used = false, o_used = false;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000372 enum prefixes drep = 0;
373 uint8_t lock = prefix->lock;
374 int osize = prefix->osize;
375 int asize = prefix->asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800376 int i, c;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800377 struct operand *opx;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800378 int s_field_for = -1; /* No 144/154 series code encountered */
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700379 bool vex_ok = false;
H. Peter Anvin94352832008-05-26 12:03:55 -0700380 int regmask = (segsize == 64) ? 15 : 7;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000381
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700382 for (i = 0; i < MAX_OPERANDS; i++) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700383 ins->oprs[i].segment = ins->oprs[i].disp_size =
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700384 (segsize == 64 ? SEG_64BIT : segsize == 32 ? SEG_32BIT : 0);
385 }
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000386 ins->condition = -1;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000387 ins->rex = prefix->rex;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800388 memset(ins->prefixes, 0, sizeof ins->prefixes);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000389
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000390 if (t->flags & (segsize == 64 ? IF_NOLONG : IF_LONG))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700391 return false;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000392
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000393 if (prefix->rep == 0xF2)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000394 drep = P_REPNE;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000395 else if (prefix->rep == 0xF3)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000396 drep = P_REP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000397
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800398 while ((c = *r++) != 0) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800399 opx = &ins->oprs[c & 3];
400
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800401 switch (c) {
402 case 01:
403 case 02:
404 case 03:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000405 while (c--)
406 if (*r++ != *data++)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700407 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800408 break;
409
410 case 04:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000411 switch (*data++) {
412 case 0x07:
413 ins->oprs[0].basereg = 0;
414 break;
415 case 0x17:
416 ins->oprs[0].basereg = 2;
417 break;
418 case 0x1F:
419 ins->oprs[0].basereg = 3;
420 break;
421 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700422 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000423 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800424 break;
425
426 case 05:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000427 switch (*data++) {
428 case 0xA1:
429 ins->oprs[0].basereg = 4;
430 break;
431 case 0xA9:
432 ins->oprs[0].basereg = 5;
433 break;
434 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700435 return false;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000436 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800437 break;
438
439 case 06:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000440 switch (*data++) {
441 case 0x06:
442 ins->oprs[0].basereg = 0;
443 break;
444 case 0x0E:
445 ins->oprs[0].basereg = 1;
446 break;
447 case 0x16:
448 ins->oprs[0].basereg = 2;
449 break;
450 case 0x1E:
451 ins->oprs[0].basereg = 3;
452 break;
453 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700454 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000455 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800456 break;
457
458 case 07:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000459 switch (*data++) {
460 case 0xA0:
461 ins->oprs[0].basereg = 4;
462 break;
463 case 0xA8:
464 ins->oprs[0].basereg = 5;
465 break;
466 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700467 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000468 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800469 break;
470
471 case4(010):
472 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000473 int t = *r++, d = *data++;
474 if (d < t || d > t + 7)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700475 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000476 else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800477 opx->basereg = (d-t)+
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000478 (ins->rex & REX_B ? 8 : 0);
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800479 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000480 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800481 break;
482 }
483
484 case4(014):
H. Peter Anvinc1377e92008-10-06 23:40:31 -0700485 case4(0274):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800486 opx->offset = (int8_t)*data++;
487 opx->segment |= SEG_SIGNED;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800488 break;
489
490 case4(020):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800491 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800492 break;
493
494 case4(024):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800495 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800496 break;
497
498 case4(030):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800499 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000500 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800501 break;
502
503 case4(034):
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000504 if (osize == 32) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800505 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000506 data += 4;
507 } else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800508 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000509 data += 2;
510 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000511 if (segsize != asize)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800512 opx->disp_size = asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800513 break;
514
515 case4(040):
H. Peter Anvin588df782008-10-07 10:05:10 -0700516 case4(0254):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800517 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000518 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800519 break;
520
521 case4(044):
H. Peter Anvinb061d592007-04-16 02:02:06 +0000522 switch (asize) {
523 case 16:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800524 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000525 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800526 if (segsize != 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800527 opx->disp_size = 16;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000528 break;
529 case 32:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800530 opx->offset = getu32(data);
H. Peter Anvinb061d592007-04-16 02:02:06 +0000531 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800532 if (segsize == 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800533 opx->disp_size = 32;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000534 break;
535 case 64:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800536 opx->offset = getu64(data);
537 opx->disp_size = 64;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000538 data += 8;
539 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000540 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800541 break;
542
543 case4(050):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800544 opx->offset = gets8(data++);
545 opx->segment |= SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800546 break;
547
548 case4(054):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800549 opx->offset = getu64(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000550 data += 8;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800551 break;
552
553 case4(060):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800554 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000555 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800556 opx->segment |= SEG_RELATIVE;
557 opx->segment &= ~SEG_32BIT;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800558 break;
559
560 case4(064):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800561 opx->segment |= SEG_RELATIVE;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000562 if (osize == 16) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800563 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000564 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800565 opx->segment &= ~(SEG_32BIT|SEG_64BIT);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000566 } else if (osize == 32) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800567 opx->offset = gets32(data);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000568 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800569 opx->segment &= ~SEG_64BIT;
570 opx->segment |= SEG_32BIT;
H. Peter Anvin70653092007-10-19 14:42:29 -0700571 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000572 if (segsize != osize) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800573 opx->type =
574 (opx->type & ~SIZE_MASK)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000575 | ((osize == 16) ? BITS16 : BITS32);
576 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800577 break;
578
579 case4(070):
H. Peter Anvin08367e22008-01-02 12:19:41 -0800580 opx->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000581 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800582 opx->segment |= SEG_32BIT | SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800583 break;
584
585 case4(0100):
586 case4(0110):
587 case4(0120):
588 case4(0130):
589 {
590 int modrm = *data++;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800591 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000592 data = do_ea(data, modrm, asize, segsize,
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800593 &ins->oprs[(c >> 3) & 3], ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700594 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700595 return false;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800596 opx->basereg = ((modrm >> 3)&7)+
H. Peter Anvin7786c362007-09-17 18:45:44 -0700597 (ins->rex & REX_R ? 8 : 0);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800598 break;
599 }
600
601 case4(0140):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800602 if (s_field_for == (c & 3)) {
603 opx->offset = gets8(data);
604 data++;
605 } else {
606 opx->offset = getu16(data);
607 data += 2;
608 }
609 break;
610
611 case4(0144):
612 case4(0154):
613 s_field_for = (*data & 0x02) ? c & 3 : -1;
614 if ((*data++ & ~0x02) != *r++)
615 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800616 break;
617
618 case4(0150):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800619 if (s_field_for == (c & 3)) {
620 opx->offset = gets8(data);
621 data++;
622 } else {
623 opx->offset = getu32(data);
624 data += 4;
625 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800626 break;
627
628 case4(0160):
629 ins->rex |= REX_D;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700630 ins->drexdst = c & 3;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800631 break;
632
633 case4(0164):
634 ins->rex |= REX_D|REX_OC;
635 ins->drexdst = c & 3;
636 break;
637
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800638 case 0171:
H. Peter Anvin7786c362007-09-17 18:45:44 -0700639 data = do_drex(data, ins);
640 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700641 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800642 break;
643
H. Peter Anvind85d2502008-05-04 17:53:31 -0700644 case 0172:
645 {
646 uint8_t ximm = *data++;
647 c = *r++;
H. Peter Anvin94352832008-05-26 12:03:55 -0700648 ins->oprs[c >> 3].basereg = (ximm >> 4) & regmask;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700649 ins->oprs[c >> 3].segment |= SEG_RMREG;
650 ins->oprs[c & 7].offset = ximm & 15;
651 }
652 break;
653
H. Peter Anvind58656f2008-05-06 20:11:14 -0700654 case 0173:
655 {
656 uint8_t ximm = *data++;
657 c = *r++;
658
659 if ((c ^ ximm) & 15)
660 return false;
661
H. Peter Anvin94352832008-05-26 12:03:55 -0700662 ins->oprs[c >> 4].basereg = (ximm >> 4) & regmask;
H. Peter Anvind58656f2008-05-06 20:11:14 -0700663 ins->oprs[c >> 4].segment |= SEG_RMREG;
664 }
665 break;
666
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700667 case 0174:
668 {
669 uint8_t ximm = *data++;
670 c = *r++;
671
H. Peter Anvin94352832008-05-26 12:03:55 -0700672 ins->oprs[c].basereg = (ximm >> 4) & regmask;
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700673 ins->oprs[c].segment |= SEG_RMREG;
674 }
675 break;
676
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800677 case4(0200):
678 case4(0204):
679 case4(0210):
680 case4(0214):
681 case4(0220):
682 case4(0224):
683 case4(0230):
684 case4(0234):
685 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000686 int modrm = *data++;
687 if (((modrm >> 3) & 07) != (c & 07))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700688 return false; /* spare field doesn't match up */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000689 data = do_ea(data, modrm, asize, segsize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700690 &ins->oprs[(c >> 3) & 07], ins);
691 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700692 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800693 break;
694 }
695
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700696 case4(0260):
697 {
698 int vexm = *r++;
699 int vexwlp = *r++;
700 ins->rex |= REX_V;
701 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
702 return false;
703
704 if ((vexm & 0x1f) != prefix->vex_m)
705 return false;
706
707 switch (vexwlp & 030) {
708 case 000:
709 if (prefix->rex & REX_W)
710 return false;
711 break;
712 case 010:
713 if (!(prefix->rex & REX_W))
714 return false;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700715 ins->rex &= ~REX_W;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700716 break;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700717 case 020: /* VEX.W is a don't care */
718 ins->rex &= ~REX_W;
719 break;
720 case 030:
721 break;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700722 }
723
724 if ((vexwlp & 007) != prefix->vex_lp)
725 return false;
726
727 opx->segment |= SEG_RMREG;
728 opx->basereg = prefix->vex_v;
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700729 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700730 break;
731 }
732
733 case 0270:
734 {
735 int vexm = *r++;
736 int vexwlp = *r++;
737 ins->rex |= REX_V;
738 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
739 return false;
740
741 if ((vexm & 0x1f) != prefix->vex_m)
742 return false;
743
744 switch (vexwlp & 030) {
745 case 000:
746 if (ins->rex & REX_W)
747 return false;
748 break;
749 case 010:
750 if (!(ins->rex & REX_W))
751 return false;
752 break;
753 default:
754 break; /* Need to do anything special here? */
755 }
756
757 if ((vexwlp & 007) != prefix->vex_lp)
758 return false;
759
760 if (prefix->vex_v != 0)
761 return false;
762
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700763 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700764 break;
765 }
766
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800767 case 0310:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000768 if (asize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700769 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000770 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700771 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800772 break;
773
774 case 0311:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000775 if (asize == 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700776 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000777 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700778 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800779 break;
780
781 case 0312:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000782 if (asize != segsize)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700783 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000784 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700785 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800786 break;
787
788 case 0313:
H. Peter Anvince2b3972007-05-30 22:21:11 +0000789 if (asize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700790 return false;
H. Peter Anvince2b3972007-05-30 22:21:11 +0000791 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700792 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800793 break;
794
795 case 0314:
H. Peter Anvin23440102007-11-12 21:02:33 -0800796 if (prefix->rex & REX_B)
797 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800798 break;
799
800 case 0315:
H. Peter Anvin23440102007-11-12 21:02:33 -0800801 if (prefix->rex & REX_X)
802 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800803 break;
804
805 case 0316:
H. Peter Anvin23440102007-11-12 21:02:33 -0800806 if (prefix->rex & REX_R)
807 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800808 break;
809
810 case 0317:
H. Peter Anvin23440102007-11-12 21:02:33 -0800811 if (prefix->rex & REX_W)
812 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800813 break;
814
815 case 0320:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000816 if (osize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700817 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000818 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700819 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800820 break;
821
822 case 0321:
H. Peter Anvinb061d592007-04-16 02:02:06 +0000823 if (osize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700824 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000825 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700826 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800827 break;
828
829 case 0322:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000830 if (osize != (segsize == 16) ? 16 : 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700831 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000832 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700833 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800834 break;
835
836 case 0323:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000837 ins->rex |= REX_W; /* 64-bit only instruction */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000838 osize = 64;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800839 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800840 break;
841
842 case 0324:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000843 if (!(ins->rex & (REX_P|REX_W)) || osize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700844 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800845 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800846 break;
847
848 case 0330:
849 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000850 int t = *r++, d = *data++;
851 if (d < t || d > t + 15)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700852 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000853 else
854 ins->condition = d - t;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800855 break;
856 }
857
858 case 0331:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000859 if (prefix->rep)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700860 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800861 break;
862
863 case 0332:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700864 if (prefix->rep != 0xF2)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700865 return false;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800866 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800867 break;
868
869 case 0333:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000870 if (prefix->rep != 0xF3)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700871 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000872 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800873 break;
874
875 case 0334:
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000876 if (lock) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000877 ins->rex |= REX_R;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000878 lock = 0;
879 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800880 break;
881
882 case 0335:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700883 if (drep == P_REP)
884 drep = P_REPE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800885 break;
886
H. Peter Anvin962e3052008-08-28 17:47:16 -0700887 case 0336:
888 case 0337:
889 break;
890
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800891 case 0340:
892 return false;
893
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700894 case 0360:
895 if (prefix->osp || prefix->rep)
896 return false;
897 break;
898
899 case 0361:
900 if (!prefix->osp || prefix->rep)
901 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700902 o_used = true;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700903 break;
904
905 case 0362:
906 if (prefix->osp || prefix->rep != 0xf2)
907 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700908 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700909 break;
910
911 case 0363:
912 if (prefix->osp || prefix->rep != 0xf3)
913 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700914 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700915 break;
916
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800917 case 0364:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000918 if (prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700919 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800920 break;
921
922 case 0365:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000923 if (prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700924 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800925 break;
926
927 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000928 if (!prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700929 return false;
930 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800931 break;
932
933 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000934 if (!prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700935 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800936 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800937 break;
938
939 default:
940 return false; /* Unknown code */
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000941 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000942 }
943
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700944 if (!vex_ok && (ins->rex & REX_V))
945 return false;
946
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700947 /* REX cannot be combined with DREX or VEX */
948 if ((ins->rex & (REX_D|REX_V)) && (prefix->rex & REX_P))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700949 return false;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700950
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000951 /*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000952 * Check for unused rep or a/o prefixes.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000953 */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700954 for (i = 0; i < t->operands; i++) {
955 if (ins->oprs[i].segment != SEG_RMREG)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700956 a_used = true;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700957 }
958
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700959 if (lock) {
960 if (ins->prefixes[PPS_LREP])
961 return false;
962 ins->prefixes[PPS_LREP] = P_LOCK;
963 }
964 if (drep) {
965 if (ins->prefixes[PPS_LREP])
966 return false;
967 ins->prefixes[PPS_LREP] = drep;
968 }
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800969 if (!o_used) {
970 if (osize != ((segsize == 16) ? 16 : 32)) {
971 enum prefixes pfx = 0;
972
973 switch (osize) {
974 case 16:
975 pfx = P_O16;
976 break;
977 case 32:
978 pfx = P_O32;
979 break;
980 case 64:
981 pfx = P_O64;
982 break;
983 }
984
985 if (ins->prefixes[PPS_OSIZE])
986 return false;
987 ins->prefixes[PPS_OSIZE] = pfx;
988 }
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700989 }
990 if (!a_used && asize != segsize) {
991 if (ins->prefixes[PPS_ASIZE])
992 return false;
993 ins->prefixes[PPS_ASIZE] = asize == 16 ? P_A16 : P_A32;
994 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000995
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000996 /* Fix: check for redundant REX prefixes */
997
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000998 return data - origdata;
999}
1000
H. Peter Anvina4835d42008-05-20 14:21:29 -07001001/* Condition names for disassembly, sorted by x86 code */
1002static const char * const condition_name[16] = {
1003 "o", "no", "c", "nc", "z", "nz", "na", "a",
1004 "s", "ns", "pe", "po", "l", "nl", "ng", "g"
1005};
1006
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001007int32_t disasm(uint8_t *data, char *output, int outbufsize, int segsize,
Keith Kaniosb7a89542007-04-12 02:40:54 +00001008 int32_t offset, int autosync, uint32_t prefer)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001009{
H. Peter Anvin3360d792007-09-11 04:16:57 +00001010 const struct itemplate * const *p, * const *best_p;
H. Peter Anvin19e20102007-09-18 15:08:20 -07001011 const struct disasm_index *ix;
1012 uint8_t *dp;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001013 int length, best_length = 0;
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001014 char *segover;
H. Peter Anvin19e20102007-09-18 15:08:20 -07001015 int i, slen, colon, n;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001016 uint8_t *origdata;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001017 int works;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001018 insn tmp_ins, ins;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001019 uint32_t goodness, best;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001020 int best_pref;
1021 struct prefix_info prefix;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001022 bool end_prefix;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001023
H. Peter Anvinbfb888c2007-09-11 04:26:44 +00001024 memset(&ins, 0, sizeof ins);
1025
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001026 /*
1027 * Scan for prefixes.
1028 */
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001029 memset(&prefix, 0, sizeof prefix);
1030 prefix.asize = segsize;
1031 prefix.osize = (segsize == 64) ? 32 : segsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001032 segover = NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001033 origdata = data;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001034
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001035 ix = itable;
1036
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001037 end_prefix = false;
1038 while (!end_prefix) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001039 switch (*data) {
1040 case 0xF2:
1041 case 0xF3:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001042 prefix.rep = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001043 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001044
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001045 case 0xF0:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001046 prefix.lock = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001047 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001048
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001049 case 0x2E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001050 segover = "cs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001051 break;
1052 case 0x36:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001053 segover = "ss", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001054 break;
1055 case 0x3E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001056 segover = "ds", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001057 break;
1058 case 0x26:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001059 segover = "es", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001060 break;
1061 case 0x64:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001062 segover = "fs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001063 break;
1064 case 0x65:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001065 segover = "gs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001066 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001067
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001068 case 0x66:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001069 prefix.osize = (segsize == 16) ? 32 : 16;
1070 prefix.osp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001071 break;
1072 case 0x67:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001073 prefix.asize = (segsize == 32) ? 16 : 32;
1074 prefix.asp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001075 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001076
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001077 case 0xC4:
1078 case 0xC5:
1079 if (segsize == 64 || (data[1] & 0xc0) == 0xc0) {
1080 prefix.vex[0] = *data++;
1081 prefix.vex[1] = *data++;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001082
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001083 prefix.rex = REX_V;
1084
1085 if (prefix.vex[0] == 0xc4) {
1086 prefix.vex[2] = *data++;
1087 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1088 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1089 prefix.vex_m = prefix.vex[1] & 0x1f;
1090 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1091 prefix.vex_lp = prefix.vex[2] & 7;
1092 } else {
1093 prefix.rex |= (~prefix.vex[1] >> (7-2)) & REX_R;
1094 prefix.vex_m = 1;
1095 prefix.vex_v = (~prefix.vex[1] >> 3) & 15;
1096 prefix.vex_lp = prefix.vex[1] & 7;
1097 }
1098
1099 ix = itable_VEX[prefix.vex_m][prefix.vex_lp];
1100 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001101 end_prefix = true;
1102 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001103
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001104 case REX_P + 0x0:
1105 case REX_P + 0x1:
1106 case REX_P + 0x2:
1107 case REX_P + 0x3:
1108 case REX_P + 0x4:
1109 case REX_P + 0x5:
1110 case REX_P + 0x6:
1111 case REX_P + 0x7:
1112 case REX_P + 0x8:
1113 case REX_P + 0x9:
1114 case REX_P + 0xA:
1115 case REX_P + 0xB:
1116 case REX_P + 0xC:
1117 case REX_P + 0xD:
1118 case REX_P + 0xE:
1119 case REX_P + 0xF:
1120 if (segsize == 64) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001121 prefix.rex = *data++;
1122 if (prefix.rex & REX_W)
1123 prefix.osize = 64;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001124 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001125 end_prefix = true;
1126 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001127
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001128 default:
1129 end_prefix = true;
1130 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001131 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001132 }
1133
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001134 best = -1; /* Worst possible */
H. Peter Anvin4836e332002-04-30 20:56:43 +00001135 best_p = NULL;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001136 best_pref = INT_MAX;
1137
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001138 if (!ix)
1139 return 0; /* No instruction table at all... */
1140
H. Peter Anvin19e20102007-09-18 15:08:20 -07001141 dp = data;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001142 ix += *dp++;
Charles Crayne46b31b02007-10-18 21:17:20 -07001143 while (ix->n == -1) {
H. Peter Anvin19e20102007-09-18 15:08:20 -07001144 ix = (const struct disasm_index *)ix->p + *dp++;
1145 }
1146
1147 p = (const struct itemplate * const *)ix->p;
1148 for (n = ix->n; n; n--, p++) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001149 if ((length = matches(*p, data, &prefix, segsize, &tmp_ins))) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001150 works = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001151 /*
1152 * Final check to make sure the types of r/m match up.
H. Peter Anvindbf130e2007-05-30 00:18:26 +00001153 * XXX: Need to make sure this is actually correct.
H. Peter Anvine2c80182005-01-15 22:15:51 +00001154 */
1155 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001156 if (!((*p)->opd[i] & SAME_AS) &&
1157 (
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001158 /* If it's a mem-only EA but we have a
1159 register, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001160 ((tmp_ins.oprs[i].segment & SEG_RMREG) &&
1161 !(MEMORY & ~(*p)->opd[i])) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001162 /* If it's a reg-only EA but we have a memory
1163 ref, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001164 (!(tmp_ins.oprs[i].segment & SEG_RMREG) &&
1165 !(REG_EA & ~(*p)->opd[i]) &&
1166 !((*p)->opd[i] & REG_SMASK)) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001167 /* Register type mismatch (eg FS vs REG_DESS):
1168 die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001169 ((((*p)->opd[i] & (REGISTER | FPUREG)) ||
1170 (tmp_ins.oprs[i].segment & SEG_RMREG)) &&
1171 !whichreg((*p)->opd[i],
1172 tmp_ins.oprs[i].basereg, tmp_ins.rex))
1173 )) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001174 works = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001175 break;
1176 }
1177 }
1178
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001179 /*
1180 * Note: we always prefer instructions which incorporate
1181 * prefixes in the instructions themselves. This is to allow
1182 * e.g. PAUSE to be preferred to REP NOP, and deal with
1183 * MMX/SSE instructions where prefixes are used to select
1184 * between MMX and SSE register sets or outright opcode
1185 * selection.
1186 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001187 if (works) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001188 int i, nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001189 goodness = ((*p)->flags & IF_PFMASK) ^ prefer;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001190 nprefix = 0;
1191 for (i = 0; i < MAXPREFIX; i++)
1192 if (tmp_ins.prefixes[i])
1193 nprefix++;
1194 if (nprefix < best_pref ||
1195 (nprefix == best_pref && goodness < best)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001196 /* This is the best one found so far */
1197 best = goodness;
1198 best_p = p;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001199 best_pref = nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001200 best_length = length;
1201 ins = tmp_ins;
1202 }
1203 }
1204 }
H. Peter Anvin4836e332002-04-30 20:56:43 +00001205 }
H. Peter Anvineba20a72002-04-30 20:53:55 +00001206
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001207 if (!best_p)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001208 return 0; /* no instruction was matched */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001209
H. Peter Anvin4836e332002-04-30 20:56:43 +00001210 /* Pick the best match */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001211 p = best_p;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001212 length = best_length;
1213
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001214 slen = 0;
1215
Ed Beroset64ab5192004-12-15 23:32:57 +00001216 /* TODO: snprintf returns the value that the string would have if
H. Peter Anvin70653092007-10-19 14:42:29 -07001217 * the buffer were long enough, and not the actual length of
H. Peter Anvine2c80182005-01-15 22:15:51 +00001218 * the returned string, so each instance of using the return
1219 * value of snprintf should actually be checked to assure that
1220 * the return value is "sane." Maybe a macro wrapper could
1221 * be used for that purpose.
1222 */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001223 for (i = 0; i < MAXPREFIX; i++)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001224 switch (ins.prefixes[i]) {
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001225 case P_LOCK:
1226 slen += snprintf(output + slen, outbufsize - slen, "lock ");
1227 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001228 case P_REP:
1229 slen += snprintf(output + slen, outbufsize - slen, "rep ");
1230 break;
1231 case P_REPE:
1232 slen += snprintf(output + slen, outbufsize - slen, "repe ");
1233 break;
1234 case P_REPNE:
1235 slen += snprintf(output + slen, outbufsize - slen, "repne ");
1236 break;
1237 case P_A16:
1238 slen += snprintf(output + slen, outbufsize - slen, "a16 ");
1239 break;
1240 case P_A32:
1241 slen += snprintf(output + slen, outbufsize - slen, "a32 ");
1242 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001243 case P_A64:
1244 slen += snprintf(output + slen, outbufsize - slen, "a64 ");
1245 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001246 case P_O16:
1247 slen += snprintf(output + slen, outbufsize - slen, "o16 ");
1248 break;
1249 case P_O32:
1250 slen += snprintf(output + slen, outbufsize - slen, "o32 ");
1251 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001252 case P_O64:
1253 slen += snprintf(output + slen, outbufsize - slen, "o64 ");
1254 break;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001255 default:
1256 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001257 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001258
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001259 i = (*p)->opcode;
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001260 if (i >= FIRST_COND_OPCODE)
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001261 slen += snprintf(output + slen, outbufsize - slen, "%s%s",
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001262 nasm_insn_names[i], condition_name[ins.condition]);
1263 else
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001264 slen += snprintf(output + slen, outbufsize - slen, "%s",
1265 nasm_insn_names[i]);
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001266
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001267 colon = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001268 length += data - origdata; /* fix up for prefixes */
1269 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001270 opflags_t t = (*p)->opd[i];
1271 const operand *o = &ins.oprs[i];
1272 int64_t offs;
1273
1274 if (t & SAME_AS) {
1275 o = &ins.oprs[t & ~SAME_AS];
1276 t = (*p)->opd[t & ~SAME_AS];
1277 }
1278
H. Peter Anvine2c80182005-01-15 22:15:51 +00001279 output[slen++] = (colon ? ':' : i == 0 ? ' ' : ',');
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001280
H. Peter Anvin7786c362007-09-17 18:45:44 -07001281 offs = o->offset;
1282 if (o->segment & SEG_RELATIVE) {
1283 offs += offset + length;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001284 /*
1285 * sort out wraparound
1286 */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001287 if (!(o->segment & (SEG_32BIT|SEG_64BIT)))
1288 offs &= 0xffff;
H. Peter Anvin08367e22008-01-02 12:19:41 -08001289 else if (segsize != 64)
1290 offs &= 0xffffffff;
1291
H. Peter Anvine2c80182005-01-15 22:15:51 +00001292 /*
1293 * add sync marker, if autosync is on
1294 */
1295 if (autosync)
H. Peter Anvin7786c362007-09-17 18:45:44 -07001296 add_sync(offs, 0L);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001297 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001298
H. Peter Anvin7786c362007-09-17 18:45:44 -07001299 if (t & COLON)
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001300 colon = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001301 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001302 colon = false;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001303
H. Peter Anvin7786c362007-09-17 18:45:44 -07001304 if ((t & (REGISTER | FPUREG)) ||
1305 (o->segment & SEG_RMREG)) {
1306 enum reg_enum reg;
1307 reg = whichreg(t, o->basereg, ins.rex);
1308 if (t & TO)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001309 slen += snprintf(output + slen, outbufsize - slen, "to ");
1310 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001311 nasm_reg_names[reg-EXPR_REG_START]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001312 } else if (!(UNITY & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001313 output[slen++] = '1';
H. Peter Anvin7786c362007-09-17 18:45:44 -07001314 } else if (t & IMMEDIATE) {
1315 if (t & BITS8) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001316 slen +=
1317 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001318 if (o->segment & SEG_SIGNED) {
1319 if (offs < 0) {
1320 offs *= -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001321 output[slen++] = '-';
1322 } else
1323 output[slen++] = '+';
1324 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001325 } else if (t & BITS16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001326 slen +=
1327 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001328 } else if (t & BITS32) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001329 slen +=
1330 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001331 } else if (t & BITS64) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001332 slen +=
1333 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001334 } else if (t & NEAR) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001335 slen +=
1336 snprintf(output + slen, outbufsize - slen, "near ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001337 } else if (t & SHORT) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001338 slen +=
1339 snprintf(output + slen, outbufsize - slen, "short ");
1340 }
1341 slen +=
Keith Kanios93f2e9a2007-04-14 00:10:59 +00001342 snprintf(output + slen, outbufsize - slen, "0x%"PRIx64"",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001343 offs);
1344 } else if (!(MEM_OFFS & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001345 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001346 snprintf(output + slen, outbufsize - slen,
1347 "[%s%s%s0x%"PRIx64"]",
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001348 (segover ? segover : ""),
1349 (segover ? ":" : ""),
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001350 (o->disp_size == 64 ? "qword " :
1351 o->disp_size == 32 ? "dword " :
1352 o->disp_size == 16 ? "word " : ""), offs);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001353 segover = NULL;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001354 } else if (!(REGMEM & ~t)) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001355 int started = false;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001356 if (t & BITS8)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001357 slen +=
1358 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001359 if (t & BITS16)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001360 slen +=
1361 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001362 if (t & BITS32)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001363 slen +=
1364 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001365 if (t & BITS64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001366 slen +=
1367 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001368 if (t & BITS80)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001369 slen +=
1370 snprintf(output + slen, outbufsize - slen, "tword ");
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001371 if (t & BITS128)
1372 slen +=
1373 snprintf(output + slen, outbufsize - slen, "oword ");
H. Peter Anvindfb91802008-05-20 11:43:53 -07001374 if (t & BITS256)
1375 slen +=
1376 snprintf(output + slen, outbufsize - slen, "yword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001377 if (t & FAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001378 slen += snprintf(output + slen, outbufsize - slen, "far ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001379 if (t & NEAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001380 slen +=
1381 snprintf(output + slen, outbufsize - slen, "near ");
1382 output[slen++] = '[';
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001383 if (o->disp_size)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001384 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001385 (o->disp_size == 64 ? "qword " :
1386 o->disp_size == 32 ? "dword " :
1387 o->disp_size == 16 ? "word " :
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001388 ""));
H. Peter Anvin7786c362007-09-17 18:45:44 -07001389 if (o->eaflags & EAF_REL)
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00001390 slen += snprintf(output + slen, outbufsize - slen, "rel ");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001391 if (segover) {
1392 slen +=
1393 snprintf(output + slen, outbufsize - slen, "%s:",
1394 segover);
1395 segover = NULL;
1396 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001397 if (o->basereg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001398 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001399 nasm_reg_names[(o->basereg-EXPR_REG_START)]);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001400 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001401 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001402 if (o->indexreg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001403 if (started)
1404 output[slen++] = '+';
1405 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001406 nasm_reg_names[(o->indexreg-EXPR_REG_START)]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001407 if (o->scale > 1)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001408 slen +=
1409 snprintf(output + slen, outbufsize - slen, "*%d",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001410 o->scale);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001411 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001412 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001413
1414
H. Peter Anvin7786c362007-09-17 18:45:44 -07001415 if (o->segment & SEG_DISP8) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001416 const char *prefix;
1417 uint8_t offset = offs;
1418 if ((int8_t)offset < 0) {
1419 prefix = "-";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001420 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001421 } else {
1422 prefix = "+";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001423 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001424 slen +=
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001425 snprintf(output + slen, outbufsize - slen, "%s0x%"PRIx8"",
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001426 prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001427 } else if (o->segment & SEG_DISP16) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001428 const char *prefix;
1429 uint16_t offset = offs;
1430 if ((int16_t)offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001431 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001432 prefix = "-";
1433 } else {
1434 prefix = started ? "+" : "";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001435 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001436 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001437 snprintf(output + slen, outbufsize - slen,
1438 "%s0x%"PRIx16"", prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001439 } else if (o->segment & SEG_DISP32) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001440 if (prefix.asize == 64) {
1441 const char *prefix;
1442 uint64_t offset = (int64_t)(int32_t)offs;
1443 if ((int32_t)offs < 0 && started) {
1444 offset = -offset;
1445 prefix = "-";
1446 } else {
1447 prefix = started ? "+" : "";
1448 }
1449 slen +=
1450 snprintf(output + slen, outbufsize - slen,
1451 "%s0x%"PRIx64"", prefix, offset);
1452 } else {
1453 const char *prefix;
1454 uint32_t offset = offs;
1455 if ((int32_t) offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001456 offset = -offset;
1457 prefix = "-";
1458 } else {
1459 prefix = started ? "+" : "";
1460 }
1461 slen +=
1462 snprintf(output + slen, outbufsize - slen,
1463 "%s0x%"PRIx32"", prefix, offset);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001464 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001465 }
1466 output[slen++] = ']';
1467 } else {
1468 slen +=
1469 snprintf(output + slen, outbufsize - slen, "<operand%d>",
1470 i);
1471 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001472 }
1473 output[slen] = '\0';
H. Peter Anvine2c80182005-01-15 22:15:51 +00001474 if (segover) { /* unused segment override */
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001475 char *p = output;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001476 int count = slen + 1;
1477 while (count--)
1478 p[count + 3] = p[count];
1479 strncpy(output, segover, 2);
1480 output[2] = ' ';
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001481 }
1482 return length;
1483}
1484
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001485int32_t eatbyte(uint8_t *data, char *output, int outbufsize)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001486{
Ed Beroset92348172004-12-15 18:27:50 +00001487 snprintf(output, outbufsize, "db 0x%02X", *data);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001488 return 1;
1489}