blob: 72b575a0b662c8bbc597c1212a9028e11654f84b [file] [log] [blame]
Jiang Liu74afab72014-10-27 16:12:00 +08001/*
Bjorn Helgaasfd2fa6c2017-11-22 16:13:37 -06002 * Local APIC related interfaces to support IOAPIC, MSI, etc.
Jiang Liu74afab72014-10-27 16:12:00 +08003 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
Jiang Liub5dc8e62015-04-13 14:11:24 +08006 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Enable support of hierarchical irqdomains
Jiang Liu74afab72014-10-27 16:12:00 +08008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/interrupt.h>
Thomas Gleixner65d7ed52017-09-13 23:29:39 +020014#include <linux/seq_file.h>
Jiang Liu74afab72014-10-27 16:12:00 +080015#include <linux/init.h>
16#include <linux/compiler.h>
Jiang Liu74afab72014-10-27 16:12:00 +080017#include <linux/slab.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080018#include <asm/irqdomain.h>
Jiang Liu74afab72014-10-27 16:12:00 +080019#include <asm/hw_irq.h>
20#include <asm/apic.h>
21#include <asm/i8259.h>
22#include <asm/desc.h>
23#include <asm/irq_remapping.h>
24
Thomas Gleixner8d1e3dc2017-09-13 23:29:41 +020025#include <asm/trace/irq_vectors.h>
26
Jiang Liu7f3262e2015-04-14 10:30:03 +080027struct apic_chip_data {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020028 struct irq_cfg hw_irq_cfg;
29 unsigned int vector;
30 unsigned int prev_vector;
Thomas Gleixner029c6e12017-09-13 23:29:31 +020031 unsigned int cpu;
32 unsigned int prev_cpu;
Thomas Gleixner69cde002017-09-13 23:29:42 +020033 unsigned int irq;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020034 struct hlist_node clist;
Thomas Gleixner2db1f952017-09-13 23:29:50 +020035 unsigned int move_in_progress : 1,
Thomas Gleixner4900be82017-09-13 23:29:51 +020036 is_managed : 1,
37 can_reserve : 1,
38 has_reserved : 1;
Jiang Liu7f3262e2015-04-14 10:30:03 +080039};
40
Jiang Liub5dc8e62015-04-13 14:11:24 +080041struct irq_domain *x86_vector_domain;
Jake Oshinsc8f3e512015-12-10 17:52:59 +000042EXPORT_SYMBOL_GPL(x86_vector_domain);
Jiang Liu74afab72014-10-27 16:12:00 +080043static DEFINE_RAW_SPINLOCK(vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +020044static cpumask_var_t vector_searchmask;
Jiang Liub5dc8e62015-04-13 14:11:24 +080045static struct irq_chip lapic_controller;
Thomas Gleixner0fa115d2017-09-13 23:29:38 +020046static struct irq_matrix *vector_matrix;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020047#ifdef CONFIG_SMP
48static DEFINE_PER_CPU(struct hlist_head, cleanup_list);
49#endif
Jiang Liu74afab72014-10-27 16:12:00 +080050
51void lock_vector_lock(void)
52{
53 /* Used to the online set of cpus does not change
54 * during assign_irq_vector.
55 */
56 raw_spin_lock(&vector_lock);
57}
58
59void unlock_vector_lock(void)
60{
61 raw_spin_unlock(&vector_lock);
62}
63
Thomas Gleixner99a14822017-09-13 23:29:36 +020064void init_irq_alloc_info(struct irq_alloc_info *info,
65 const struct cpumask *mask)
66{
67 memset(info, 0, sizeof(*info));
68 info->mask = mask;
69}
70
71void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
72{
73 if (src)
74 *dst = *src;
75 else
76 memset(dst, 0, sizeof(*dst));
77}
78
Thomas Gleixner86ba6552017-09-13 23:29:30 +020079static struct apic_chip_data *apic_chip_data(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080080{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020081 if (!irqd)
Jiang Liub5dc8e62015-04-13 14:11:24 +080082 return NULL;
83
Thomas Gleixner86ba6552017-09-13 23:29:30 +020084 while (irqd->parent_data)
85 irqd = irqd->parent_data;
Jiang Liub5dc8e62015-04-13 14:11:24 +080086
Thomas Gleixner86ba6552017-09-13 23:29:30 +020087 return irqd->chip_data;
Jiang Liu74afab72014-10-27 16:12:00 +080088}
89
Thomas Gleixner86ba6552017-09-13 23:29:30 +020090struct irq_cfg *irqd_cfg(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080091{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020092 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +080093
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020094 return apicd ? &apicd->hw_irq_cfg : NULL;
Jiang Liu7f3262e2015-04-14 10:30:03 +080095}
Jake Oshinsc8f3e512015-12-10 17:52:59 +000096EXPORT_SYMBOL_GPL(irqd_cfg);
Jiang Liu7f3262e2015-04-14 10:30:03 +080097
98struct irq_cfg *irq_cfg(unsigned int irq)
99{
100 return irqd_cfg(irq_get_irq_data(irq));
101}
102
103static struct apic_chip_data *alloc_apic_chip_data(int node)
104{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200105 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800106
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200107 apicd = kzalloc_node(sizeof(*apicd), GFP_KERNEL, node);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200108 if (apicd)
109 INIT_HLIST_NODE(&apicd->clist);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200110 return apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800111}
112
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200113static void free_apic_chip_data(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800114{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200115 kfree(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800116}
117
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200118static void apic_update_irq_cfg(struct irq_data *irqd, unsigned int vector,
119 unsigned int cpu)
Jiang Liu74afab72014-10-27 16:12:00 +0800120{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200121 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800122
Thomas Gleixner69cde002017-09-13 23:29:42 +0200123 lockdep_assert_held(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800124
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200125 apicd->hw_irq_cfg.vector = vector;
126 apicd->hw_irq_cfg.dest_apicid = apic->calc_dest_apicid(cpu);
127 irq_data_update_effective_affinity(irqd, cpumask_of(cpu));
128 trace_vector_config(irqd->irq, vector, cpu,
129 apicd->hw_irq_cfg.dest_apicid);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200130}
Jiang Liu74afab72014-10-27 16:12:00 +0800131
Thomas Gleixner69cde002017-09-13 23:29:42 +0200132static void apic_update_vector(struct irq_data *irqd, unsigned int newvec,
133 unsigned int newcpu)
134{
135 struct apic_chip_data *apicd = apic_chip_data(irqd);
136 struct irq_desc *desc = irq_data_to_desc(irqd);
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100137 bool managed = irqd_affinity_is_managed(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800138
Thomas Gleixner69cde002017-09-13 23:29:42 +0200139 lockdep_assert_held(&vector_lock);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000140
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200141 trace_vector_update(irqd->irq, newvec, newcpu, apicd->vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200142 apicd->cpu);
Jiang Liu74afab72014-10-27 16:12:00 +0800143
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100144 /*
145 * If there is no vector associated or if the associated vector is
146 * the shutdown vector, which is associated to make PCI/MSI
147 * shutdown mode work, then there is nothing to release. Clear out
148 * prev_vector for this and the offlined target case.
149 */
150 apicd->prev_vector = 0;
151 if (!apicd->vector || apicd->vector == MANAGED_IRQ_SHUTDOWN_VECTOR)
152 goto setnew;
153 /*
154 * If the target CPU of the previous vector is online, then mark
155 * the vector as move in progress and store it for cleanup when the
156 * first interrupt on the new vector arrives. If the target CPU is
157 * offline then the regular release mechanism via the cleanup
158 * vector is not possible and the vector can be immediately freed
159 * in the underlying matrix allocator.
160 */
161 if (cpu_online(apicd->cpu)) {
Thomas Gleixner69cde002017-09-13 23:29:42 +0200162 apicd->move_in_progress = true;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200163 apicd->prev_vector = apicd->vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200164 apicd->prev_cpu = apicd->cpu;
165 } else {
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100166 irq_matrix_free(vector_matrix, apicd->cpu, apicd->vector,
167 managed);
Jiang Liu74afab72014-10-27 16:12:00 +0800168 }
Jiang Liu74afab72014-10-27 16:12:00 +0800169
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100170setnew:
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200171 apicd->vector = newvec;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200172 apicd->cpu = newcpu;
173 BUG_ON(!IS_ERR_OR_NULL(per_cpu(vector_irq, newcpu)[newvec]));
174 per_cpu(vector_irq, newcpu)[newvec] = desc;
175}
176
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200177static void vector_assign_managed_shutdown(struct irq_data *irqd)
178{
179 unsigned int cpu = cpumask_first(cpu_online_mask);
180
181 apic_update_irq_cfg(irqd, MANAGED_IRQ_SHUTDOWN_VECTOR, cpu);
182}
183
184static int reserve_managed_vector(struct irq_data *irqd)
185{
186 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
187 struct apic_chip_data *apicd = apic_chip_data(irqd);
188 unsigned long flags;
189 int ret;
190
191 raw_spin_lock_irqsave(&vector_lock, flags);
192 apicd->is_managed = true;
193 ret = irq_matrix_reserve_managed(vector_matrix, affmsk);
194 raw_spin_unlock_irqrestore(&vector_lock, flags);
195 trace_vector_reserve_managed(irqd->irq, ret);
196 return ret;
197}
198
Thomas Gleixner4900be82017-09-13 23:29:51 +0200199static void reserve_irq_vector_locked(struct irq_data *irqd)
200{
201 struct apic_chip_data *apicd = apic_chip_data(irqd);
202
203 irq_matrix_reserve(vector_matrix);
204 apicd->can_reserve = true;
205 apicd->has_reserved = true;
Thomas Gleixner945f50a2017-12-29 16:57:00 +0100206 irqd_set_can_reserve(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200207 trace_vector_reserve(irqd->irq, 0);
208 vector_assign_managed_shutdown(irqd);
209}
210
211static int reserve_irq_vector(struct irq_data *irqd)
212{
213 unsigned long flags;
214
215 raw_spin_lock_irqsave(&vector_lock, flags);
216 reserve_irq_vector_locked(irqd);
217 raw_spin_unlock_irqrestore(&vector_lock, flags);
218 return 0;
219}
220
Thomas Gleixner69cde002017-09-13 23:29:42 +0200221static int allocate_vector(struct irq_data *irqd, const struct cpumask *dest)
222{
223 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200224 bool resvd = apicd->has_reserved;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200225 unsigned int cpu = apicd->cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200226 int vector = apicd->vector;
227
228 lockdep_assert_held(&vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200229
Thomas Gleixner847667e2015-12-31 16:30:50 +0000230 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200231 * If the current target CPU is online and in the new requested
232 * affinity mask, there is no point in moving the interrupt from
233 * one CPU to another.
Thomas Gleixner847667e2015-12-31 16:30:50 +0000234 */
Thomas Gleixner69cde002017-09-13 23:29:42 +0200235 if (vector && cpu_online(cpu) && cpumask_test_cpu(cpu, dest))
236 return 0;
237
Thomas Gleixner80ae7b12018-06-04 17:33:53 +0200238 /*
239 * Careful here. @apicd might either have move_in_progress set or
240 * be enqueued for cleanup. Assigning a new vector would either
241 * leave a stale vector on some CPU around or in case of a pending
242 * cleanup corrupt the hlist.
243 */
244 if (apicd->move_in_progress || !hlist_unhashed(&apicd->clist))
245 return -EBUSY;
246
Thomas Gleixner4900be82017-09-13 23:29:51 +0200247 vector = irq_matrix_alloc(vector_matrix, dest, resvd, &cpu);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200248 if (vector > 0)
249 apic_update_vector(irqd, vector, cpu);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200250 trace_vector_alloc(irqd->irq, vector, resvd, vector);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200251 return vector;
252}
253
254static int assign_vector_locked(struct irq_data *irqd,
255 const struct cpumask *dest)
256{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200257 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200258 int vector = allocate_vector(irqd, dest);
259
260 if (vector < 0)
261 return vector;
262
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200263 apic_update_irq_cfg(irqd, apicd->vector, apicd->cpu);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000264 return 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800265}
266
Thomas Gleixner69cde002017-09-13 23:29:42 +0200267static int assign_irq_vector(struct irq_data *irqd, const struct cpumask *dest)
Jiang Liu74afab72014-10-27 16:12:00 +0800268{
Jiang Liu74afab72014-10-27 16:12:00 +0800269 unsigned long flags;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200270 int ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800271
272 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200273 cpumask_and(vector_searchmask, dest, cpu_online_mask);
274 ret = assign_vector_locked(irqd, vector_searchmask);
Jiang Liu74afab72014-10-27 16:12:00 +0800275 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200276 return ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800277}
278
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200279static int assign_irq_vector_any_locked(struct irq_data *irqd)
Jiang Liu486ca532015-05-07 10:53:56 +0800280{
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200281 /* Get the affinity mask - either irq_default_affinity or (user) set */
282 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200283 int node = irq_data_get_node(irqd);
284
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200285 if (node == NUMA_NO_NODE)
286 goto all;
287 /* Try the intersection of @affmsk and node mask */
288 cpumask_and(vector_searchmask, cpumask_of_node(node), affmsk);
289 if (!assign_vector_locked(irqd, vector_searchmask))
290 return 0;
291 /* Try the node mask */
292 if (!assign_vector_locked(irqd, cpumask_of_node(node)))
293 return 0;
294all:
295 /* Try the full affinity mask */
296 cpumask_and(vector_searchmask, affmsk, cpu_online_mask);
297 if (!assign_vector_locked(irqd, vector_searchmask))
298 return 0;
299 /* Try the full online mask */
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200300 return assign_vector_locked(irqd, cpu_online_mask);
301}
302
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200303static int
304assign_irq_vector_policy(struct irq_data *irqd, struct irq_alloc_info *info)
305{
306 if (irqd_affinity_is_managed(irqd))
307 return reserve_managed_vector(irqd);
Thomas Gleixner258d86e2017-09-13 23:29:35 +0200308 if (info->mask)
Thomas Gleixner69cde002017-09-13 23:29:42 +0200309 return assign_irq_vector(irqd, info->mask);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200310 /*
311 * Make only a global reservation with no guarantee. A real vector
312 * is associated at activation time.
313 */
Thomas Gleixner4900be82017-09-13 23:29:51 +0200314 return reserve_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200315}
316
317static int
318assign_managed_vector(struct irq_data *irqd, const struct cpumask *dest)
319{
320 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
321 struct apic_chip_data *apicd = apic_chip_data(irqd);
322 int vector, cpu;
323
324 cpumask_and(vector_searchmask, vector_searchmask, affmsk);
325 cpu = cpumask_first(vector_searchmask);
326 if (cpu >= nr_cpu_ids)
327 return -EINVAL;
328 /* set_affinity might call here for nothing */
329 if (apicd->vector && cpumask_test_cpu(apicd->cpu, vector_searchmask))
Jiang Liu486ca532015-05-07 10:53:56 +0800330 return 0;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200331 vector = irq_matrix_alloc_managed(vector_matrix, cpu);
332 trace_vector_alloc_managed(irqd->irq, vector, vector);
333 if (vector < 0)
334 return vector;
335 apic_update_vector(irqd, vector, cpu);
336 apic_update_irq_cfg(irqd, vector, cpu);
337 return 0;
Jiang Liu486ca532015-05-07 10:53:56 +0800338}
339
Thomas Gleixner69cde002017-09-13 23:29:42 +0200340static void clear_irq_vector(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800341{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200342 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200343 bool managed = irqd_affinity_is_managed(irqd);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200344 unsigned int vector = apicd->vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800345
Thomas Gleixner69cde002017-09-13 23:29:42 +0200346 lockdep_assert_held(&vector_lock);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200347
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200348 if (!vector)
Keith Busch1bdb8972016-04-27 14:22:32 -0600349 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800350
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200351 trace_vector_clear(irqd->irq, vector, apicd->cpu, apicd->prev_vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200352 apicd->prev_cpu);
353
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200354 per_cpu(vector_irq, apicd->cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200355 irq_matrix_free(vector_matrix, apicd->cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200356 apicd->vector = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800357
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200358 /* Clean up move in progress */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200359 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200360 if (!vector)
Jiang Liu74afab72014-10-27 16:12:00 +0800361 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800362
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200363 per_cpu(vector_irq, apicd->prev_cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200364 irq_matrix_free(vector_matrix, apicd->prev_cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200365 apicd->prev_vector = 0;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200366 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200367 hlist_del_init(&apicd->clist);
Jiang Liu74afab72014-10-27 16:12:00 +0800368}
369
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200370static void x86_vector_deactivate(struct irq_domain *dom, struct irq_data *irqd)
371{
372 struct apic_chip_data *apicd = apic_chip_data(irqd);
373 unsigned long flags;
374
375 trace_vector_deactivate(irqd->irq, apicd->is_managed,
Thomas Gleixner4900be82017-09-13 23:29:51 +0200376 apicd->can_reserve, false);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200377
Thomas Gleixner4900be82017-09-13 23:29:51 +0200378 /* Regular fixed assigned interrupt */
379 if (!apicd->is_managed && !apicd->can_reserve)
380 return;
381 /* If the interrupt has a global reservation, nothing to do */
382 if (apicd->has_reserved)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200383 return;
384
385 raw_spin_lock_irqsave(&vector_lock, flags);
386 clear_irq_vector(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200387 if (apicd->can_reserve)
388 reserve_irq_vector_locked(irqd);
389 else
390 vector_assign_managed_shutdown(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200391 raw_spin_unlock_irqrestore(&vector_lock, flags);
392}
393
Thomas Gleixner4900be82017-09-13 23:29:51 +0200394static int activate_reserved(struct irq_data *irqd)
395{
396 struct apic_chip_data *apicd = apic_chip_data(irqd);
397 int ret;
398
399 ret = assign_irq_vector_any_locked(irqd);
Thomas Gleixnerbc976232017-12-29 10:47:22 +0100400 if (!ret) {
Thomas Gleixner4900be82017-09-13 23:29:51 +0200401 apicd->has_reserved = false;
Thomas Gleixnerbc976232017-12-29 10:47:22 +0100402 /*
403 * Core might have disabled reservation mode after
404 * allocating the irq descriptor. Ideally this should
405 * happen before allocation time, but that would require
406 * completely convoluted ways of transporting that
407 * information.
408 */
409 if (!irqd_can_reserve(irqd))
410 apicd->can_reserve = false;
411 }
Thomas Gleixner4900be82017-09-13 23:29:51 +0200412 return ret;
413}
414
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200415static int activate_managed(struct irq_data *irqd)
416{
417 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
418 int ret;
419
420 cpumask_and(vector_searchmask, dest, cpu_online_mask);
421 if (WARN_ON_ONCE(cpumask_empty(vector_searchmask))) {
422 /* Something in the core code broke! Survive gracefully */
423 pr_err("Managed startup for irq %u, but no CPU\n", irqd->irq);
424 return EINVAL;
425 }
426
427 ret = assign_managed_vector(irqd, vector_searchmask);
428 /*
429 * This should not happen. The vector reservation got buggered. Handle
430 * it gracefully.
431 */
432 if (WARN_ON_ONCE(ret < 0)) {
433 pr_err("Managed startup irq %u, no vector available\n",
434 irqd->irq);
435 }
436 return ret;
437}
438
439static int x86_vector_activate(struct irq_domain *dom, struct irq_data *irqd,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100440 bool reserve)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200441{
442 struct apic_chip_data *apicd = apic_chip_data(irqd);
443 unsigned long flags;
444 int ret = 0;
445
446 trace_vector_activate(irqd->irq, apicd->is_managed,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100447 apicd->can_reserve, reserve);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200448
Thomas Gleixner4900be82017-09-13 23:29:51 +0200449 /* Nothing to do for fixed assigned vectors */
450 if (!apicd->can_reserve && !apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200451 return 0;
452
453 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100454 if (reserve || irqd_is_managed_and_shutdown(irqd))
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200455 vector_assign_managed_shutdown(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200456 else if (apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200457 ret = activate_managed(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200458 else if (apicd->has_reserved)
459 ret = activate_reserved(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200460 raw_spin_unlock_irqrestore(&vector_lock, flags);
461 return ret;
462}
463
464static void vector_free_reserved_and_managed(struct irq_data *irqd)
465{
466 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
467 struct apic_chip_data *apicd = apic_chip_data(irqd);
468
Thomas Gleixner4900be82017-09-13 23:29:51 +0200469 trace_vector_teardown(irqd->irq, apicd->is_managed,
470 apicd->has_reserved);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200471
Thomas Gleixner4900be82017-09-13 23:29:51 +0200472 if (apicd->has_reserved)
473 irq_matrix_remove_reserved(vector_matrix);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200474 if (apicd->is_managed)
475 irq_matrix_remove_managed(vector_matrix, dest);
476}
477
Jiang Liub5dc8e62015-04-13 14:11:24 +0800478static void x86_vector_free_irqs(struct irq_domain *domain,
479 unsigned int virq, unsigned int nr_irqs)
480{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200481 struct apic_chip_data *apicd;
482 struct irq_data *irqd;
Jiang Liu111abeb2015-12-31 16:30:44 +0000483 unsigned long flags;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800484 int i;
485
486 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200487 irqd = irq_domain_get_irq_data(x86_vector_domain, virq + i);
488 if (irqd && irqd->chip_data) {
Jiang Liu111abeb2015-12-31 16:30:44 +0000489 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200490 clear_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200491 vector_free_reserved_and_managed(irqd);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200492 apicd = irqd->chip_data;
493 irq_domain_reset_irq_data(irqd);
Jiang Liu111abeb2015-12-31 16:30:44 +0000494 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200495 free_apic_chip_data(apicd);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800496 }
497 }
498}
499
Thomas Gleixner464d1232017-09-13 23:29:52 +0200500static bool vector_configure_legacy(unsigned int virq, struct irq_data *irqd,
501 struct apic_chip_data *apicd)
502{
503 unsigned long flags;
504 bool realloc = false;
505
506 apicd->vector = ISA_IRQ_VECTOR(virq);
507 apicd->cpu = 0;
508
509 raw_spin_lock_irqsave(&vector_lock, flags);
510 /*
511 * If the interrupt is activated, then it must stay at this vector
512 * position. That's usually the timer interrupt (0).
513 */
514 if (irqd_is_activated(irqd)) {
515 trace_vector_setup(virq, true, 0);
516 apic_update_irq_cfg(irqd, apicd->vector, apicd->cpu);
517 } else {
518 /* Release the vector */
519 apicd->can_reserve = true;
Thomas Gleixner945f50a2017-12-29 16:57:00 +0100520 irqd_set_can_reserve(irqd);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200521 clear_irq_vector(irqd);
522 realloc = true;
523 }
524 raw_spin_unlock_irqrestore(&vector_lock, flags);
525 return realloc;
526}
527
Jiang Liub5dc8e62015-04-13 14:11:24 +0800528static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
529 unsigned int nr_irqs, void *arg)
530{
531 struct irq_alloc_info *info = arg;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200532 struct apic_chip_data *apicd;
533 struct irq_data *irqd;
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800534 int i, err, node;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800535
536 if (disable_apic)
537 return -ENXIO;
538
539 /* Currently vector allocator can't guarantee contiguous allocations */
540 if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
541 return -ENOSYS;
542
Jiang Liub5dc8e62015-04-13 14:11:24 +0800543 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200544 irqd = irq_domain_get_irq_data(domain, virq + i);
545 BUG_ON(!irqd);
546 node = irq_data_get_node(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200547 WARN_ON_ONCE(irqd->chip_data);
548 apicd = alloc_apic_chip_data(node);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200549 if (!apicd) {
Jiang Liub5dc8e62015-04-13 14:11:24 +0800550 err = -ENOMEM;
551 goto error;
552 }
553
Thomas Gleixner69cde002017-09-13 23:29:42 +0200554 apicd->irq = virq + i;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200555 irqd->chip = &lapic_controller;
556 irqd->chip_data = apicd;
557 irqd->hwirq = virq + i;
558 irqd_set_single_target(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200559 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200560 * Legacy vectors are already assigned when the IOAPIC
561 * takes them over. They stay on the same vector. This is
562 * required for check_timer() to work correctly as it might
563 * switch back to legacy mode. Only update the hardware
564 * config.
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200565 */
566 if (info->flags & X86_IRQ_ALLOC_LEGACY) {
Thomas Gleixner464d1232017-09-13 23:29:52 +0200567 if (!vector_configure_legacy(virq + i, irqd, apicd))
568 continue;
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200569 }
570
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200571 err = assign_irq_vector_policy(irqd, info);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200572 trace_vector_setup(virq + i, false, err);
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100573 if (err) {
574 irqd->chip_data = NULL;
575 free_apic_chip_data(apicd);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800576 goto error;
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100577 }
Jiang Liub5dc8e62015-04-13 14:11:24 +0800578 }
579
580 return 0;
581
582error:
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100583 x86_vector_free_irqs(domain, virq, i);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800584 return err;
585}
586
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200587#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
Colin Ian Kingd553d032017-12-06 17:33:58 +0000588static void x86_vector_debug_show(struct seq_file *m, struct irq_domain *d,
589 struct irq_data *irqd, int ind)
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200590{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200591 unsigned int cpu, vector, prev_cpu, prev_vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200592 struct apic_chip_data *apicd;
593 unsigned long flags;
594 int irq;
595
596 if (!irqd) {
597 irq_matrix_debug_show(m, vector_matrix, ind);
598 return;
599 }
600
601 irq = irqd->irq;
602 if (irq < nr_legacy_irqs() && !test_bit(irq, &io_apic_irqs)) {
603 seq_printf(m, "%*sVector: %5d\n", ind, "", ISA_IRQ_VECTOR(irq));
604 seq_printf(m, "%*sTarget: Legacy PIC all CPUs\n", ind, "");
605 return;
606 }
607
608 apicd = irqd->chip_data;
609 if (!apicd) {
610 seq_printf(m, "%*sVector: Not assigned\n", ind, "");
611 return;
612 }
613
614 raw_spin_lock_irqsave(&vector_lock, flags);
615 cpu = apicd->cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200616 vector = apicd->vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200617 prev_cpu = apicd->prev_cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200618 prev_vector = apicd->prev_vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200619 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200620 seq_printf(m, "%*sVector: %5u\n", ind, "", vector);
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200621 seq_printf(m, "%*sTarget: %5u\n", ind, "", cpu);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200622 if (prev_vector) {
623 seq_printf(m, "%*sPrevious vector: %5u\n", ind, "", prev_vector);
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200624 seq_printf(m, "%*sPrevious target: %5u\n", ind, "", prev_cpu);
625 }
626}
627#endif
628
Thomas Gleixnereb18cf52015-05-05 11:10:11 +0200629static const struct irq_domain_ops x86_vector_domain_ops = {
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200630 .alloc = x86_vector_alloc_irqs,
631 .free = x86_vector_free_irqs,
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200632 .activate = x86_vector_activate,
633 .deactivate = x86_vector_deactivate,
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200634#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
635 .debug_show = x86_vector_debug_show,
636#endif
Jiang Liub5dc8e62015-04-13 14:11:24 +0800637};
638
Jiang Liu11d686e2014-10-27 16:12:05 +0800639int __init arch_probe_nr_irqs(void)
640{
641 int nr;
642
643 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
644 nr_irqs = NR_VECTORS * nr_cpu_ids;
645
646 nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
Bjorn Helgaasfd2fa6c2017-11-22 16:13:37 -0600647#if defined(CONFIG_PCI_MSI)
Jiang Liu11d686e2014-10-27 16:12:05 +0800648 /*
649 * for MSI and HT dyn irq
650 */
651 if (gsi_top <= NR_IRQS_LEGACY)
652 nr += 8 * nr_cpu_ids;
653 else
654 nr += gsi_top * 16;
655#endif
656 if (nr < nr_irqs)
657 nr_irqs = nr;
658
Vitaly Kuznetsov8c058b02015-11-03 10:40:14 +0100659 /*
660 * We don't know if PIC is present at this point so we need to do
661 * probe() to get the right number of legacy IRQs.
662 */
663 return legacy_pic->probe();
Jiang Liu11d686e2014-10-27 16:12:05 +0800664}
665
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200666void lapic_assign_legacy_vector(unsigned int irq, bool replace)
667{
668 /*
669 * Use assign system here so it wont get accounted as allocated
670 * and moveable in the cpu hotplug check and it prevents managed
671 * irq reservation from touching it.
672 */
673 irq_matrix_assign_system(vector_matrix, ISA_IRQ_VECTOR(irq), replace);
674}
675
676void __init lapic_assign_system_vectors(void)
677{
678 unsigned int i, vector = 0;
679
680 for_each_set_bit_from(vector, system_vectors, NR_VECTORS)
681 irq_matrix_assign_system(vector_matrix, vector, false);
682
683 if (nr_legacy_irqs() > 1)
684 lapic_assign_legacy_vector(PIC_CASCADE_IR, false);
685
686 /* System vectors are reserved, online it */
687 irq_matrix_online(vector_matrix);
688
689 /* Mark the preallocated legacy interrupts */
690 for (i = 0; i < nr_legacy_irqs(); i++) {
691 if (i != PIC_CASCADE_IR)
692 irq_matrix_assign(vector_matrix, ISA_IRQ_VECTOR(i));
693 }
694}
695
Jiang Liu11d686e2014-10-27 16:12:05 +0800696int __init arch_early_irq_init(void)
697{
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200698 struct fwnode_handle *fn;
699
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200700 fn = irq_domain_alloc_named_fwnode("VECTOR");
701 BUG_ON(!fn);
702 x86_vector_domain = irq_domain_create_tree(fn, &x86_vector_domain_ops,
703 NULL);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800704 BUG_ON(x86_vector_domain == NULL);
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200705 irq_domain_free_fwnode(fn);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800706 irq_set_default_host(x86_vector_domain);
707
Jiang Liu52f518a2015-04-13 14:11:35 +0800708 arch_init_msi_domain(x86_vector_domain);
709
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000710 BUG_ON(!alloc_cpumask_var(&vector_searchmask, GFP_KERNEL));
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800711
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200712 /*
713 * Allocate the vector matrix allocator data structure and limit the
714 * search area.
715 */
716 vector_matrix = irq_alloc_matrix(NR_VECTORS, FIRST_EXTERNAL_VECTOR,
717 FIRST_SYSTEM_VECTOR);
718 BUG_ON(!vector_matrix);
719
Jiang Liu11d686e2014-10-27 16:12:05 +0800720 return arch_early_ioapic_init();
721}
722
Thomas Gleixnerba801642017-09-13 23:29:44 +0200723#ifdef CONFIG_SMP
Jiang Liu74afab72014-10-27 16:12:00 +0800724
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200725static struct irq_desc *__setup_vector_irq(int vector)
726{
727 int isairq = vector - ISA_IRQ_VECTOR(0);
728
729 /* Check whether the irq is in the legacy space */
730 if (isairq < 0 || isairq >= nr_legacy_irqs())
731 return VECTOR_UNUSED;
732 /* Check whether the irq is handled by the IOAPIC */
733 if (test_bit(isairq, &io_apic_irqs))
734 return VECTOR_UNUSED;
735 return irq_to_desc(isairq);
Jiang Liu74afab72014-10-27 16:12:00 +0800736}
737
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200738/* Online the local APIC infrastructure and initialize the vectors */
739void lapic_online(void)
Jiang Liu74afab72014-10-27 16:12:00 +0800740{
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200741 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800742
Thomas Gleixner5a3f75e2015-07-05 17:12:32 +0000743 lockdep_assert_held(&vector_lock);
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200744
745 /* Online the vector matrix array for this CPU */
746 irq_matrix_online(vector_matrix);
747
Jiang Liu74afab72014-10-27 16:12:00 +0800748 /*
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200749 * The interrupt affinity logic never targets interrupts to offline
750 * CPUs. The exception are the legacy PIC interrupts. In general
751 * they are only targeted to CPU0, but depending on the platform
752 * they can be distributed to any online CPU in hardware. The
753 * kernel has no influence on that. So all active legacy vectors
754 * must be installed on all CPUs. All non legacy interrupts can be
755 * cleared.
Jiang Liu74afab72014-10-27 16:12:00 +0800756 */
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200757 for (vector = 0; vector < NR_VECTORS; vector++)
758 this_cpu_write(vector_irq[vector], __setup_vector_irq(vector));
Jiang Liu74afab72014-10-27 16:12:00 +0800759}
760
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200761void lapic_offline(void)
762{
763 lock_vector_lock();
764 irq_matrix_offline(vector_matrix);
765 unlock_vector_lock();
766}
767
Thomas Gleixnerba801642017-09-13 23:29:44 +0200768static int apic_set_affinity(struct irq_data *irqd,
769 const struct cpumask *dest, bool force)
770{
Thomas Gleixner02edee12017-10-12 11:05:28 +0200771 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200772 int err;
773
Thomas Gleixner02edee12017-10-12 11:05:28 +0200774 /*
775 * Core code can call here for inactive interrupts. For inactive
776 * interrupts which use managed or reservation mode there is no
777 * point in going through the vector assignment right now as the
778 * activation will assign a vector which fits the destination
779 * cpumask. Let the core code store the destination mask and be
780 * done with it.
781 */
782 if (!irqd_is_activated(irqd) &&
783 (apicd->is_managed || apicd->can_reserve))
784 return IRQ_SET_MASK_OK;
785
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200786 raw_spin_lock(&vector_lock);
787 cpumask_and(vector_searchmask, dest, cpu_online_mask);
788 if (irqd_affinity_is_managed(irqd))
789 err = assign_managed_vector(irqd, vector_searchmask);
790 else
791 err = assign_vector_locked(irqd, vector_searchmask);
792 raw_spin_unlock(&vector_lock);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200793 return err ? err : IRQ_SET_MASK_OK;
794}
795
796#else
797# define apic_set_affinity NULL
798#endif
799
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200800static int apic_retrigger_irq(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800801{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200802 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800803 unsigned long flags;
Jiang Liu74afab72014-10-27 16:12:00 +0800804
805 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200806 apic->send_IPI(apicd->cpu, apicd->vector);
Jiang Liu74afab72014-10-27 16:12:00 +0800807 raw_spin_unlock_irqrestore(&vector_lock, flags);
808
809 return 1;
810}
811
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200812void apic_ack_edge(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800813{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200814 irq_complete_move(irqd_cfg(irqd));
815 irq_move_irq(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800816 ack_APIC_irq();
817}
818
Jiang Liub5dc8e62015-04-13 14:11:24 +0800819static struct irq_chip lapic_controller = {
Thomas Gleixner8947dfb2017-06-20 01:37:01 +0200820 .name = "APIC",
Jiang Liub5dc8e62015-04-13 14:11:24 +0800821 .irq_ack = apic_ack_edge,
Jiang Liu68f9f442015-04-14 10:30:01 +0800822 .irq_set_affinity = apic_set_affinity,
Jiang Liub5dc8e62015-04-13 14:11:24 +0800823 .irq_retrigger = apic_retrigger_irq,
824};
825
Jiang Liu74afab72014-10-27 16:12:00 +0800826#ifdef CONFIG_SMP
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200827
Thomas Gleixner69cde002017-09-13 23:29:42 +0200828static void free_moved_vector(struct apic_chip_data *apicd)
829{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200830 unsigned int vector = apicd->prev_vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200831 unsigned int cpu = apicd->prev_cpu;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200832 bool managed = apicd->is_managed;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200833
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200834 /*
835 * This should never happen. Managed interrupts are not
836 * migrated except on CPU down, which does not involve the
837 * cleanup vector. But try to keep the accounting correct
838 * nevertheless.
839 */
840 WARN_ON_ONCE(managed);
841
Thomas Gleixner0696d052017-10-16 16:16:19 +0200842 trace_vector_free_moved(apicd->irq, cpu, vector, managed);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200843 irq_matrix_free(vector_matrix, cpu, vector, managed);
Thomas Gleixner0696d052017-10-16 16:16:19 +0200844 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200845 hlist_del_init(&apicd->clist);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200846 apicd->prev_vector = 0;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200847 apicd->move_in_progress = 0;
848}
849
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200850asmlinkage __visible void __irq_entry smp_irq_move_cleanup_interrupt(void)
851{
852 struct hlist_head *clhead = this_cpu_ptr(&cleanup_list);
853 struct apic_chip_data *apicd;
854 struct hlist_node *tmp;
855
856 entering_ack_irq();
857 /* Prevent vectors vanishing under us */
858 raw_spin_lock(&vector_lock);
859
860 hlist_for_each_entry_safe(apicd, tmp, clhead, clist) {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200861 unsigned int irr, vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200862
863 /*
864 * Paranoia: Check if the vector that needs to be cleaned
865 * up is registered at the APICs IRR. If so, then this is
866 * not the best time to clean it up. Clean it up in the
867 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
868 * to this CPU. IRQ_MOVE_CLEANUP_VECTOR is the lowest
869 * priority external vector, so on return from this
870 * interrupt the device interrupt will happen first.
871 */
872 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
873 if (irr & (1U << (vector % 32))) {
874 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
875 continue;
876 }
Thomas Gleixner69cde002017-09-13 23:29:42 +0200877 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200878 }
879
880 raw_spin_unlock(&vector_lock);
881 exiting_irq();
882}
883
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200884static void __send_cleanup_vector(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800885{
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200886 unsigned int cpu;
887
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000888 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200889 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200890 cpu = apicd->prev_cpu;
891 if (cpu_online(cpu)) {
892 hlist_add_head(&apicd->clist, per_cpu_ptr(&cleanup_list, cpu));
893 apic->send_IPI(cpu, IRQ_MOVE_CLEANUP_VECTOR);
894 } else {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200895 apicd->prev_vector = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200896 }
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000897 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800898}
899
Jiang Liuc6c20022015-04-14 10:30:02 +0800900void send_cleanup_vector(struct irq_cfg *cfg)
901{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200902 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800903
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200904 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200905 if (apicd->move_in_progress)
906 __send_cleanup_vector(apicd);
Jiang Liuc6c20022015-04-14 10:30:02 +0800907}
908
Jiang Liu74afab72014-10-27 16:12:00 +0800909static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
910{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200911 struct apic_chip_data *apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800912
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200913 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200914 if (likely(!apicd->move_in_progress))
Jiang Liu74afab72014-10-27 16:12:00 +0800915 return;
916
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200917 if (vector == apicd->vector && apicd->cpu == smp_processor_id())
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200918 __send_cleanup_vector(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800919}
920
921void irq_complete_move(struct irq_cfg *cfg)
922{
923 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
924}
925
Thomas Gleixner90a22822015-12-31 16:30:53 +0000926/*
Thomas Gleixner551adc62016-03-14 09:40:46 +0100927 * Called from fixup_irqs() with @desc->lock held and interrupts disabled.
Thomas Gleixner90a22822015-12-31 16:30:53 +0000928 */
929void irq_force_complete_move(struct irq_desc *desc)
Jiang Liu74afab72014-10-27 16:12:00 +0800930{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200931 struct apic_chip_data *apicd;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200932 struct irq_data *irqd;
933 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800934
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300935 /*
936 * The function is called for all descriptors regardless of which
937 * irqdomain they belong to. For example if an IRQ is provided by
938 * an irq_chip as part of a GPIO driver, the chip data for that
939 * descriptor is specific to the irq_chip in question.
940 *
941 * Check first that the chip_data is what we expect
942 * (apic_chip_data) before touching it any further.
943 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200944 irqd = irq_domain_get_irq_data(x86_vector_domain,
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200945 irq_desc_get_irq(desc));
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200946 if (!irqd)
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300947 return;
948
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200949 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200950 apicd = apic_chip_data(irqd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200951 if (!apicd)
952 goto unlock;
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000953
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000954 /*
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200955 * If prev_vector is empty, no action required.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200956 */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200957 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200958 if (!vector)
959 goto unlock;
960
961 /*
962 * This is tricky. If the cleanup of the old vector has not been
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000963 * done yet, then the following setaffinity call will fail with
964 * -EBUSY. This can leave the interrupt in a stale state.
965 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100966 * All CPUs are stuck in stop machine with interrupts disabled so
967 * calling __irq_complete_move() would be completely pointless.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200968 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100969 * 1) The interrupt is in move_in_progress state. That means that we
970 * have not seen an interrupt since the io_apic was reprogrammed to
971 * the new vector.
972 *
973 * 2) The interrupt has fired on the new vector, but the cleanup IPIs
974 * have not been processed yet.
975 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200976 if (apicd->move_in_progress) {
Thomas Gleixner551adc62016-03-14 09:40:46 +0100977 /*
978 * In theory there is a race:
979 *
980 * set_ioapic(new_vector) <-- Interrupt is raised before update
981 * is effective, i.e. it's raised on
982 * the old vector.
983 *
984 * So if the target cpu cannot handle that interrupt before
985 * the old vector is cleaned up, we get a spurious interrupt
986 * and in the worst case the ioapic irq line becomes stale.
987 *
988 * But in case of cpu hotplug this should be a non issue
989 * because if the affinity update happens right before all
990 * cpus rendevouz in stop machine, there is no way that the
991 * interrupt can be blocked on the target cpu because all cpus
992 * loops first with interrupts enabled in stop machine, so the
993 * old vector is not yet cleaned up when the interrupt fires.
994 *
995 * So the only way to run into this issue is if the delivery
996 * of the interrupt on the apic/system bus would be delayed
997 * beyond the point where the target cpu disables interrupts
998 * in stop machine. I doubt that it can happen, but at least
999 * there is a theroretical chance. Virtualization might be
1000 * able to expose this, but AFAICT the IOAPIC emulation is not
1001 * as stupid as the real hardware.
1002 *
1003 * Anyway, there is nothing we can do about that at this point
1004 * w/o refactoring the whole fixup_irq() business completely.
1005 * We print at least the irq number and the old vector number,
1006 * so we have the necessary information when a problem in that
1007 * area arises.
1008 */
1009 pr_warn("IRQ fixup: irq %d move in progress, old vector %d\n",
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001010 irqd->irq, vector);
Thomas Gleixner551adc62016-03-14 09:40:46 +01001011 }
Thomas Gleixner69cde002017-09-13 23:29:42 +02001012 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001013unlock:
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +00001014 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +08001015}
Thomas Gleixner2cffad72017-09-13 23:29:53 +02001016
1017#ifdef CONFIG_HOTPLUG_CPU
1018/*
1019 * Note, this is not accurate accounting, but at least good enough to
1020 * prevent that the actual interrupt move will run out of vectors.
1021 */
1022int lapic_can_unplug_cpu(void)
1023{
1024 unsigned int rsvd, avl, tomove, cpu = smp_processor_id();
1025 int ret = 0;
1026
1027 raw_spin_lock(&vector_lock);
1028 tomove = irq_matrix_allocated(vector_matrix);
1029 avl = irq_matrix_available(vector_matrix, true);
1030 if (avl < tomove) {
1031 pr_warn("CPU %u has %u vectors, %u available. Cannot disable CPU\n",
1032 cpu, tomove, avl);
1033 ret = -ENOSPC;
1034 goto out;
1035 }
1036 rsvd = irq_matrix_reserved(vector_matrix);
1037 if (avl < rsvd) {
1038 pr_warn("Reserved vectors %u > available %u. IRQ request may fail\n",
1039 rsvd, avl);
1040 }
1041out:
1042 raw_spin_unlock(&vector_lock);
1043 return ret;
1044}
1045#endif /* HOTPLUG_CPU */
1046#endif /* SMP */
Jiang Liu74afab72014-10-27 16:12:00 +08001047
Jiang Liu74afab72014-10-27 16:12:00 +08001048static void __init print_APIC_field(int base)
1049{
1050 int i;
1051
1052 printk(KERN_DEBUG);
1053
1054 for (i = 0; i < 8; i++)
1055 pr_cont("%08x", apic_read(base + i*0x10));
1056
1057 pr_cont("\n");
1058}
1059
1060static void __init print_local_APIC(void *dummy)
1061{
1062 unsigned int i, v, ver, maxlvt;
1063 u64 icr;
1064
Jiang Liu849d3562014-10-27 16:12:01 +08001065 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
1066 smp_processor_id(), hard_smp_processor_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001067 v = apic_read(APIC_ID);
Jiang Liu849d3562014-10-27 16:12:01 +08001068 pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001069 v = apic_read(APIC_LVR);
Jiang Liu849d3562014-10-27 16:12:01 +08001070 pr_info("... APIC VERSION: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001071 ver = GET_APIC_VERSION(v);
1072 maxlvt = lapic_get_maxlvt();
1073
1074 v = apic_read(APIC_TASKPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001075 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001076
1077 /* !82489DX */
1078 if (APIC_INTEGRATED(ver)) {
1079 if (!APIC_XAPIC(ver)) {
1080 v = apic_read(APIC_ARBPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001081 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
1082 v, v & APIC_ARBPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001083 }
1084 v = apic_read(APIC_PROCPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001085 pr_debug("... APIC PROCPRI: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001086 }
1087
1088 /*
1089 * Remote read supported only in the 82489DX and local APIC for
1090 * Pentium processors.
1091 */
1092 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1093 v = apic_read(APIC_RRR);
Jiang Liu849d3562014-10-27 16:12:01 +08001094 pr_debug("... APIC RRR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001095 }
1096
1097 v = apic_read(APIC_LDR);
Jiang Liu849d3562014-10-27 16:12:01 +08001098 pr_debug("... APIC LDR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001099 if (!x2apic_enabled()) {
1100 v = apic_read(APIC_DFR);
Jiang Liu849d3562014-10-27 16:12:01 +08001101 pr_debug("... APIC DFR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001102 }
1103 v = apic_read(APIC_SPIV);
Jiang Liu849d3562014-10-27 16:12:01 +08001104 pr_debug("... APIC SPIV: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001105
Jiang Liu849d3562014-10-27 16:12:01 +08001106 pr_debug("... APIC ISR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001107 print_APIC_field(APIC_ISR);
Jiang Liu849d3562014-10-27 16:12:01 +08001108 pr_debug("... APIC TMR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001109 print_APIC_field(APIC_TMR);
Jiang Liu849d3562014-10-27 16:12:01 +08001110 pr_debug("... APIC IRR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001111 print_APIC_field(APIC_IRR);
1112
1113 /* !82489DX */
1114 if (APIC_INTEGRATED(ver)) {
1115 /* Due to the Pentium erratum 3AP. */
1116 if (maxlvt > 3)
1117 apic_write(APIC_ESR, 0);
1118
1119 v = apic_read(APIC_ESR);
Jiang Liu849d3562014-10-27 16:12:01 +08001120 pr_debug("... APIC ESR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001121 }
1122
1123 icr = apic_icr_read();
Jiang Liu849d3562014-10-27 16:12:01 +08001124 pr_debug("... APIC ICR: %08x\n", (u32)icr);
1125 pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
Jiang Liu74afab72014-10-27 16:12:00 +08001126
1127 v = apic_read(APIC_LVTT);
Jiang Liu849d3562014-10-27 16:12:01 +08001128 pr_debug("... APIC LVTT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001129
1130 if (maxlvt > 3) {
1131 /* PC is LVT#4. */
1132 v = apic_read(APIC_LVTPC);
Jiang Liu849d3562014-10-27 16:12:01 +08001133 pr_debug("... APIC LVTPC: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001134 }
1135 v = apic_read(APIC_LVT0);
Jiang Liu849d3562014-10-27 16:12:01 +08001136 pr_debug("... APIC LVT0: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001137 v = apic_read(APIC_LVT1);
Jiang Liu849d3562014-10-27 16:12:01 +08001138 pr_debug("... APIC LVT1: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001139
1140 if (maxlvt > 2) {
1141 /* ERR is LVT#3. */
1142 v = apic_read(APIC_LVTERR);
Jiang Liu849d3562014-10-27 16:12:01 +08001143 pr_debug("... APIC LVTERR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001144 }
1145
1146 v = apic_read(APIC_TMICT);
Jiang Liu849d3562014-10-27 16:12:01 +08001147 pr_debug("... APIC TMICT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001148 v = apic_read(APIC_TMCCT);
Jiang Liu849d3562014-10-27 16:12:01 +08001149 pr_debug("... APIC TMCCT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001150 v = apic_read(APIC_TDCR);
Jiang Liu849d3562014-10-27 16:12:01 +08001151 pr_debug("... APIC TDCR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001152
1153 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1154 v = apic_read(APIC_EFEAT);
1155 maxlvt = (v >> 16) & 0xff;
Jiang Liu849d3562014-10-27 16:12:01 +08001156 pr_debug("... APIC EFEAT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001157 v = apic_read(APIC_ECTRL);
Jiang Liu849d3562014-10-27 16:12:01 +08001158 pr_debug("... APIC ECTRL: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001159 for (i = 0; i < maxlvt; i++) {
1160 v = apic_read(APIC_EILVTn(i));
Jiang Liu849d3562014-10-27 16:12:01 +08001161 pr_debug("... APIC EILVT%d: %08x\n", i, v);
Jiang Liu74afab72014-10-27 16:12:00 +08001162 }
1163 }
1164 pr_cont("\n");
1165}
1166
1167static void __init print_local_APICs(int maxcpu)
1168{
1169 int cpu;
1170
1171 if (!maxcpu)
1172 return;
1173
1174 preempt_disable();
1175 for_each_online_cpu(cpu) {
1176 if (cpu >= maxcpu)
1177 break;
1178 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1179 }
1180 preempt_enable();
1181}
1182
1183static void __init print_PIC(void)
1184{
1185 unsigned int v;
1186 unsigned long flags;
1187
1188 if (!nr_legacy_irqs())
1189 return;
1190
Jiang Liu849d3562014-10-27 16:12:01 +08001191 pr_debug("\nprinting PIC contents\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001192
1193 raw_spin_lock_irqsave(&i8259A_lock, flags);
1194
1195 v = inb(0xa1) << 8 | inb(0x21);
Jiang Liu849d3562014-10-27 16:12:01 +08001196 pr_debug("... PIC IMR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001197
1198 v = inb(0xa0) << 8 | inb(0x20);
Jiang Liu849d3562014-10-27 16:12:01 +08001199 pr_debug("... PIC IRR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001200
1201 outb(0x0b, 0xa0);
1202 outb(0x0b, 0x20);
1203 v = inb(0xa0) << 8 | inb(0x20);
1204 outb(0x0a, 0xa0);
1205 outb(0x0a, 0x20);
1206
1207 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
1208
Jiang Liu849d3562014-10-27 16:12:01 +08001209 pr_debug("... PIC ISR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001210
1211 v = inb(0x4d1) << 8 | inb(0x4d0);
Jiang Liu849d3562014-10-27 16:12:01 +08001212 pr_debug("... PIC ELCR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001213}
1214
1215static int show_lapic __initdata = 1;
1216static __init int setup_show_lapic(char *arg)
1217{
1218 int num = -1;
1219
1220 if (strcmp(arg, "all") == 0) {
1221 show_lapic = CONFIG_NR_CPUS;
1222 } else {
1223 get_option(&arg, &num);
1224 if (num >= 0)
1225 show_lapic = num;
1226 }
1227
1228 return 1;
1229}
1230__setup("show_lapic=", setup_show_lapic);
1231
1232static int __init print_ICs(void)
1233{
1234 if (apic_verbosity == APIC_QUIET)
1235 return 0;
1236
1237 print_PIC();
1238
1239 /* don't print out if apic is not there */
Borislav Petkov93984fb2016-04-04 22:25:00 +02001240 if (!boot_cpu_has(X86_FEATURE_APIC) && !apic_from_smp_config())
Jiang Liu74afab72014-10-27 16:12:00 +08001241 return 0;
1242
1243 print_local_APICs(show_lapic);
1244 print_IO_APICs();
1245
1246 return 0;
1247}
1248
1249late_initcall(print_ICs);