blob: 47c5d019fb7ed797f366ed441f8260327da3bc8d [file] [log] [blame]
Jiang Liu74afab72014-10-27 16:12:00 +08001/*
2 * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
Jiang Liub5dc8e62015-04-13 14:11:24 +08006 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Enable support of hierarchical irqdomains
Jiang Liu74afab72014-10-27 16:12:00 +08008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/interrupt.h>
14#include <linux/init.h>
15#include <linux/compiler.h>
Jiang Liu74afab72014-10-27 16:12:00 +080016#include <linux/slab.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080017#include <asm/irqdomain.h>
Jiang Liu74afab72014-10-27 16:12:00 +080018#include <asm/hw_irq.h>
19#include <asm/apic.h>
20#include <asm/i8259.h>
21#include <asm/desc.h>
22#include <asm/irq_remapping.h>
23
Jiang Liu7f3262e2015-04-14 10:30:03 +080024struct apic_chip_data {
25 struct irq_cfg cfg;
26 cpumask_var_t domain;
27 cpumask_var_t old_domain;
28 u8 move_in_progress : 1;
29};
30
Jiang Liub5dc8e62015-04-13 14:11:24 +080031struct irq_domain *x86_vector_domain;
Jake Oshinsc8f3e512015-12-10 17:52:59 +000032EXPORT_SYMBOL_GPL(x86_vector_domain);
Jiang Liu74afab72014-10-27 16:12:00 +080033static DEFINE_RAW_SPINLOCK(vector_lock);
Thomas Gleixner3716fd22015-12-31 16:30:48 +000034static cpumask_var_t vector_cpumask, vector_searchmask, searched_cpumask;
Jiang Liub5dc8e62015-04-13 14:11:24 +080035static struct irq_chip lapic_controller;
Jiang Liu13315322015-04-13 14:11:56 +080036#ifdef CONFIG_X86_IO_APIC
Jiang Liu7f3262e2015-04-14 10:30:03 +080037static struct apic_chip_data *legacy_irq_data[NR_IRQS_LEGACY];
Jiang Liu13315322015-04-13 14:11:56 +080038#endif
Jiang Liu74afab72014-10-27 16:12:00 +080039
40void lock_vector_lock(void)
41{
42 /* Used to the online set of cpus does not change
43 * during assign_irq_vector.
44 */
45 raw_spin_lock(&vector_lock);
46}
47
48void unlock_vector_lock(void)
49{
50 raw_spin_unlock(&vector_lock);
51}
52
Jiang Liu7f3262e2015-04-14 10:30:03 +080053static struct apic_chip_data *apic_chip_data(struct irq_data *irq_data)
Jiang Liu74afab72014-10-27 16:12:00 +080054{
Jiang Liub5dc8e62015-04-13 14:11:24 +080055 if (!irq_data)
56 return NULL;
57
58 while (irq_data->parent_data)
59 irq_data = irq_data->parent_data;
60
Jiang Liu74afab72014-10-27 16:12:00 +080061 return irq_data->chip_data;
62}
63
Jiang Liu7f3262e2015-04-14 10:30:03 +080064struct irq_cfg *irqd_cfg(struct irq_data *irq_data)
Jiang Liu74afab72014-10-27 16:12:00 +080065{
Jiang Liu7f3262e2015-04-14 10:30:03 +080066 struct apic_chip_data *data = apic_chip_data(irq_data);
Jiang Liu74afab72014-10-27 16:12:00 +080067
Jiang Liu7f3262e2015-04-14 10:30:03 +080068 return data ? &data->cfg : NULL;
69}
Jake Oshinsc8f3e512015-12-10 17:52:59 +000070EXPORT_SYMBOL_GPL(irqd_cfg);
Jiang Liu7f3262e2015-04-14 10:30:03 +080071
72struct irq_cfg *irq_cfg(unsigned int irq)
73{
74 return irqd_cfg(irq_get_irq_data(irq));
75}
76
77static struct apic_chip_data *alloc_apic_chip_data(int node)
78{
79 struct apic_chip_data *data;
80
81 data = kzalloc_node(sizeof(*data), GFP_KERNEL, node);
82 if (!data)
Jiang Liu74afab72014-10-27 16:12:00 +080083 return NULL;
Jiang Liu7f3262e2015-04-14 10:30:03 +080084 if (!zalloc_cpumask_var_node(&data->domain, GFP_KERNEL, node))
85 goto out_data;
86 if (!zalloc_cpumask_var_node(&data->old_domain, GFP_KERNEL, node))
Jiang Liu74afab72014-10-27 16:12:00 +080087 goto out_domain;
Jiang Liu7f3262e2015-04-14 10:30:03 +080088 return data;
Jiang Liu74afab72014-10-27 16:12:00 +080089out_domain:
Jiang Liu7f3262e2015-04-14 10:30:03 +080090 free_cpumask_var(data->domain);
91out_data:
92 kfree(data);
Jiang Liu74afab72014-10-27 16:12:00 +080093 return NULL;
94}
95
Jiang Liu7f3262e2015-04-14 10:30:03 +080096static void free_apic_chip_data(struct apic_chip_data *data)
Jiang Liu74afab72014-10-27 16:12:00 +080097{
Jiang Liu7f3262e2015-04-14 10:30:03 +080098 if (data) {
99 free_cpumask_var(data->domain);
100 free_cpumask_var(data->old_domain);
101 kfree(data);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800102 }
Jiang Liu74afab72014-10-27 16:12:00 +0800103}
104
Jiang Liu7f3262e2015-04-14 10:30:03 +0800105static int __assign_irq_vector(int irq, struct apic_chip_data *d,
106 const struct cpumask *mask)
Jiang Liu74afab72014-10-27 16:12:00 +0800107{
108 /*
109 * NOTE! The local APIC isn't very good at handling
110 * multiple interrupts at the same interrupt level.
111 * As the interrupt level is determined by taking the
112 * vector number and shifting that right by 4, we
113 * want to spread these out a bit so that they don't
114 * all fall in the same interrupt level.
115 *
116 * Also, we've got to be careful not to trash gate
117 * 0x80, because int 0x80 is hm, kind of importantish. ;)
118 */
119 static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
120 static int current_offset = VECTOR_OFFSET_START % 16;
Thomas Gleixnerab25ac02015-12-31 16:30:49 +0000121 int cpu, vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800122
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000123 /*
124 * If there is still a move in progress or the previous move has not
125 * been cleaned up completely, tell the caller to come back later.
126 */
127 if (d->move_in_progress ||
128 cpumask_intersects(d->old_domain, cpu_online_mask))
Jiang Liu74afab72014-10-27 16:12:00 +0800129 return -EBUSY;
130
Jiang Liu74afab72014-10-27 16:12:00 +0800131 /* Only try and allocate irqs on cpus that are present */
Jiang Liu7f3262e2015-04-14 10:30:03 +0800132 cpumask_clear(d->old_domain);
Jiang Liu8a580f72015-12-31 16:30:46 +0000133 cpumask_clear(searched_cpumask);
Jiang Liu74afab72014-10-27 16:12:00 +0800134 cpu = cpumask_first_and(mask, cpu_online_mask);
135 while (cpu < nr_cpu_ids) {
Thomas Gleixnerab25ac02015-12-31 16:30:49 +0000136 int new_cpu, offset;
Jiang Liu74afab72014-10-27 16:12:00 +0800137
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000138 /* Get the possible target cpus for @mask/@cpu from the apic */
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800139 apic->vector_allocation_domain(cpu, vector_cpumask, mask);
Jiang Liu74afab72014-10-27 16:12:00 +0800140
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000141 /*
142 * Clear the offline cpus from @vector_cpumask for searching
143 * and verify whether the result overlaps with @mask. If true,
144 * then the call to apic->cpu_mask_to_apicid_and() will
145 * succeed as well. If not, no point in trying to find a
146 * vector in this mask.
147 */
148 cpumask_and(vector_searchmask, vector_cpumask, cpu_online_mask);
149 if (!cpumask_intersects(vector_searchmask, mask))
150 goto next_cpu;
151
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800152 if (cpumask_subset(vector_cpumask, d->domain)) {
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800153 if (cpumask_equal(vector_cpumask, d->domain))
Thomas Gleixner433cbd52015-12-31 16:30:46 +0000154 goto success;
Jiang Liu74afab72014-10-27 16:12:00 +0800155 /*
Thomas Gleixnerab25ac02015-12-31 16:30:49 +0000156 * Mark the cpus which are not longer in the mask for
157 * cleanup.
Jiang Liu74afab72014-10-27 16:12:00 +0800158 */
Thomas Gleixnerab25ac02015-12-31 16:30:49 +0000159 cpumask_andnot(d->old_domain, d->domain, vector_cpumask);
160 vector = d->cfg.vector;
161 goto update;
Jiang Liu74afab72014-10-27 16:12:00 +0800162 }
163
164 vector = current_vector;
165 offset = current_offset;
166next:
167 vector += 16;
168 if (vector >= first_system_vector) {
169 offset = (offset + 1) % 16;
170 vector = FIRST_EXTERNAL_VECTOR + offset;
171 }
172
Thomas Gleixner95ffeb42015-12-31 16:30:47 +0000173 /* If the search wrapped around, try the next cpu */
174 if (unlikely(current_vector == vector))
175 goto next_cpu;
Jiang Liu74afab72014-10-27 16:12:00 +0800176
177 if (test_bit(vector, used_vectors))
178 goto next;
179
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000180 for_each_cpu(new_cpu, vector_searchmask) {
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000181 if (!IS_ERR_OR_NULL(per_cpu(vector_irq, new_cpu)[vector]))
Jiang Liu74afab72014-10-27 16:12:00 +0800182 goto next;
183 }
184 /* Found one! */
185 current_vector = vector;
186 current_offset = offset;
Thomas Gleixnerab25ac02015-12-31 16:30:49 +0000187 /* Schedule the old vector for cleanup on all cpus */
188 if (d->cfg.vector)
Jiang Liu7f3262e2015-04-14 10:30:03 +0800189 cpumask_copy(d->old_domain, d->domain);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000190 for_each_cpu(new_cpu, vector_searchmask)
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000191 per_cpu(vector_irq, new_cpu)[vector] = irq_to_desc(irq);
Thomas Gleixnerab25ac02015-12-31 16:30:49 +0000192 goto update;
Thomas Gleixner95ffeb42015-12-31 16:30:47 +0000193
194next_cpu:
195 /*
196 * We exclude the current @vector_cpumask from the requested
197 * @mask and try again with the next online cpu in the
198 * result. We cannot modify @mask, so we use @vector_cpumask
199 * as a temporary buffer here as it will be reassigned when
200 * calling apic->vector_allocation_domain() above.
201 */
202 cpumask_or(searched_cpumask, searched_cpumask, vector_cpumask);
203 cpumask_andnot(vector_cpumask, mask, searched_cpumask);
204 cpu = cpumask_first_and(vector_cpumask, cpu_online_mask);
205 continue;
Jiang Liu74afab72014-10-27 16:12:00 +0800206 }
Thomas Gleixner433cbd52015-12-31 16:30:46 +0000207 return -ENOSPC;
Jiang Liu74afab72014-10-27 16:12:00 +0800208
Thomas Gleixnerab25ac02015-12-31 16:30:49 +0000209update:
Thomas Gleixner847667e2015-12-31 16:30:50 +0000210 /*
211 * Exclude offline cpus from the cleanup mask and set the
212 * move_in_progress flag when the result is not empty.
213 */
214 cpumask_and(d->old_domain, d->old_domain, cpu_online_mask);
215 d->move_in_progress = !cpumask_empty(d->old_domain);
Thomas Gleixner551adc62016-03-14 09:40:46 +0100216 d->cfg.old_vector = d->move_in_progress ? d->cfg.vector : 0;
Thomas Gleixnerab25ac02015-12-31 16:30:49 +0000217 d->cfg.vector = vector;
218 cpumask_copy(d->domain, vector_cpumask);
Thomas Gleixner433cbd52015-12-31 16:30:46 +0000219success:
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000220 /*
221 * Cache destination APIC IDs into cfg->dest_apicid. This cannot fail
222 * as we already established, that mask & d->domain & cpu_online_mask
223 * is not empty.
224 */
225 BUG_ON(apic->cpu_mask_to_apicid_and(mask, d->domain,
226 &d->cfg.dest_apicid));
227 return 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800228}
229
Jiang Liu7f3262e2015-04-14 10:30:03 +0800230static int assign_irq_vector(int irq, struct apic_chip_data *data,
Jiang Liuf9705102015-04-14 10:30:00 +0800231 const struct cpumask *mask)
Jiang Liu74afab72014-10-27 16:12:00 +0800232{
233 int err;
234 unsigned long flags;
235
236 raw_spin_lock_irqsave(&vector_lock, flags);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800237 err = __assign_irq_vector(irq, data, mask);
Jiang Liu74afab72014-10-27 16:12:00 +0800238 raw_spin_unlock_irqrestore(&vector_lock, flags);
239 return err;
240}
241
Jiang Liu486ca532015-05-07 10:53:56 +0800242static int assign_irq_vector_policy(int irq, int node,
243 struct apic_chip_data *data,
244 struct irq_alloc_info *info)
245{
246 if (info && info->mask)
247 return assign_irq_vector(irq, data, info->mask);
248 if (node != NUMA_NO_NODE &&
249 assign_irq_vector(irq, data, cpumask_of_node(node)) == 0)
250 return 0;
251 return assign_irq_vector(irq, data, apic->target_cpus());
252}
253
Jiang Liu7f3262e2015-04-14 10:30:03 +0800254static void clear_irq_vector(int irq, struct apic_chip_data *data)
Jiang Liu74afab72014-10-27 16:12:00 +0800255{
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000256 struct irq_desc *desc;
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000257 int cpu, vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800258
Keith Busch1bdb8972016-04-27 14:22:32 -0600259 if (!data->cfg.vector)
260 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800261
Jiang Liu7f3262e2015-04-14 10:30:03 +0800262 vector = data->cfg.vector;
263 for_each_cpu_and(cpu, data->domain, cpu_online_mask)
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000264 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Jiang Liu74afab72014-10-27 16:12:00 +0800265
Jiang Liu7f3262e2015-04-14 10:30:03 +0800266 data->cfg.vector = 0;
267 cpumask_clear(data->domain);
Jiang Liu74afab72014-10-27 16:12:00 +0800268
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000269 /*
270 * If move is in progress or the old_domain mask is not empty,
271 * i.e. the cleanup IPI has not been processed yet, we need to remove
272 * the old references to desc from all cpus vector tables.
273 */
274 if (!data->move_in_progress && cpumask_empty(data->old_domain))
Jiang Liu74afab72014-10-27 16:12:00 +0800275 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800276
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000277 desc = irq_to_desc(irq);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800278 for_each_cpu_and(cpu, data->old_domain, cpu_online_mask) {
Jiang Liu74afab72014-10-27 16:12:00 +0800279 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
280 vector++) {
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000281 if (per_cpu(vector_irq, cpu)[vector] != desc)
Jiang Liu74afab72014-10-27 16:12:00 +0800282 continue;
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000283 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Jiang Liu74afab72014-10-27 16:12:00 +0800284 break;
285 }
286 }
Jiang Liu7f3262e2015-04-14 10:30:03 +0800287 data->move_in_progress = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800288}
289
Jiang Liub5dc8e62015-04-13 14:11:24 +0800290void init_irq_alloc_info(struct irq_alloc_info *info,
291 const struct cpumask *mask)
292{
293 memset(info, 0, sizeof(*info));
294 info->mask = mask;
295}
296
297void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
298{
299 if (src)
300 *dst = *src;
301 else
302 memset(dst, 0, sizeof(*dst));
303}
304
Jiang Liub5dc8e62015-04-13 14:11:24 +0800305static void x86_vector_free_irqs(struct irq_domain *domain,
306 unsigned int virq, unsigned int nr_irqs)
307{
Jiang Liu111abeb2015-12-31 16:30:44 +0000308 struct apic_chip_data *apic_data;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800309 struct irq_data *irq_data;
Jiang Liu111abeb2015-12-31 16:30:44 +0000310 unsigned long flags;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800311 int i;
312
313 for (i = 0; i < nr_irqs; i++) {
314 irq_data = irq_domain_get_irq_data(x86_vector_domain, virq + i);
315 if (irq_data && irq_data->chip_data) {
Jiang Liu111abeb2015-12-31 16:30:44 +0000316 raw_spin_lock_irqsave(&vector_lock, flags);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800317 clear_irq_vector(virq + i, irq_data->chip_data);
Jiang Liu111abeb2015-12-31 16:30:44 +0000318 apic_data = irq_data->chip_data;
319 irq_domain_reset_irq_data(irq_data);
320 raw_spin_unlock_irqrestore(&vector_lock, flags);
321 free_apic_chip_data(apic_data);
Jiang Liu13315322015-04-13 14:11:56 +0800322#ifdef CONFIG_X86_IO_APIC
323 if (virq + i < nr_legacy_irqs())
Jiang Liu7f3262e2015-04-14 10:30:03 +0800324 legacy_irq_data[virq + i] = NULL;
Jiang Liu13315322015-04-13 14:11:56 +0800325#endif
Jiang Liub5dc8e62015-04-13 14:11:24 +0800326 }
327 }
328}
329
330static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
331 unsigned int nr_irqs, void *arg)
332{
333 struct irq_alloc_info *info = arg;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800334 struct apic_chip_data *data;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800335 struct irq_data *irq_data;
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800336 int i, err, node;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800337
338 if (disable_apic)
339 return -ENXIO;
340
341 /* Currently vector allocator can't guarantee contiguous allocations */
342 if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
343 return -ENOSYS;
344
Jiang Liub5dc8e62015-04-13 14:11:24 +0800345 for (i = 0; i < nr_irqs; i++) {
346 irq_data = irq_domain_get_irq_data(domain, virq + i);
347 BUG_ON(!irq_data);
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800348 node = irq_data_get_node(irq_data);
Jiang Liu13315322015-04-13 14:11:56 +0800349#ifdef CONFIG_X86_IO_APIC
Jiang Liu7f3262e2015-04-14 10:30:03 +0800350 if (virq + i < nr_legacy_irqs() && legacy_irq_data[virq + i])
351 data = legacy_irq_data[virq + i];
Jiang Liu13315322015-04-13 14:11:56 +0800352 else
353#endif
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800354 data = alloc_apic_chip_data(node);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800355 if (!data) {
Jiang Liub5dc8e62015-04-13 14:11:24 +0800356 err = -ENOMEM;
357 goto error;
358 }
359
360 irq_data->chip = &lapic_controller;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800361 irq_data->chip_data = data;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800362 irq_data->hwirq = virq + i;
Linus Torvalds43af9872015-09-01 15:20:51 -0700363 err = assign_irq_vector_policy(virq + i, node, data, info);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800364 if (err)
365 goto error;
366 }
367
368 return 0;
369
370error:
371 x86_vector_free_irqs(domain, virq, i + 1);
372 return err;
373}
374
Thomas Gleixnereb18cf52015-05-05 11:10:11 +0200375static const struct irq_domain_ops x86_vector_domain_ops = {
376 .alloc = x86_vector_alloc_irqs,
377 .free = x86_vector_free_irqs,
Jiang Liub5dc8e62015-04-13 14:11:24 +0800378};
379
Jiang Liu11d686e2014-10-27 16:12:05 +0800380int __init arch_probe_nr_irqs(void)
381{
382 int nr;
383
384 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
385 nr_irqs = NR_VECTORS * nr_cpu_ids;
386
387 nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
388#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
389 /*
390 * for MSI and HT dyn irq
391 */
392 if (gsi_top <= NR_IRQS_LEGACY)
393 nr += 8 * nr_cpu_ids;
394 else
395 nr += gsi_top * 16;
396#endif
397 if (nr < nr_irqs)
398 nr_irqs = nr;
399
Vitaly Kuznetsov8c058b02015-11-03 10:40:14 +0100400 /*
401 * We don't know if PIC is present at this point so we need to do
402 * probe() to get the right number of legacy IRQs.
403 */
404 return legacy_pic->probe();
Jiang Liu11d686e2014-10-27 16:12:05 +0800405}
406
Jiang Liu13315322015-04-13 14:11:56 +0800407#ifdef CONFIG_X86_IO_APIC
408static void init_legacy_irqs(void)
409{
410 int i, node = cpu_to_node(0);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800411 struct apic_chip_data *data;
Jiang Liu13315322015-04-13 14:11:56 +0800412
413 /*
414 * For legacy IRQ's, start with assigning irq0 to irq15 to
Ingo Molnar191a66352015-05-11 16:05:09 +0200415 * ISA_IRQ_VECTOR(i) for all cpu's.
Jiang Liu13315322015-04-13 14:11:56 +0800416 */
417 for (i = 0; i < nr_legacy_irqs(); i++) {
Jiang Liu7f3262e2015-04-14 10:30:03 +0800418 data = legacy_irq_data[i] = alloc_apic_chip_data(node);
419 BUG_ON(!data);
Ingo Molnar191a66352015-05-11 16:05:09 +0200420
421 data->cfg.vector = ISA_IRQ_VECTOR(i);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800422 cpumask_setall(data->domain);
423 irq_set_chip_data(i, data);
Jiang Liu13315322015-04-13 14:11:56 +0800424 }
425}
426#else
427static void init_legacy_irqs(void) { }
428#endif
429
Jiang Liu11d686e2014-10-27 16:12:05 +0800430int __init arch_early_irq_init(void)
431{
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200432 struct fwnode_handle *fn;
433
Jiang Liu13315322015-04-13 14:11:56 +0800434 init_legacy_irqs();
435
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200436 fn = irq_domain_alloc_named_fwnode("VECTOR");
437 BUG_ON(!fn);
438 x86_vector_domain = irq_domain_create_tree(fn, &x86_vector_domain_ops,
439 NULL);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800440 BUG_ON(x86_vector_domain == NULL);
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200441 irq_domain_free_fwnode(fn);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800442 irq_set_default_host(x86_vector_domain);
443
Jiang Liu52f518a2015-04-13 14:11:35 +0800444 arch_init_msi_domain(x86_vector_domain);
Jiang Liu49e07d82015-04-13 14:11:43 +0800445 arch_init_htirq_domain(x86_vector_domain);
Jiang Liu52f518a2015-04-13 14:11:35 +0800446
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800447 BUG_ON(!alloc_cpumask_var(&vector_cpumask, GFP_KERNEL));
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000448 BUG_ON(!alloc_cpumask_var(&vector_searchmask, GFP_KERNEL));
Jiang Liu8a580f72015-12-31 16:30:46 +0000449 BUG_ON(!alloc_cpumask_var(&searched_cpumask, GFP_KERNEL));
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800450
Jiang Liu11d686e2014-10-27 16:12:05 +0800451 return arch_early_ioapic_init();
452}
453
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000454/* Initialize vector_irq on a new cpu */
Jiang Liu74afab72014-10-27 16:12:00 +0800455static void __setup_vector_irq(int cpu)
456{
Jiang Liu7f3262e2015-04-14 10:30:03 +0800457 struct apic_chip_data *data;
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000458 struct irq_desc *desc;
459 int irq, vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800460
Jiang Liu74afab72014-10-27 16:12:00 +0800461 /* Mark the inuse vectors */
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000462 for_each_irq_desc(irq, desc) {
463 struct irq_data *idata = irq_desc_get_irq_data(desc);
Jiang Liu74afab72014-10-27 16:12:00 +0800464
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000465 data = apic_chip_data(idata);
466 if (!data || !cpumask_test_cpu(cpu, data->domain))
Jiang Liu74afab72014-10-27 16:12:00 +0800467 continue;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800468 vector = data->cfg.vector;
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000469 per_cpu(vector_irq, cpu)[vector] = desc;
Jiang Liu74afab72014-10-27 16:12:00 +0800470 }
471 /* Mark the free vectors */
472 for (vector = 0; vector < NR_VECTORS; ++vector) {
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000473 desc = per_cpu(vector_irq, cpu)[vector];
474 if (IS_ERR_OR_NULL(desc))
Jiang Liu74afab72014-10-27 16:12:00 +0800475 continue;
476
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000477 data = apic_chip_data(irq_desc_get_irq_data(desc));
Jiang Liu7f3262e2015-04-14 10:30:03 +0800478 if (!cpumask_test_cpu(cpu, data->domain))
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000479 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Jiang Liu74afab72014-10-27 16:12:00 +0800480 }
Jiang Liu74afab72014-10-27 16:12:00 +0800481}
482
483/*
Thomas Gleixner5a3f75e2015-07-05 17:12:32 +0000484 * Setup the vector to irq mappings. Must be called with vector_lock held.
Jiang Liu74afab72014-10-27 16:12:00 +0800485 */
486void setup_vector_irq(int cpu)
487{
488 int irq;
489
Thomas Gleixner5a3f75e2015-07-05 17:12:32 +0000490 lockdep_assert_held(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800491 /*
492 * On most of the platforms, legacy PIC delivers the interrupts on the
493 * boot cpu. But there are certain platforms where PIC interrupts are
494 * delivered to multiple cpu's. If the legacy IRQ is handled by the
495 * legacy PIC, for the new cpu that is coming online, setup the static
496 * legacy vector to irq mapping:
497 */
498 for (irq = 0; irq < nr_legacy_irqs(); irq++)
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000499 per_cpu(vector_irq, cpu)[ISA_IRQ_VECTOR(irq)] = irq_to_desc(irq);
Jiang Liu74afab72014-10-27 16:12:00 +0800500
501 __setup_vector_irq(cpu);
502}
503
Jiang Liu7f3262e2015-04-14 10:30:03 +0800504static int apic_retrigger_irq(struct irq_data *irq_data)
Jiang Liu74afab72014-10-27 16:12:00 +0800505{
Jiang Liu7f3262e2015-04-14 10:30:03 +0800506 struct apic_chip_data *data = apic_chip_data(irq_data);
Jiang Liu74afab72014-10-27 16:12:00 +0800507 unsigned long flags;
508 int cpu;
509
510 raw_spin_lock_irqsave(&vector_lock, flags);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800511 cpu = cpumask_first_and(data->domain, cpu_online_mask);
512 apic->send_IPI_mask(cpumask_of(cpu), data->cfg.vector);
Jiang Liu74afab72014-10-27 16:12:00 +0800513 raw_spin_unlock_irqrestore(&vector_lock, flags);
514
515 return 1;
516}
517
518void apic_ack_edge(struct irq_data *data)
519{
Jiang Liua9786092014-10-27 16:12:07 +0800520 irq_complete_move(irqd_cfg(data));
Jiang Liu74afab72014-10-27 16:12:00 +0800521 irq_move_irq(data);
522 ack_APIC_irq();
523}
524
Jiang Liu68f9f442015-04-14 10:30:01 +0800525static int apic_set_affinity(struct irq_data *irq_data,
526 const struct cpumask *dest, bool force)
Jiang Liub5dc8e62015-04-13 14:11:24 +0800527{
Jiang Liu7f3262e2015-04-14 10:30:03 +0800528 struct apic_chip_data *data = irq_data->chip_data;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800529 int err, irq = irq_data->irq;
530
Masahiro Yamada97f26452016-08-03 13:45:50 -0700531 if (!IS_ENABLED(CONFIG_SMP))
Jiang Liub5dc8e62015-04-13 14:11:24 +0800532 return -EPERM;
533
534 if (!cpumask_intersects(dest, cpu_online_mask))
535 return -EINVAL;
536
Jiang Liu7f3262e2015-04-14 10:30:03 +0800537 err = assign_irq_vector(irq, data, dest);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000538 return err ? err : IRQ_SET_MASK_OK;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800539}
540
541static struct irq_chip lapic_controller = {
Thomas Gleixner8947dfb2017-06-20 01:37:01 +0200542 .name = "APIC",
Jiang Liub5dc8e62015-04-13 14:11:24 +0800543 .irq_ack = apic_ack_edge,
Jiang Liu68f9f442015-04-14 10:30:01 +0800544 .irq_set_affinity = apic_set_affinity,
Jiang Liub5dc8e62015-04-13 14:11:24 +0800545 .irq_retrigger = apic_retrigger_irq,
546};
547
Jiang Liu74afab72014-10-27 16:12:00 +0800548#ifdef CONFIG_SMP
Jiang Liu7f3262e2015-04-14 10:30:03 +0800549static void __send_cleanup_vector(struct apic_chip_data *data)
Jiang Liu74afab72014-10-27 16:12:00 +0800550{
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000551 raw_spin_lock(&vector_lock);
Thomas Gleixner5da0c122015-12-31 16:30:52 +0000552 cpumask_and(data->old_domain, data->old_domain, cpu_online_mask);
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000553 data->move_in_progress = 0;
Thomas Gleixner5da0c122015-12-31 16:30:52 +0000554 if (!cpumask_empty(data->old_domain))
555 apic->send_IPI_mask(data->old_domain, IRQ_MOVE_CLEANUP_VECTOR);
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000556 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800557}
558
Jiang Liuc6c20022015-04-14 10:30:02 +0800559void send_cleanup_vector(struct irq_cfg *cfg)
560{
Jiang Liu7f3262e2015-04-14 10:30:03 +0800561 struct apic_chip_data *data;
562
563 data = container_of(cfg, struct apic_chip_data, cfg);
564 if (data->move_in_progress)
565 __send_cleanup_vector(data);
Jiang Liuc6c20022015-04-14 10:30:02 +0800566}
567
Daniel Bristot de Oliveirac4158ff2017-01-04 12:20:33 +0100568asmlinkage __visible void __irq_entry smp_irq_move_cleanup_interrupt(void)
Jiang Liu74afab72014-10-27 16:12:00 +0800569{
570 unsigned vector, me;
571
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200572 entering_ack_irq();
Jiang Liu74afab72014-10-27 16:12:00 +0800573
Thomas Gleixnerdf54c492015-08-02 20:38:23 +0000574 /* Prevent vectors vanishing under us */
575 raw_spin_lock(&vector_lock);
576
Jiang Liu74afab72014-10-27 16:12:00 +0800577 me = smp_processor_id();
578 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
Jiang Liu7f3262e2015-04-14 10:30:03 +0800579 struct apic_chip_data *data;
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000580 struct irq_desc *desc;
581 unsigned int irr;
Jiang Liu74afab72014-10-27 16:12:00 +0800582
Thomas Gleixnerdf54c492015-08-02 20:38:23 +0000583 retry:
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000584 desc = __this_cpu_read(vector_irq[vector]);
585 if (IS_ERR_OR_NULL(desc))
Jiang Liu74afab72014-10-27 16:12:00 +0800586 continue;
587
Thomas Gleixnerdf54c492015-08-02 20:38:23 +0000588 if (!raw_spin_trylock(&desc->lock)) {
589 raw_spin_unlock(&vector_lock);
590 cpu_relax();
591 raw_spin_lock(&vector_lock);
592 goto retry;
593 }
Jiang Liu74afab72014-10-27 16:12:00 +0800594
Thomas Gleixnera782a7e2015-08-02 20:38:27 +0000595 data = apic_chip_data(irq_desc_get_irq_data(desc));
Jiang Liu7f3262e2015-04-14 10:30:03 +0800596 if (!data)
Thomas Gleixnerdf54c492015-08-02 20:38:23 +0000597 goto unlock;
Jiang Liu74afab72014-10-27 16:12:00 +0800598
599 /*
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000600 * Nothing to cleanup if irq migration is in progress
601 * or this cpu is not set in the cleanup mask.
Jiang Liu74afab72014-10-27 16:12:00 +0800602 */
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000603 if (data->move_in_progress ||
604 !cpumask_test_cpu(me, data->old_domain))
Jiang Liu74afab72014-10-27 16:12:00 +0800605 goto unlock;
606
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000607 /*
608 * We have two cases to handle here:
609 * 1) vector is unchanged but the target mask got reduced
610 * 2) vector and the target mask has changed
611 *
612 * #1 is obvious, but in #2 we have two vectors with the same
613 * irq descriptor: the old and the new vector. So we need to
614 * make sure that we only cleanup the old vector. The new
615 * vector has the current @vector number in the config and
616 * this cpu is part of the target mask. We better leave that
617 * one alone.
618 */
Jiang Liu7f3262e2015-04-14 10:30:03 +0800619 if (vector == data->cfg.vector &&
620 cpumask_test_cpu(me, data->domain))
Jiang Liu74afab72014-10-27 16:12:00 +0800621 goto unlock;
622
623 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
624 /*
625 * Check if the vector that needs to be cleanedup is
626 * registered at the cpu's IRR. If so, then this is not
627 * the best time to clean it up. Lets clean it up in the
628 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
629 * to myself.
630 */
631 if (irr & (1 << (vector % 32))) {
632 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
633 goto unlock;
634 }
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000635 __this_cpu_write(vector_irq[vector], VECTOR_UNUSED);
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000636 cpumask_clear_cpu(me, data->old_domain);
Jiang Liu74afab72014-10-27 16:12:00 +0800637unlock:
638 raw_spin_unlock(&desc->lock);
639 }
640
Thomas Gleixnerdf54c492015-08-02 20:38:23 +0000641 raw_spin_unlock(&vector_lock);
642
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200643 exiting_irq();
Jiang Liu74afab72014-10-27 16:12:00 +0800644}
645
646static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
647{
648 unsigned me;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800649 struct apic_chip_data *data;
Jiang Liu74afab72014-10-27 16:12:00 +0800650
Jiang Liu7f3262e2015-04-14 10:30:03 +0800651 data = container_of(cfg, struct apic_chip_data, cfg);
652 if (likely(!data->move_in_progress))
Jiang Liu74afab72014-10-27 16:12:00 +0800653 return;
654
655 me = smp_processor_id();
Jiang Liu7f3262e2015-04-14 10:30:03 +0800656 if (vector == data->cfg.vector && cpumask_test_cpu(me, data->domain))
657 __send_cleanup_vector(data);
Jiang Liu74afab72014-10-27 16:12:00 +0800658}
659
660void irq_complete_move(struct irq_cfg *cfg)
661{
662 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
663}
664
Thomas Gleixner90a22822015-12-31 16:30:53 +0000665/*
Thomas Gleixner551adc62016-03-14 09:40:46 +0100666 * Called from fixup_irqs() with @desc->lock held and interrupts disabled.
Thomas Gleixner90a22822015-12-31 16:30:53 +0000667 */
668void irq_force_complete_move(struct irq_desc *desc)
Jiang Liu74afab72014-10-27 16:12:00 +0800669{
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300670 struct irq_data *irqdata;
671 struct apic_chip_data *data;
672 struct irq_cfg *cfg;
Thomas Gleixner551adc62016-03-14 09:40:46 +0100673 unsigned int cpu;
Jiang Liu74afab72014-10-27 16:12:00 +0800674
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300675 /*
676 * The function is called for all descriptors regardless of which
677 * irqdomain they belong to. For example if an IRQ is provided by
678 * an irq_chip as part of a GPIO driver, the chip data for that
679 * descriptor is specific to the irq_chip in question.
680 *
681 * Check first that the chip_data is what we expect
682 * (apic_chip_data) before touching it any further.
683 */
684 irqdata = irq_domain_get_irq_data(x86_vector_domain,
685 irq_desc_get_irq(desc));
686 if (!irqdata)
687 return;
688
689 data = apic_chip_data(irqdata);
690 cfg = data ? &data->cfg : NULL;
691
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000692 if (!cfg)
693 return;
694
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000695 /*
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000696 * This is tricky. If the cleanup of @data->old_domain has not been
697 * done yet, then the following setaffinity call will fail with
698 * -EBUSY. This can leave the interrupt in a stale state.
699 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100700 * All CPUs are stuck in stop machine with interrupts disabled so
701 * calling __irq_complete_move() would be completely pointless.
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000702 */
703 raw_spin_lock(&vector_lock);
Thomas Gleixner551adc62016-03-14 09:40:46 +0100704 /*
705 * Clean out all offline cpus (including the outgoing one) from the
706 * old_domain mask.
707 */
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000708 cpumask_and(data->old_domain, data->old_domain, cpu_online_mask);
Thomas Gleixner551adc62016-03-14 09:40:46 +0100709
710 /*
711 * If move_in_progress is cleared and the old_domain mask is empty,
712 * then there is nothing to cleanup. fixup_irqs() will take care of
713 * the stale vectors on the outgoing cpu.
714 */
715 if (!data->move_in_progress && cpumask_empty(data->old_domain)) {
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000716 raw_spin_unlock(&vector_lock);
Thomas Gleixner551adc62016-03-14 09:40:46 +0100717 return;
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000718 }
Thomas Gleixner551adc62016-03-14 09:40:46 +0100719
720 /*
721 * 1) The interrupt is in move_in_progress state. That means that we
722 * have not seen an interrupt since the io_apic was reprogrammed to
723 * the new vector.
724 *
725 * 2) The interrupt has fired on the new vector, but the cleanup IPIs
726 * have not been processed yet.
727 */
728 if (data->move_in_progress) {
729 /*
730 * In theory there is a race:
731 *
732 * set_ioapic(new_vector) <-- Interrupt is raised before update
733 * is effective, i.e. it's raised on
734 * the old vector.
735 *
736 * So if the target cpu cannot handle that interrupt before
737 * the old vector is cleaned up, we get a spurious interrupt
738 * and in the worst case the ioapic irq line becomes stale.
739 *
740 * But in case of cpu hotplug this should be a non issue
741 * because if the affinity update happens right before all
742 * cpus rendevouz in stop machine, there is no way that the
743 * interrupt can be blocked on the target cpu because all cpus
744 * loops first with interrupts enabled in stop machine, so the
745 * old vector is not yet cleaned up when the interrupt fires.
746 *
747 * So the only way to run into this issue is if the delivery
748 * of the interrupt on the apic/system bus would be delayed
749 * beyond the point where the target cpu disables interrupts
750 * in stop machine. I doubt that it can happen, but at least
751 * there is a theroretical chance. Virtualization might be
752 * able to expose this, but AFAICT the IOAPIC emulation is not
753 * as stupid as the real hardware.
754 *
755 * Anyway, there is nothing we can do about that at this point
756 * w/o refactoring the whole fixup_irq() business completely.
757 * We print at least the irq number and the old vector number,
758 * so we have the necessary information when a problem in that
759 * area arises.
760 */
761 pr_warn("IRQ fixup: irq %d move in progress, old vector %d\n",
762 irqdata->irq, cfg->old_vector);
763 }
764 /*
765 * If old_domain is not empty, then other cpus still have the irq
766 * descriptor set in their vector array. Clean it up.
767 */
768 for_each_cpu(cpu, data->old_domain)
769 per_cpu(vector_irq, cpu)[cfg->old_vector] = VECTOR_UNUSED;
770
771 /* Cleanup the left overs of the (half finished) move */
772 cpumask_clear(data->old_domain);
773 data->move_in_progress = 0;
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000774 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800775}
Jiang Liu74afab72014-10-27 16:12:00 +0800776#endif
777
Jiang Liu74afab72014-10-27 16:12:00 +0800778static void __init print_APIC_field(int base)
779{
780 int i;
781
782 printk(KERN_DEBUG);
783
784 for (i = 0; i < 8; i++)
785 pr_cont("%08x", apic_read(base + i*0x10));
786
787 pr_cont("\n");
788}
789
790static void __init print_local_APIC(void *dummy)
791{
792 unsigned int i, v, ver, maxlvt;
793 u64 icr;
794
Jiang Liu849d3562014-10-27 16:12:01 +0800795 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
796 smp_processor_id(), hard_smp_processor_id());
Jiang Liu74afab72014-10-27 16:12:00 +0800797 v = apic_read(APIC_ID);
Jiang Liu849d3562014-10-27 16:12:01 +0800798 pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
Jiang Liu74afab72014-10-27 16:12:00 +0800799 v = apic_read(APIC_LVR);
Jiang Liu849d3562014-10-27 16:12:01 +0800800 pr_info("... APIC VERSION: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800801 ver = GET_APIC_VERSION(v);
802 maxlvt = lapic_get_maxlvt();
803
804 v = apic_read(APIC_TASKPRI);
Jiang Liu849d3562014-10-27 16:12:01 +0800805 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +0800806
807 /* !82489DX */
808 if (APIC_INTEGRATED(ver)) {
809 if (!APIC_XAPIC(ver)) {
810 v = apic_read(APIC_ARBPRI);
Jiang Liu849d3562014-10-27 16:12:01 +0800811 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
812 v, v & APIC_ARBPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +0800813 }
814 v = apic_read(APIC_PROCPRI);
Jiang Liu849d3562014-10-27 16:12:01 +0800815 pr_debug("... APIC PROCPRI: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800816 }
817
818 /*
819 * Remote read supported only in the 82489DX and local APIC for
820 * Pentium processors.
821 */
822 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
823 v = apic_read(APIC_RRR);
Jiang Liu849d3562014-10-27 16:12:01 +0800824 pr_debug("... APIC RRR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800825 }
826
827 v = apic_read(APIC_LDR);
Jiang Liu849d3562014-10-27 16:12:01 +0800828 pr_debug("... APIC LDR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800829 if (!x2apic_enabled()) {
830 v = apic_read(APIC_DFR);
Jiang Liu849d3562014-10-27 16:12:01 +0800831 pr_debug("... APIC DFR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800832 }
833 v = apic_read(APIC_SPIV);
Jiang Liu849d3562014-10-27 16:12:01 +0800834 pr_debug("... APIC SPIV: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800835
Jiang Liu849d3562014-10-27 16:12:01 +0800836 pr_debug("... APIC ISR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +0800837 print_APIC_field(APIC_ISR);
Jiang Liu849d3562014-10-27 16:12:01 +0800838 pr_debug("... APIC TMR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +0800839 print_APIC_field(APIC_TMR);
Jiang Liu849d3562014-10-27 16:12:01 +0800840 pr_debug("... APIC IRR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +0800841 print_APIC_field(APIC_IRR);
842
843 /* !82489DX */
844 if (APIC_INTEGRATED(ver)) {
845 /* Due to the Pentium erratum 3AP. */
846 if (maxlvt > 3)
847 apic_write(APIC_ESR, 0);
848
849 v = apic_read(APIC_ESR);
Jiang Liu849d3562014-10-27 16:12:01 +0800850 pr_debug("... APIC ESR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800851 }
852
853 icr = apic_icr_read();
Jiang Liu849d3562014-10-27 16:12:01 +0800854 pr_debug("... APIC ICR: %08x\n", (u32)icr);
855 pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
Jiang Liu74afab72014-10-27 16:12:00 +0800856
857 v = apic_read(APIC_LVTT);
Jiang Liu849d3562014-10-27 16:12:01 +0800858 pr_debug("... APIC LVTT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800859
860 if (maxlvt > 3) {
861 /* PC is LVT#4. */
862 v = apic_read(APIC_LVTPC);
Jiang Liu849d3562014-10-27 16:12:01 +0800863 pr_debug("... APIC LVTPC: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800864 }
865 v = apic_read(APIC_LVT0);
Jiang Liu849d3562014-10-27 16:12:01 +0800866 pr_debug("... APIC LVT0: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800867 v = apic_read(APIC_LVT1);
Jiang Liu849d3562014-10-27 16:12:01 +0800868 pr_debug("... APIC LVT1: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800869
870 if (maxlvt > 2) {
871 /* ERR is LVT#3. */
872 v = apic_read(APIC_LVTERR);
Jiang Liu849d3562014-10-27 16:12:01 +0800873 pr_debug("... APIC LVTERR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800874 }
875
876 v = apic_read(APIC_TMICT);
Jiang Liu849d3562014-10-27 16:12:01 +0800877 pr_debug("... APIC TMICT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800878 v = apic_read(APIC_TMCCT);
Jiang Liu849d3562014-10-27 16:12:01 +0800879 pr_debug("... APIC TMCCT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800880 v = apic_read(APIC_TDCR);
Jiang Liu849d3562014-10-27 16:12:01 +0800881 pr_debug("... APIC TDCR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800882
883 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
884 v = apic_read(APIC_EFEAT);
885 maxlvt = (v >> 16) & 0xff;
Jiang Liu849d3562014-10-27 16:12:01 +0800886 pr_debug("... APIC EFEAT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800887 v = apic_read(APIC_ECTRL);
Jiang Liu849d3562014-10-27 16:12:01 +0800888 pr_debug("... APIC ECTRL: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800889 for (i = 0; i < maxlvt; i++) {
890 v = apic_read(APIC_EILVTn(i));
Jiang Liu849d3562014-10-27 16:12:01 +0800891 pr_debug("... APIC EILVT%d: %08x\n", i, v);
Jiang Liu74afab72014-10-27 16:12:00 +0800892 }
893 }
894 pr_cont("\n");
895}
896
897static void __init print_local_APICs(int maxcpu)
898{
899 int cpu;
900
901 if (!maxcpu)
902 return;
903
904 preempt_disable();
905 for_each_online_cpu(cpu) {
906 if (cpu >= maxcpu)
907 break;
908 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
909 }
910 preempt_enable();
911}
912
913static void __init print_PIC(void)
914{
915 unsigned int v;
916 unsigned long flags;
917
918 if (!nr_legacy_irqs())
919 return;
920
Jiang Liu849d3562014-10-27 16:12:01 +0800921 pr_debug("\nprinting PIC contents\n");
Jiang Liu74afab72014-10-27 16:12:00 +0800922
923 raw_spin_lock_irqsave(&i8259A_lock, flags);
924
925 v = inb(0xa1) << 8 | inb(0x21);
Jiang Liu849d3562014-10-27 16:12:01 +0800926 pr_debug("... PIC IMR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800927
928 v = inb(0xa0) << 8 | inb(0x20);
Jiang Liu849d3562014-10-27 16:12:01 +0800929 pr_debug("... PIC IRR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800930
931 outb(0x0b, 0xa0);
932 outb(0x0b, 0x20);
933 v = inb(0xa0) << 8 | inb(0x20);
934 outb(0x0a, 0xa0);
935 outb(0x0a, 0x20);
936
937 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
938
Jiang Liu849d3562014-10-27 16:12:01 +0800939 pr_debug("... PIC ISR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800940
941 v = inb(0x4d1) << 8 | inb(0x4d0);
Jiang Liu849d3562014-10-27 16:12:01 +0800942 pr_debug("... PIC ELCR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800943}
944
945static int show_lapic __initdata = 1;
946static __init int setup_show_lapic(char *arg)
947{
948 int num = -1;
949
950 if (strcmp(arg, "all") == 0) {
951 show_lapic = CONFIG_NR_CPUS;
952 } else {
953 get_option(&arg, &num);
954 if (num >= 0)
955 show_lapic = num;
956 }
957
958 return 1;
959}
960__setup("show_lapic=", setup_show_lapic);
961
962static int __init print_ICs(void)
963{
964 if (apic_verbosity == APIC_QUIET)
965 return 0;
966
967 print_PIC();
968
969 /* don't print out if apic is not there */
Borislav Petkov93984fb2016-04-04 22:25:00 +0200970 if (!boot_cpu_has(X86_FEATURE_APIC) && !apic_from_smp_config())
Jiang Liu74afab72014-10-27 16:12:00 +0800971 return 0;
972
973 print_local_APICs(show_lapic);
974 print_IO_APICs();
975
976 return 0;
977}
978
979late_initcall(print_ICs);