blob: a6336d86c9258702e2d5f93f461fbad267955c55 [file] [log] [blame]
hailfinger428f6852010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
hailfinger428f6852010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Edward O'Callaghana6673bd2019-06-24 15:22:28 +100023#include <stdint.h>
24
Souvik Ghoshd75cd672016-06-17 14:21:39 -070025#include "flash.h" /* for chipaddr and flashctx */
hailfingerfe7cd9e2011-11-04 21:35:26 +000026
hailfinger428f6852010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
uwe6764e922010-09-03 18:21:21 +000039#endif
hailfinger428f6852010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
uwe6764e922010-09-03 18:21:21 +000042#endif
hailfinger428f6852010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
hailfinger428f6852010-07-27 22:41:39 +000055#if CONFIG_FT2232_SPI == 1
56 PROGRAMMER_FT2232_SPI,
57#endif
58#if CONFIG_SERPROG == 1
59 PROGRAMMER_SERPROG,
60#endif
61#if CONFIG_BUSPIRATE_SPI == 1
62 PROGRAMMER_BUSPIRATE_SPI,
63#endif
Anton Staafb2647882014-09-17 15:13:43 -070064#if CONFIG_RAIDEN_DEBUG_SPI == 1
65 PROGRAMMER_RAIDEN_DEBUG_SPI,
66#endif
hailfinger428f6852010-07-27 22:41:39 +000067#if CONFIG_DEDIPROG == 1
68 PROGRAMMER_DEDIPROG,
69#endif
70#if CONFIG_RAYER_SPI == 1
71 PROGRAMMER_RAYER_SPI,
72#endif
hailfinger7949b652011-05-08 00:24:18 +000073#if CONFIG_NICINTEL == 1
74 PROGRAMMER_NICINTEL,
75#endif
uwe6764e922010-09-03 18:21:21 +000076#if CONFIG_NICINTEL_SPI == 1
77 PROGRAMMER_NICINTEL_SPI,
78#endif
hailfingerfb1f31f2010-12-03 14:48:11 +000079#if CONFIG_OGP_SPI == 1
80 PROGRAMMER_OGP_SPI,
81#endif
hailfinger935365d2011-02-04 21:37:59 +000082#if CONFIG_SATAMV == 1
83 PROGRAMMER_SATAMV,
84#endif
David Hendrickscebee892015-05-23 20:30:30 -070085#if CONFIG_LINUX_MTD == 1
86 PROGRAMMER_LINUX_MTD,
87#endif
uwe7df6dda2011-09-03 18:37:52 +000088#if CONFIG_LINUX_SPI == 1
89 PROGRAMMER_LINUX_SPI,
90#endif
hailfinger428f6852010-07-27 22:41:39 +000091 PROGRAMMER_INVALID /* This must always be the last entry. */
92};
93
David Hendricksba0827a2013-05-03 20:25:40 -070094enum alias_type {
95 ALIAS_NONE = 0, /* no alias (default) */
96 ALIAS_EC, /* embedded controller */
97 ALIAS_HOST, /* chipset / PCH / SoC / etc. */
98};
99
100struct programmer_alias {
101 const char *name;
102 enum alias_type type;
103};
104
105extern struct programmer_alias *alias;
106extern struct programmer_alias aliases[];
107
Vadim Bendebury066143d2018-07-16 18:20:33 -0700108/*
109 * This function returns 'true' if current flashrom invocation is programming
110 * the EC.
111 */
112static inline int programming_ec(void) {
113 return alias && (alias->type == ALIAS_EC);
114}
115
hailfinger428f6852010-07-27 22:41:39 +0000116struct programmer_entry {
117 const char *vendor;
118 const char *name;
119
David Hendricksac1d25c2016-08-09 17:00:58 -0700120 int (*init) (void);
hailfinger428f6852010-07-27 22:41:39 +0000121
Patrick Georgi4befc162017-02-03 18:32:01 +0100122 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000123 void (*unmap_flash_region) (void *virt_addr, size_t len);
124
hailfinger428f6852010-07-27 22:41:39 +0000125 void (*delay) (int usecs);
David Hendricks55cdd9c2015-11-25 14:37:26 -0800126
127 /*
128 * If set, use extra precautions such as erasing with small block sizes
129 * and verifying more rigorously. This will incur a performance penalty
130 * but is good for programming the ROM in-system on a live machine.
131 */
132 int paranoid;
hailfinger428f6852010-07-27 22:41:39 +0000133};
134
135extern const struct programmer_entry programmer_table[];
136
David Hendricksac1d25c2016-08-09 17:00:58 -0700137int programmer_init(enum programmer prog, char *param);
David Hendricks93784b42016-08-09 17:00:38 -0700138int programmer_shutdown(void);
hailfinger428f6852010-07-27 22:41:39 +0000139
140enum bitbang_spi_master_type {
141 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
142#if CONFIG_RAYER_SPI == 1
143 BITBANG_SPI_MASTER_RAYER,
144#endif
uwe6764e922010-09-03 18:21:21 +0000145#if CONFIG_NICINTEL_SPI == 1
146 BITBANG_SPI_MASTER_NICINTEL,
147#endif
hailfinger52384c92010-07-28 15:08:35 +0000148#if CONFIG_INTERNAL == 1
149#if defined(__i386__) || defined(__x86_64__)
150 BITBANG_SPI_MASTER_MCP,
151#endif
152#endif
hailfingerfb1f31f2010-12-03 14:48:11 +0000153#if CONFIG_OGP_SPI == 1
154 BITBANG_SPI_MASTER_OGP,
155#endif
hailfinger428f6852010-07-27 22:41:39 +0000156};
157
158struct bitbang_spi_master {
159 enum bitbang_spi_master_type type;
160
161 /* Note that CS# is active low, so val=0 means the chip is active. */
162 void (*set_cs) (int val);
163 void (*set_sck) (int val);
164 void (*set_mosi) (int val);
165 int (*get_miso) (void);
hailfinger12cba9a2010-09-15 00:17:37 +0000166 void (*request_bus) (void);
167 void (*release_bus) (void);
Patrick Georgie081d5d2017-03-22 21:18:18 +0100168
169 /* Length of half a clock period in usecs. */
170 unsigned int half_period;
hailfinger428f6852010-07-27 22:41:39 +0000171};
172
173#if CONFIG_INTERNAL == 1
174struct penable {
175 uint16_t vendor_id;
176 uint16_t device_id;
stefanct6d836ba2011-05-26 01:35:19 +0000177 int status; /* OK=0 and NT=1 are defines only. Beware! */
hailfinger428f6852010-07-27 22:41:39 +0000178 const char *vendor_name;
179 const char *device_name;
180 int (*doit) (struct pci_dev *dev, const char *name);
181};
182
183extern const struct penable chipset_enables[];
184
hailfingere52e9f82011-05-05 07:12:40 +0000185enum board_match_phase {
186 P1,
187 P2,
188 P3
189};
190
hailfinger4640bdb2011-08-31 16:19:50 +0000191struct board_match {
hailfinger428f6852010-07-27 22:41:39 +0000192 /* Any device, but make it sensible, like the ISA bridge. */
193 uint16_t first_vendor;
194 uint16_t first_device;
195 uint16_t first_card_vendor;
196 uint16_t first_card_device;
197
198 /* Any device, but make it sensible, like
199 * the host bridge. May be NULL.
200 */
201 uint16_t second_vendor;
202 uint16_t second_device;
203 uint16_t second_card_vendor;
204 uint16_t second_card_device;
205
stefanct6d836ba2011-05-26 01:35:19 +0000206 /* Pattern to match DMI entries. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000207 const char *dmi_pattern;
208
stefanct6d836ba2011-05-26 01:35:19 +0000209 /* The vendor / part name from the coreboot table. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000210 const char *lb_vendor;
211 const char *lb_part;
212
hailfingere52e9f82011-05-05 07:12:40 +0000213 enum board_match_phase phase;
214
hailfinger428f6852010-07-27 22:41:39 +0000215 const char *vendor_name;
216 const char *board_name;
217
218 int max_rom_decode_parallel;
219 int status;
stefanct6d836ba2011-05-26 01:35:19 +0000220 int (*enable) (void); /* May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000221};
222
hailfinger4640bdb2011-08-31 16:19:50 +0000223extern const struct board_match board_matches[];
hailfinger428f6852010-07-27 22:41:39 +0000224
225struct board_info {
226 const char *vendor;
227 const char *name;
228 const int working;
229#ifdef CONFIG_PRINT_WIKI
230 const char *url;
231 const char *note;
232#endif
233};
234
235extern const struct board_info boards_known[];
236extern const struct board_info laptops_known[];
237#endif
238
239/* udelay.c */
240void myusec_delay(int usecs);
241void myusec_calibrate_delay(void);
242void internal_delay(int usecs);
243
244#if NEED_PCI == 1
245/* pcidev.c */
hailfinger428f6852010-07-27 22:41:39 +0000246extern struct pci_access *pacc;
Patrick Georgi8ae16572017-03-09 15:59:25 +0100247struct dev_entry {
hailfinger428f6852010-07-27 22:41:39 +0000248 uint16_t vendor_id;
249 uint16_t device_id;
250 int status;
251 const char *vendor_name;
252 const char *device_name;
253};
Edward O'Callaghan80aedd02019-08-02 22:36:56 +1000254int pci_init_common(void);
Patrick Georgif776a442017-03-28 21:34:33 +0200255uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100256uintptr_t pcidev_validate(struct pci_dev *dev, int bar, const struct dev_entry *devs);
Patrick Georgi7c30fa92017-03-28 22:47:12 +0200257struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
hailfingerf31cbdc2010-11-10 15:25:18 +0000258/* rpci_write_* are reversible writes. The original PCI config space register
259 * contents will be restored on shutdown.
260 */
mkarcher08a24552010-12-26 23:55:19 +0000261int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
262int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
263int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
hailfinger428f6852010-07-27 22:41:39 +0000264#endif
265
266/* print.c */
hailfinger7949b652011-05-08 00:24:18 +0000267#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT+CONFIG_NICINTEL+CONFIG_NICINTEL_SPI+CONFIG_OGP_SPI+CONFIG_SATAMV >= 1
Patrick Georgi8ae16572017-03-09 15:59:25 +0100268void print_supported_pcidevs(const struct dev_entry *devs);
hailfinger428f6852010-07-27 22:41:39 +0000269#endif
270
hailfingere20dc562011-06-09 20:06:34 +0000271#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000272/* board_enable.c */
273void w836xx_ext_enter(uint16_t port);
274void w836xx_ext_leave(uint16_t port);
275int it8705f_write_enable(uint8_t port);
276uint8_t sio_read(uint16_t port, uint8_t reg);
277void sio_write(uint16_t port, uint8_t reg, uint8_t data);
278void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
hailfingere52e9f82011-05-05 07:12:40 +0000279void board_handle_before_superio(void);
280void board_handle_before_laptop(void);
hailfinger428f6852010-07-27 22:41:39 +0000281int board_flash_enable(const char *vendor, const char *part);
282
283/* chipset_enable.c */
284int chipset_flash_enable(void);
Louis Yung-Chieh Lo6b8f0462011-01-06 12:49:46 +0800285int get_target_bus_from_chipset(enum chipbustype *target_bus);
hailfinger428f6852010-07-27 22:41:39 +0000286
287/* processor_enable.c */
288int processor_flash_enable(void);
hailfingere52e9f82011-05-05 07:12:40 +0000289#endif
hailfinger428f6852010-07-27 22:41:39 +0000290
291/* physmap.c */
Patrick Georgi4befc162017-02-03 18:32:01 +0100292void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Patrick Georgi220f4b52017-03-21 16:55:04 +0100293void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Edward O'Callaghan64a4db22019-05-30 03:13:07 -0400294void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000295void physunmap(void *virt_addr, size_t len);
Edward O'Callaghanb2878982019-05-30 03:44:32 -0400296void physunmap_unaligned(void *virt_addr, size_t len);
hailfingere20dc562011-06-09 20:06:34 +0000297#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000298int setup_cpu_msr(int cpu);
299void cleanup_cpu_msr(void);
300
301/* cbtable.c */
Edward O'Callaghan481cce82019-05-31 15:03:50 +1000302int cb_parse_table(const char **vendor, const char **model);
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -0700303void lb_vendor_dev_from_string(const char *boardstring);
hailfinger428f6852010-07-27 22:41:39 +0000304extern int partvendor_from_cbtable;
305
306/* dmi.c */
307extern int has_dmi_support;
308void dmi_init(void);
309int dmi_match(const char *pattern);
310
311/* internal.c */
hailfinger428f6852010-07-27 22:41:39 +0000312struct superio {
313 uint16_t vendor;
314 uint16_t port;
315 uint16_t model;
316};
hailfinger94e090c2011-04-27 14:34:08 +0000317extern struct superio superios[];
318extern int superio_count;
hailfinger428f6852010-07-27 22:41:39 +0000319#define SUPERIO_VENDOR_NONE 0x0
320#define SUPERIO_VENDOR_ITE 0x1
hailfingere20dc562011-06-09 20:06:34 +0000321#endif
322#if NEED_PCI == 1
hailfinger428f6852010-07-27 22:41:39 +0000323struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
uwe922946a2011-07-13 11:22:03 +0000324struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
hailfinger428f6852010-07-27 22:41:39 +0000325struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
326struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
327 uint16_t card_vendor, uint16_t card_device);
328#endif
Patrick Georgi2a2d67f2017-03-09 10:15:39 +0100329int rget_io_perms(void);
hailfinger428f6852010-07-27 22:41:39 +0000330#if CONFIG_INTERNAL == 1
331extern int is_laptop;
hailfingere52e9f82011-05-05 07:12:40 +0000332extern int laptop_ok;
hailfinger428f6852010-07-27 22:41:39 +0000333extern int force_boardenable;
334extern int force_boardmismatch;
335void probe_superio(void);
hailfinger94e090c2011-04-27 14:34:08 +0000336int register_superio(struct superio s);
hailfinger76bb7e92011-11-09 23:40:00 +0000337extern enum chipbustype internal_buses_supported;
David Hendricksac1d25c2016-08-09 17:00:58 -0700338int internal_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000339#endif
340
341/* hwaccess.c */
342void mmio_writeb(uint8_t val, void *addr);
343void mmio_writew(uint16_t val, void *addr);
344void mmio_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000345uint8_t mmio_readb(const void *addr);
346uint16_t mmio_readw(const void *addr);
347uint32_t mmio_readl(const void *addr);
348void mmio_readn(const void *addr, uint8_t *buf, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000349void mmio_le_writeb(uint8_t val, void *addr);
350void mmio_le_writew(uint16_t val, void *addr);
351void mmio_le_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000352uint8_t mmio_le_readb(const void *addr);
353uint16_t mmio_le_readw(const void *addr);
354uint32_t mmio_le_readl(const void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000355#define pci_mmio_writeb mmio_le_writeb
356#define pci_mmio_writew mmio_le_writew
357#define pci_mmio_writel mmio_le_writel
358#define pci_mmio_readb mmio_le_readb
359#define pci_mmio_readw mmio_le_readw
360#define pci_mmio_readl mmio_le_readl
hailfinger1e2e3442011-05-03 21:49:41 +0000361void rmmio_writeb(uint8_t val, void *addr);
362void rmmio_writew(uint16_t val, void *addr);
363void rmmio_writel(uint32_t val, void *addr);
364void rmmio_le_writeb(uint8_t val, void *addr);
365void rmmio_le_writew(uint16_t val, void *addr);
366void rmmio_le_writel(uint32_t val, void *addr);
367#define pci_rmmio_writeb rmmio_le_writeb
368#define pci_rmmio_writew rmmio_le_writew
369#define pci_rmmio_writel rmmio_le_writel
370void rmmio_valb(void *addr);
371void rmmio_valw(void *addr);
372void rmmio_vall(void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000373
hailfinger428f6852010-07-27 22:41:39 +0000374/* dummyflasher.c */
375#if CONFIG_DUMMY == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700376int dummy_init(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100377void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000378void dummy_unmap(void *virt_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000379#endif
380
381/* nic3com.c */
382#if CONFIG_NIC3COM == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700383int nic3com_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100384extern const struct dev_entry nics_3com[];
hailfinger428f6852010-07-27 22:41:39 +0000385#endif
386
387/* gfxnvidia.c */
388#if CONFIG_GFXNVIDIA == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700389int gfxnvidia_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100390extern const struct dev_entry gfx_nvidia[];
hailfinger428f6852010-07-27 22:41:39 +0000391#endif
392
393/* drkaiser.c */
394#if CONFIG_DRKAISER == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700395int drkaiser_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100396extern const struct dev_entry drkaiser_pcidev[];
hailfinger428f6852010-07-27 22:41:39 +0000397#endif
398
399/* nicrealtek.c */
400#if CONFIG_NICREALTEK == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700401int nicrealtek_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100402extern const struct dev_entry nics_realtek[];
hailfinger428f6852010-07-27 22:41:39 +0000403#endif
404
405/* nicnatsemi.c */
406#if CONFIG_NICNATSEMI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700407int nicnatsemi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100408extern const struct dev_entry nics_natsemi[];
hailfinger428f6852010-07-27 22:41:39 +0000409#endif
410
hailfinger7949b652011-05-08 00:24:18 +0000411/* nicintel.c */
412#if CONFIG_NICINTEL == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700413int nicintel_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100414extern const struct dev_entry nics_intel[];
hailfinger7949b652011-05-08 00:24:18 +0000415#endif
416
uwe6764e922010-09-03 18:21:21 +0000417/* nicintel_spi.c */
418#if CONFIG_NICINTEL_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700419int nicintel_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100420extern const struct dev_entry nics_intel_spi[];
uwe6764e922010-09-03 18:21:21 +0000421#endif
422
hailfingerfb1f31f2010-12-03 14:48:11 +0000423/* ogp_spi.c */
424#if CONFIG_OGP_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700425int ogp_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100426extern const struct dev_entry ogp_spi[];
hailfingerfb1f31f2010-12-03 14:48:11 +0000427#endif
428
hailfinger935365d2011-02-04 21:37:59 +0000429/* satamv.c */
430#if CONFIG_SATAMV == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700431int satamv_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100432extern const struct dev_entry satas_mv[];
hailfinger935365d2011-02-04 21:37:59 +0000433#endif
434
hailfinger428f6852010-07-27 22:41:39 +0000435/* satasii.c */
436#if CONFIG_SATASII == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700437int satasii_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100438extern const struct dev_entry satas_sii[];
hailfinger428f6852010-07-27 22:41:39 +0000439#endif
440
441/* atahpt.c */
442#if CONFIG_ATAHPT == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700443int atahpt_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100444extern const struct dev_entry ata_hpt[];
hailfinger428f6852010-07-27 22:41:39 +0000445#endif
446
447/* ft2232_spi.c */
hailfinger888410e2010-07-29 15:54:53 +0000448#if CONFIG_FT2232_SPI == 1
449struct usbdev_status {
uwee15beb92010-08-08 17:01:18 +0000450 uint16_t vendor_id;
451 uint16_t device_id;
452 int status;
453 const char *vendor_name;
454 const char *device_name;
hailfinger888410e2010-07-29 15:54:53 +0000455};
David Hendricksac1d25c2016-08-09 17:00:58 -0700456int ft2232_spi_init(void);
hailfinger888410e2010-07-29 15:54:53 +0000457extern const struct usbdev_status devs_ft2232spi[];
458void print_supported_usbdevs(const struct usbdev_status *devs);
459#endif
hailfinger428f6852010-07-27 22:41:39 +0000460
461/* rayer_spi.c */
462#if CONFIG_RAYER_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700463int rayer_spi_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000464#endif
465
466/* bitbang_spi.c */
Craig Hesling65eb8812019-08-01 09:33:56 -0700467int register_spi_bitbang_master(const struct bitbang_spi_master *master);
David Hendricksac1d25c2016-08-09 17:00:58 -0700468int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
hailfinger428f6852010-07-27 22:41:39 +0000469
470/* buspirate_spi.c */
hailfingere20dc562011-06-09 20:06:34 +0000471#if CONFIG_BUSPIRATE_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700472int buspirate_spi_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000473#endif
hailfinger428f6852010-07-27 22:41:39 +0000474
Anton Staafb2647882014-09-17 15:13:43 -0700475/* raiden_debug_spi.c */
476#if CONFIG_RAIDEN_DEBUG_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700477int raiden_debug_spi_init(void);
Anton Staafb2647882014-09-17 15:13:43 -0700478#endif
479
David Hendricks7e449602013-05-17 19:21:36 -0700480/* linux_i2c.c */
481#if CONFIG_LINUX_I2C == 1
David Hendricks93784b42016-08-09 17:00:38 -0700482int linux_i2c_shutdown(void *data);
David Hendricksac1d25c2016-08-09 17:00:58 -0700483int linux_i2c_init(void);
David Hendricks7e449602013-05-17 19:21:36 -0700484int linux_i2c_open(int bus, int addr, int force);
485void linux_i2c_close(void);
486int linux_i2c_xfer(int bus, int addr, const void *inbuf,
487 int insize, const void *outbuf, int outsize);
488#endif
489
David Hendrickscebee892015-05-23 20:30:30 -0700490/* linux_mtd.c */
491#if CONFIG_LINUX_MTD == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700492int linux_mtd_init(void);
David Hendrickscebee892015-05-23 20:30:30 -0700493#endif
494
uwe7df6dda2011-09-03 18:37:52 +0000495/* linux_spi.c */
496#if CONFIG_LINUX_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700497int linux_spi_init(void);
uwe7df6dda2011-09-03 18:37:52 +0000498#endif
499
hailfinger428f6852010-07-27 22:41:39 +0000500/* dediprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000501#if CONFIG_DEDIPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700502int dediprog_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000503#endif
hailfinger428f6852010-07-27 22:41:39 +0000504
505/* flashrom.c */
506struct decode_sizes {
507 uint32_t parallel;
508 uint32_t lpc;
509 uint32_t fwh;
510 uint32_t spi;
511};
512extern struct decode_sizes max_rom_decode;
513extern int programmer_may_write;
514extern unsigned long flashbase;
hailfinger428f6852010-07-27 22:41:39 +0000515int check_max_decode(enum chipbustype buses, uint32_t size);
stefanct52700282011-06-26 17:38:17 +0000516char *extract_programmer_param(const char *param_name);
hailfinger428f6852010-07-27 22:41:39 +0000517
518/* layout.c */
519int show_id(uint8_t *bios, int size, int force);
520
521/* spi.c */
522enum spi_controller {
523 SPI_CONTROLLER_NONE,
524#if CONFIG_INTERNAL == 1
525#if defined(__i386__) || defined(__x86_64__)
526 SPI_CONTROLLER_ICH7,
527 SPI_CONTROLLER_ICH9,
David Hendricks07af3a42011-07-11 22:13:02 -0700528 SPI_CONTROLLER_ICH_HWSEQ,
hailfinger2b46a862011-02-28 23:58:15 +0000529 SPI_CONTROLLER_IT85XX,
hailfinger428f6852010-07-27 22:41:39 +0000530 SPI_CONTROLLER_IT87XX,
David Hendricks46d32e32011-01-19 16:01:52 -0800531 SPI_CONTROLLER_MEC1308,
hailfinger428f6852010-07-27 22:41:39 +0000532 SPI_CONTROLLER_SB600,
ivy_jian8e0c4e52017-08-23 09:17:56 +0800533 SPI_CONTROLLER_YANGTZE,
hailfinger428f6852010-07-27 22:41:39 +0000534 SPI_CONTROLLER_VIA,
535 SPI_CONTROLLER_WBSIO,
David Hendricksc801adb2010-12-09 16:58:56 -0800536 SPI_CONTROLLER_WPCE775X,
Rong Changaaa1acf2012-06-21 19:21:18 +0800537 SPI_CONTROLLER_ENE,
David Hendricks82fd8ae2010-08-04 14:34:54 -0700538#endif
Louis Yung-Chieh Lobc351d02011-03-31 13:09:21 +0800539#if defined(__arm__)
540 SPI_CONTROLLER_TEGRA2,
hailfinger428f6852010-07-27 22:41:39 +0000541#endif
542#endif
543#if CONFIG_FT2232_SPI == 1
544 SPI_CONTROLLER_FT2232,
545#endif
546#if CONFIG_DUMMY == 1
547 SPI_CONTROLLER_DUMMY,
548#endif
549#if CONFIG_BUSPIRATE_SPI == 1
550 SPI_CONTROLLER_BUSPIRATE,
551#endif
Anton Staafb2647882014-09-17 15:13:43 -0700552#if CONFIG_RAIDEN_DEBUG_SPI == 1
553 SPI_CONTROLLER_RAIDEN_DEBUG,
554#endif
hailfinger428f6852010-07-27 22:41:39 +0000555#if CONFIG_DEDIPROG == 1
556 SPI_CONTROLLER_DEDIPROG,
557#endif
William A. Kennington III852ebf72017-04-05 12:16:06 -0700558#if CONFIG_BITBANG_SPI == 1
mkarcherd264e9e2011-05-11 17:07:07 +0000559 SPI_CONTROLLER_BITBANG,
hailfinger428f6852010-07-27 22:41:39 +0000560#endif
uwe7df6dda2011-09-03 18:37:52 +0000561#if CONFIG_LINUX_SPI == 1
562 SPI_CONTROLLER_LINUX,
563#endif
stefanct69965b62011-09-15 23:38:14 +0000564#if CONFIG_SERPROG == 1
565 SPI_CONTROLLER_SERPROG,
566#endif
hailfinger428f6852010-07-27 22:41:39 +0000567};
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100568extern const int spi_master_count;
mkarcher8fb57592011-05-11 17:07:02 +0000569
570#define MAX_DATA_UNSPECIFIED 0
571#define MAX_DATA_READ_UNLIMITED 64 * 1024
572#define MAX_DATA_WRITE_UNLIMITED 256
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000573
574#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
575
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100576struct spi_master {
mkarcherd264e9e2011-05-11 17:07:07 +0000577 enum spi_controller type;
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000578 uint32_t features;
stefanctc5eb8a92011-11-23 09:13:48 +0000579 unsigned int max_data_read;
580 unsigned int max_data_write;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700581 int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000582 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700583 int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds);
hailfinger428f6852010-07-27 22:41:39 +0000584
Patrick Georgie39d6442017-03-22 21:23:35 +0100585 /* Optimized functions for this master */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700586 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100587 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
hailfinger428f6852010-07-27 22:41:39 +0000588};
589
Craig Hesling65eb8812019-08-01 09:33:56 -0700590extern const struct spi_master *spi_master;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700591int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000592 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700593int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
594int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100595int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Craig Hesling65eb8812019-08-01 09:33:56 -0700596void register_spi_master(const struct spi_master *programmer);
hailfinger428f6852010-07-27 22:41:39 +0000597
598/* ichspi.c */
stefanctc035c192011-11-06 23:51:09 +0000599enum ich_chipset {
600 CHIPSET_ICH_UNKNOWN,
601 CHIPSET_ICH7 = 7,
602 CHIPSET_ICH8,
603 CHIPSET_ICH9,
604 CHIPSET_ICH10,
605 CHIPSET_5_SERIES_IBEX_PEAK,
606 CHIPSET_6_SERIES_COUGAR_POINT,
Duncan Laurie32e60552013-02-28 09:42:07 -0800607 CHIPSET_7_SERIES_PANTHER_POINT,
608 CHIPSET_8_SERIES_LYNX_POINT,
609 CHIPSET_8_SERIES_LYNX_POINT_LP,
Duncan Laurie9bd2af82014-05-12 10:17:38 -0700610 CHIPSET_9_SERIES_WILDCAT_POINT,
Ramya Vijaykumara9a64f92015-04-15 15:26:22 +0530611 CHIPSET_100_SERIES_SUNRISE_POINT,
Duncan Lauried59ec692013-11-25 09:40:56 -0800612 CHIPSET_BAYTRAIL,
Furquan Shaikh44088752016-07-11 22:48:08 -0700613 CHIPSET_APL,
stefanctc035c192011-11-06 23:51:09 +0000614};
615
Stefan Tauner34f6f5a2016-08-03 11:20:38 -0700616#if CONFIG_INTERNAL == 1
Vadim Bendebury622128c2018-06-21 15:50:28 -0700617
618/*
619 * This global variable is used to communicate the type of ICH found on the
620 * device. When running on non-intel platforms default value of
621 * CHIPSET_ICH_UNKNOWN is used.
622*/
Vadim Bendebury066143d2018-07-16 18:20:33 -0700623extern enum ich_chipset ich_generation;
624
625/*
626 * This global variable is set to indicate that the invoked flash programming
627 * command should not be executed, but just verified for validity.
628 *
629 * This is useful when one needs to determine if a certain flash erase command
630 * supported by the chip is allowed by the Intel controller on the device.
631 */
632extern int ich_dry_run;
hailfinger428f6852010-07-27 22:41:39 +0000633extern uint32_t ichspi_bbar;
634int ich_init_spi(struct pci_dev *dev, uint32_t base, void *rcrb,
stefanctc035c192011-11-06 23:51:09 +0000635 enum ich_chipset ich_generation);
hailfinger428f6852010-07-27 22:41:39 +0000636int via_init_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000637
Rong Changaaa1acf2012-06-21 19:21:18 +0800638/* ene_lpc.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700639int ene_probe_spi_flash(const char *name);
ivy_jian8e0c4e52017-08-23 09:17:56 +0800640/* amd_imc.c */
641int amd_imc_shutdown(struct pci_dev *dev);
Rong Changaaa1acf2012-06-21 19:21:18 +0800642
hailfinger2b46a862011-02-28 23:58:15 +0000643/* it85spi.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700644int it85xx_spi_init(struct superio s);
645int it8518_spi_init(struct superio s);
hailfinger2b46a862011-02-28 23:58:15 +0000646
hailfinger428f6852010-07-27 22:41:39 +0000647/* it87spi.c */
648void enter_conf_mode_ite(uint16_t port);
649void exit_conf_mode_ite(uint16_t port);
hailfinger94e090c2011-04-27 14:34:08 +0000650void probe_superio_ite(void);
David Hendricksac1d25c2016-08-09 17:00:58 -0700651int init_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000652
hailfingere20dc562011-06-09 20:06:34 +0000653/* mcp6x_spi.c */
654int mcp6x_spi_init(int want_spi);
655
David Hendricks46d32e32011-01-19 16:01:52 -0800656/* mec1308.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700657int mec1308_probe_spi_flash(const char *name);
David Hendricks46d32e32011-01-19 16:01:52 -0800658
hailfinger428f6852010-07-27 22:41:39 +0000659/* sb600spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000660int sb600_probe_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000661
662/* wbsio_spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000663int wbsio_check_for_spi(void);
hailfinger428f6852010-07-27 22:41:39 +0000664#endif
665
hailfingerfe7cd9e2011-11-04 21:35:26 +0000666/* opaque.c */
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000667struct opaque_master {
hailfingerfe7cd9e2011-11-04 21:35:26 +0000668 int max_data_read;
669 int max_data_write;
670 /* Specific functions for this programmer */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700671 int (*probe) (struct flashctx *flash);
672 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100673 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700674 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
675 uint8_t (*read_status) (const struct flashctx *flash);
676 int (*write_status) (const struct flashctx *flash, int status);
Duncan Laurie25a4ca22019-04-25 12:08:52 -0700677 int (*check_access) (const struct flashctx *flash, unsigned int start, unsigned int len, int read);
David Hendricks5d481e12012-05-24 14:14:14 -0700678 const void *data;
hailfingerfe7cd9e2011-11-04 21:35:26 +0000679};
Craig Hesling65eb8812019-08-01 09:33:56 -0700680extern struct opaque_master *opaque_master;
681void register_opaque_master(struct opaque_master *pgm);
hailfingerfe7cd9e2011-11-04 21:35:26 +0000682
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700683/* programmer.c */
684int noop_shutdown(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100685void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700686void fallback_unmap(void *virt_addr, size_t len);
David Hendricksac1d25c2016-08-09 17:00:58 -0700687uint8_t noop_chip_readb(const struct flashctx *flash, const chipaddr addr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700688void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
689void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
690void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
691void fallback_chip_writen(const struct flashctx *flash, uint8_t *buf, chipaddr addr, size_t len);
692uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
693uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
694void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Patrick Georgi0a9533a2017-02-03 19:28:38 +0100695struct par_master {
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700696 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
697 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
698 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
699 void (*chip_writen) (const struct flashctx *flash, uint8_t *buf, chipaddr addr, size_t len);
700 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
701 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
702 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
703 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000704 const void *data;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700705};
Craig Hesling65eb8812019-08-01 09:33:56 -0700706extern const struct par_master *par_master;
707void register_par_master(const struct par_master *pgm, const enum chipbustype buses);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000708struct registered_master {
709 enum chipbustype buses_supported;
710 union {
711 struct par_master par;
712 struct spi_master spi;
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000713 struct opaque_master opaque;
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000714 };
715};
716extern struct registered_master registered_masters[];
717extern int registered_master_count;
718int register_master(const struct registered_master *mst);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700719
hailfinger428f6852010-07-27 22:41:39 +0000720/* serprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000721#if CONFIG_SERPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700722int serprog_init(void);
stefanctd9ac2212011-10-22 21:45:27 +0000723void serprog_delay(int usecs);
hailfingere20dc562011-06-09 20:06:34 +0000724#endif
hailfinger428f6852010-07-27 22:41:39 +0000725
726/* serial.c */
727#if _WIN32
728typedef HANDLE fdtype;
729#else
730typedef int fdtype;
731#endif
732
David Hendricksc801adb2010-12-09 16:58:56 -0800733/* wpce775x.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700734int wpce775x_probe_spi_flash(const char *name);
David Hendricksc801adb2010-12-09 16:58:56 -0800735
David Hendricksb907de32014-08-11 16:47:09 -0700736/* cros_ec.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700737int cros_ec_probe_i2c(const char *name);
Simon Glasscd597032013-05-23 17:18:44 -0700738
739/**
740 * Probe the Google Chrome OS EC device
741 *
742 * @return 0 if found correct, non-zero if not found or error
743 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700744int cros_ec_probe_dev(void);
Simon Glasscd597032013-05-23 17:18:44 -0700745
David Hendricksac1d25c2016-08-09 17:00:58 -0700746int cros_ec_probe_lpc(const char *name);
747int cros_ec_need_2nd_pass(void);
748int cros_ec_finish(void);
749int cros_ec_prepare(uint8_t *image, int size);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800750
hailfinger428f6852010-07-27 22:41:39 +0000751void sp_flush_incoming(void);
752fdtype sp_openserport(char *dev, unsigned int baud);
753void __attribute__((noreturn)) sp_die(char *msg);
754extern fdtype sp_fd;
dhendrix0ffc2eb2011-06-14 01:35:36 +0000755/* expose serialport_shutdown as it's currently used by buspirate */
756int serialport_shutdown(void *data);
hailfinger428f6852010-07-27 22:41:39 +0000757int serialport_write(unsigned char *buf, unsigned int writecnt);
758int serialport_read(unsigned char *buf, unsigned int readcnt);
759
Edward O'Callaghana88395f2019-02-27 18:44:04 +1100760/* usbdev.c */
761struct libusb_device_handle;
762struct libusb_context;
763struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
764 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
765struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
766 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
767
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000768/* spi_master feature checks */
769static inline bool spi_master_4ba(const struct flashctx *const flash)
770{
771 return flash->mst->buses_supported & BUS_SPI &&
772 flash->mst->spi.features & SPI_MASTER_4BA;
773}
774
hailfinger428f6852010-07-27 22:41:39 +0000775#endif /* !__PROGRAMMER_H__ */