blob: 17b8fc355ba0c60d673593b4f638998979c7113e [file] [log] [blame]
hailfinger428f6852010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
hailfinger428f6852010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Edward O'Callaghana6673bd2019-06-24 15:22:28 +100023#include <stdint.h>
24
Souvik Ghoshd75cd672016-06-17 14:21:39 -070025#include "flash.h" /* for chipaddr and flashctx */
hailfingerfe7cd9e2011-11-04 21:35:26 +000026
hailfinger428f6852010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
Sam McNally477270a2020-11-09 16:45:48 +110034#if CONFIG_MEC1308 == 1
35 PROGRAMMER_MEC1308,
36#endif
hailfinger428f6852010-07-27 22:41:39 +000037#if CONFIG_NIC3COM == 1
38 PROGRAMMER_NIC3COM,
39#endif
40#if CONFIG_NICREALTEK == 1
41 PROGRAMMER_NICREALTEK,
uwe6764e922010-09-03 18:21:21 +000042#endif
hailfinger428f6852010-07-27 22:41:39 +000043#if CONFIG_NICNATSEMI == 1
44 PROGRAMMER_NICNATSEMI,
uwe6764e922010-09-03 18:21:21 +000045#endif
hailfinger428f6852010-07-27 22:41:39 +000046#if CONFIG_GFXNVIDIA == 1
47 PROGRAMMER_GFXNVIDIA,
48#endif
Edward O'Callaghan5dd6ea62020-10-08 10:56:17 +110049#if CONFIG_RAIDEN_DEBUG_SPI == 1
50 PROGRAMMER_RAIDEN_DEBUG_SPI,
51#endif
hailfinger428f6852010-07-27 22:41:39 +000052#if CONFIG_DRKAISER == 1
53 PROGRAMMER_DRKAISER,
54#endif
55#if CONFIG_SATASII == 1
56 PROGRAMMER_SATASII,
57#endif
58#if CONFIG_ATAHPT == 1
59 PROGRAMMER_ATAHPT,
60#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +100061#if CONFIG_ATAVIA == 1
62 PROGRAMMER_ATAVIA,
63#endif
64#if CONFIG_ATAPROMISE == 1
65 PROGRAMMER_ATAPROMISE,
66#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +100067#if CONFIG_IT8212 == 1
68 PROGRAMMER_IT8212,
69#endif
hailfinger428f6852010-07-27 22:41:39 +000070#if CONFIG_FT2232_SPI == 1
71 PROGRAMMER_FT2232_SPI,
72#endif
73#if CONFIG_SERPROG == 1
74 PROGRAMMER_SERPROG,
75#endif
76#if CONFIG_BUSPIRATE_SPI == 1
77 PROGRAMMER_BUSPIRATE_SPI,
78#endif
79#if CONFIG_DEDIPROG == 1
80 PROGRAMMER_DEDIPROG,
81#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +100082#if CONFIG_DEVELOPERBOX_SPI == 1
83 PROGRAMMER_DEVELOPERBOX_SPI,
84#endif
Sam McNally477270a2020-11-09 16:45:48 +110085#if CONFIG_ENE_LPC == 1
86 PROGRAMMER_ENE_LPC,
87#endif
hailfinger428f6852010-07-27 22:41:39 +000088#if CONFIG_RAYER_SPI == 1
89 PROGRAMMER_RAYER_SPI,
90#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +100091#if CONFIG_PONY_SPI == 1
92 PROGRAMMER_PONY_SPI,
93#endif
hailfinger7949b652011-05-08 00:24:18 +000094#if CONFIG_NICINTEL == 1
95 PROGRAMMER_NICINTEL,
96#endif
uwe6764e922010-09-03 18:21:21 +000097#if CONFIG_NICINTEL_SPI == 1
98 PROGRAMMER_NICINTEL_SPI,
99#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000100#if CONFIG_NICINTEL_EEPROM == 1
101 PROGRAMMER_NICINTEL_EEPROM,
102#endif
hailfingerfb1f31f2010-12-03 14:48:11 +0000103#if CONFIG_OGP_SPI == 1
104 PROGRAMMER_OGP_SPI,
105#endif
hailfinger935365d2011-02-04 21:37:59 +0000106#if CONFIG_SATAMV == 1
107 PROGRAMMER_SATAMV,
108#endif
David Hendrickscebee892015-05-23 20:30:30 -0700109#if CONFIG_LINUX_MTD == 1
110 PROGRAMMER_LINUX_MTD,
111#endif
uwe7df6dda2011-09-03 18:37:52 +0000112#if CONFIG_LINUX_SPI == 1
113 PROGRAMMER_LINUX_SPI,
114#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000115#if CONFIG_USBBLASTER_SPI == 1
116 PROGRAMMER_USBBLASTER_SPI,
117#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000118#if CONFIG_MSTARDDC_SPI == 1
119 PROGRAMMER_MSTARDDC_SPI,
120#endif
121#if CONFIG_PICKIT2_SPI == 1
122 PROGRAMMER_PICKIT2_SPI,
123#endif
124#if CONFIG_CH341A_SPI == 1
125 PROGRAMMER_CH341A_SPI,
126#endif
127#if CONFIG_DIGILENT_SPI == 1
128 PROGRAMMER_DIGILENT_SPI,
129#endif
130#if CONFIG_JLINK_SPI == 1
131 PROGRAMMER_JLINK_SPI,
132#endif
133#if CONFIG_NI845X_SPI == 1
134 PROGRAMMER_NI845X_SPI,
135#endif
136#if CONFIG_STLINKV3_SPI == 1
137 PROGRAMMER_STLINKV3_SPI,
138#endif
Shiyu Sun9dde7162020-04-16 17:32:55 +1000139#if CONFIG_LSPCON_I2C_SPI == 1
140 PROGRAMMER_LSPCON_I2C_SPI,
141#endif
Edward O'Callaghan97dd9262020-03-26 00:00:41 +1100142#if CONFIG_REALTEK_MST_I2C_SPI == 1
143 PROGRAMMER_REALTEK_MST_I2C_SPI,
144#endif
Edward O'Callaghand8f72232020-09-30 14:21:42 +1000145#if CONFIG_GOOGLE_EC == 1
146 PROGRAMMER_GOOGLE_EC,
147#endif
Edward O'Callaghanda29ca82020-10-20 00:49:47 +1100148#if CONFIG_CROS_ALIAS == 1
149 PROGRAMMER_GOOGLE_EC_ALIAS,
Edward O'Callaghan5b16a082020-10-20 16:30:16 +1100150 PROGRAMMER_GOOGLE_HOST_ALIAS,
Edward O'Callaghanda29ca82020-10-20 00:49:47 +1100151#endif
hailfinger428f6852010-07-27 22:41:39 +0000152 PROGRAMMER_INVALID /* This must always be the last entry. */
153};
154
Vadim Bendebury066143d2018-07-16 18:20:33 -0700155/*
156 * This function returns 'true' if current flashrom invocation is programming
157 * the EC.
158 */
Edward O'Callaghanda29ca82020-10-20 00:49:47 +1100159int programming_ec(void);
Vadim Bendebury066143d2018-07-16 18:20:33 -0700160
Edward O'Callaghan0949b782019-11-10 23:23:20 +1100161enum programmer_type {
162 PCI = 1, /* to detect uninitialized values */
163 USB,
164 OTHER,
165};
166
167struct dev_entry {
168 uint16_t vendor_id;
169 uint16_t device_id;
170 const enum test_state status;
171 const char *vendor_name;
172 const char *device_name;
173};
174
hailfinger428f6852010-07-27 22:41:39 +0000175struct programmer_entry {
hailfinger428f6852010-07-27 22:41:39 +0000176 const char *name;
Edward O'Callaghan0949b782019-11-10 23:23:20 +1100177 const enum programmer_type type;
178 union {
179 const struct dev_entry *const dev;
180 const char *const note;
181 } devs;
hailfinger428f6852010-07-27 22:41:39 +0000182
David Hendricksac1d25c2016-08-09 17:00:58 -0700183 int (*init) (void);
hailfinger428f6852010-07-27 22:41:39 +0000184
Patrick Georgi4befc162017-02-03 18:32:01 +0100185 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000186 void (*unmap_flash_region) (void *virt_addr, size_t len);
187
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000188 void (*delay) (unsigned int usecs);
David Hendricks55cdd9c2015-11-25 14:37:26 -0800189
190 /*
191 * If set, use extra precautions such as erasing with small block sizes
192 * and verifying more rigorously. This will incur a performance penalty
193 * but is good for programming the ROM in-system on a live machine.
194 */
195 int paranoid;
hailfinger428f6852010-07-27 22:41:39 +0000196};
197
198extern const struct programmer_entry programmer_table[];
199
Edward O'Callaghanb2257cc2020-07-25 22:19:47 +1000200int programmer_init(enum programmer prog, const char *param);
David Hendricks93784b42016-08-09 17:00:38 -0700201int programmer_shutdown(void);
hailfinger428f6852010-07-27 22:41:39 +0000202
hailfinger428f6852010-07-27 22:41:39 +0000203struct bitbang_spi_master {
hailfinger428f6852010-07-27 22:41:39 +0000204 /* Note that CS# is active low, so val=0 means the chip is active. */
205 void (*set_cs) (int val);
206 void (*set_sck) (int val);
207 void (*set_mosi) (int val);
208 int (*get_miso) (void);
hailfinger12cba9a2010-09-15 00:17:37 +0000209 void (*request_bus) (void);
210 void (*release_bus) (void);
Edward O'Callaghanc66827e2020-10-09 12:22:04 +1100211 /* optional functions to optimize xfers */
212 void (*set_sck_set_mosi) (int sck, int mosi);
213 int (*set_sck_get_miso) (int sck);
Patrick Georgie081d5d2017-03-22 21:18:18 +0100214 /* Length of half a clock period in usecs. */
215 unsigned int half_period;
hailfinger428f6852010-07-27 22:41:39 +0000216};
217
Edward O'Callaghan63e1dbf2020-10-03 00:50:45 +1000218#if NEED_PCI == 1
Mayur Panchalf4796862019-08-05 15:46:12 +1000219struct pci_dev;
Edward O'Callaghan63e1dbf2020-10-03 00:50:45 +1000220
221/* pcidev.c */
222// FIXME: This needs to be local, not global(?)
223extern struct pci_access *pacc;
224int pci_init_common(void);
225uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
226struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
227/* rpci_write_* are reversible writes. The original PCI config space register
228 * contents will be restored on shutdown.
229 * To clone the pci_dev instances internally, the `pacc` global
230 * variable has to reference a pci_access method that is compatible
231 * with the given pci_dev handle. The referenced pci_access (not
232 * the variable) has to stay valid until the shutdown handlers are
233 * finished.
234 */
235int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
236int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
237int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
238#endif
239
240#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000241struct penable {
242 uint16_t vendor_id;
243 uint16_t device_id;
Edward O'Callaghan01c39672020-05-27 19:13:26 +1000244 enum chipbustype buses;
Edward O'Callaghanf1353332020-11-30 12:26:36 +1100245 const enum test_state status;
hailfinger428f6852010-07-27 22:41:39 +0000246 const char *vendor_name;
247 const char *device_name;
248 int (*doit) (struct pci_dev *dev, const char *name);
249};
250
251extern const struct penable chipset_enables[];
252
hailfingere52e9f82011-05-05 07:12:40 +0000253enum board_match_phase {
254 P1,
255 P2,
256 P3
257};
258
hailfinger4640bdb2011-08-31 16:19:50 +0000259struct board_match {
hailfinger428f6852010-07-27 22:41:39 +0000260 /* Any device, but make it sensible, like the ISA bridge. */
261 uint16_t first_vendor;
262 uint16_t first_device;
263 uint16_t first_card_vendor;
264 uint16_t first_card_device;
265
266 /* Any device, but make it sensible, like
267 * the host bridge. May be NULL.
268 */
269 uint16_t second_vendor;
270 uint16_t second_device;
271 uint16_t second_card_vendor;
272 uint16_t second_card_device;
273
stefanct6d836ba2011-05-26 01:35:19 +0000274 /* Pattern to match DMI entries. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000275 const char *dmi_pattern;
276
stefanct6d836ba2011-05-26 01:35:19 +0000277 /* The vendor / part name from the coreboot table. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000278 const char *lb_vendor;
279 const char *lb_part;
280
hailfingere52e9f82011-05-05 07:12:40 +0000281 enum board_match_phase phase;
282
hailfinger428f6852010-07-27 22:41:39 +0000283 const char *vendor_name;
284 const char *board_name;
285
286 int max_rom_decode_parallel;
Edward O'Callaghanf1353332020-11-30 12:26:36 +1100287 const enum test_state status;
stefanct6d836ba2011-05-26 01:35:19 +0000288 int (*enable) (void); /* May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000289};
290
hailfinger4640bdb2011-08-31 16:19:50 +0000291extern const struct board_match board_matches[];
hailfinger428f6852010-07-27 22:41:39 +0000292
293struct board_info {
294 const char *vendor;
295 const char *name;
Edward O'Callaghanf1353332020-11-30 12:26:36 +1100296 const enum test_state working;
hailfinger428f6852010-07-27 22:41:39 +0000297#ifdef CONFIG_PRINT_WIKI
298 const char *url;
299 const char *note;
300#endif
301};
302
303extern const struct board_info boards_known[];
304extern const struct board_info laptops_known[];
305#endif
306
307/* udelay.c */
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000308void myusec_delay(unsigned int usecs);
hailfinger428f6852010-07-27 22:41:39 +0000309void myusec_calibrate_delay(void);
Nikolai Artemievc40dd0e2020-07-15 15:57:55 +1000310void internal_sleep(unsigned int usecs);
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000311void internal_delay(unsigned int usecs);
Nikolai Artemievdf53e852020-08-28 15:57:00 +1000312void internal_sleep(unsigned int usecs);
hailfinger428f6852010-07-27 22:41:39 +0000313
hailfingere20dc562011-06-09 20:06:34 +0000314#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000315/* board_enable.c */
Edward O'Callaghan4c0e7dc2020-10-09 23:31:22 +1100316int selfcheck_board_enables(void);
Edward O'Callaghanf85623c2020-10-09 23:24:19 +1100317int board_parse_parameter(const char *boardstring, char **vendor, char **model);
hailfinger428f6852010-07-27 22:41:39 +0000318void w836xx_ext_enter(uint16_t port);
319void w836xx_ext_leave(uint16_t port);
Edward O'Callaghan55881222020-10-10 12:58:56 +1100320void probe_superio_winbond(void);
hailfinger428f6852010-07-27 22:41:39 +0000321int it8705f_write_enable(uint8_t port);
322uint8_t sio_read(uint16_t port, uint8_t reg);
323void sio_write(uint16_t port, uint8_t reg, uint8_t data);
324void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
hailfingere52e9f82011-05-05 07:12:40 +0000325void board_handle_before_superio(void);
326void board_handle_before_laptop(void);
Edward O'Callaghan27ff3282020-10-10 12:52:52 +1100327int board_flash_enable(const char *vendor, const char *model, const char *cb_vendor, const char *cb_model);
hailfinger428f6852010-07-27 22:41:39 +0000328
329/* chipset_enable.c */
330int chipset_flash_enable(void);
331
332/* processor_enable.c */
333int processor_flash_enable(void);
hailfingere52e9f82011-05-05 07:12:40 +0000334#endif
hailfinger428f6852010-07-27 22:41:39 +0000335
336/* physmap.c */
Patrick Georgi4befc162017-02-03 18:32:01 +0100337void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Patrick Georgi220f4b52017-03-21 16:55:04 +0100338void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Edward O'Callaghan64a4db22019-05-30 03:13:07 -0400339void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Edward O'Callaghan0822bc22019-10-29 14:26:30 +1100340void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000341void physunmap(void *virt_addr, size_t len);
Edward O'Callaghanb2878982019-05-30 03:44:32 -0400342void physunmap_unaligned(void *virt_addr, size_t len);
hailfingere20dc562011-06-09 20:06:34 +0000343#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000344int setup_cpu_msr(int cpu);
345void cleanup_cpu_msr(void);
346
347/* cbtable.c */
Edward O'Callaghan481cce82019-05-31 15:03:50 +1000348int cb_parse_table(const char **vendor, const char **model);
Edward O'Callaghan0d105752020-09-18 12:15:41 +1000349int cb_check_image(const uint8_t *bios, unsigned int size);
hailfinger428f6852010-07-27 22:41:39 +0000350
351/* dmi.c */
Edward O'Callaghane38b4dd2020-11-30 12:27:52 +1100352#if defined(__i386__) || defined(__x86_64__)
hailfinger428f6852010-07-27 22:41:39 +0000353extern int has_dmi_support;
354void dmi_init(void);
355int dmi_match(const char *pattern);
Edward O'Callaghane38b4dd2020-11-30 12:27:52 +1100356#endif // defined(__i386__) || defined(__x86_64__)
hailfinger428f6852010-07-27 22:41:39 +0000357
358/* internal.c */
hailfinger428f6852010-07-27 22:41:39 +0000359struct superio {
360 uint16_t vendor;
361 uint16_t port;
362 uint16_t model;
363};
hailfinger94e090c2011-04-27 14:34:08 +0000364extern struct superio superios[];
365extern int superio_count;
hailfinger428f6852010-07-27 22:41:39 +0000366#define SUPERIO_VENDOR_NONE 0x0
367#define SUPERIO_VENDOR_ITE 0x1
Edward O'Callaghan55881222020-10-10 12:58:56 +1100368#define SUPERIO_VENDOR_WINBOND 0x2
hailfingere20dc562011-06-09 20:06:34 +0000369#endif
370#if NEED_PCI == 1
Mayur Panchalf4796862019-08-05 15:46:12 +1000371struct pci_filter;
uwe922946a2011-07-13 11:22:03 +0000372struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
hailfinger428f6852010-07-27 22:41:39 +0000373struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
374struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
375 uint16_t card_vendor, uint16_t card_device);
376#endif
Patrick Georgi2a2d67f2017-03-09 10:15:39 +0100377int rget_io_perms(void);
hailfinger428f6852010-07-27 22:41:39 +0000378#if CONFIG_INTERNAL == 1
379extern int is_laptop;
hailfingere52e9f82011-05-05 07:12:40 +0000380extern int laptop_ok;
hailfinger428f6852010-07-27 22:41:39 +0000381extern int force_boardenable;
382extern int force_boardmismatch;
383void probe_superio(void);
hailfinger94e090c2011-04-27 14:34:08 +0000384int register_superio(struct superio s);
hailfinger76bb7e92011-11-09 23:40:00 +0000385extern enum chipbustype internal_buses_supported;
David Hendricksac1d25c2016-08-09 17:00:58 -0700386int internal_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000387#endif
388
389/* hwaccess.c */
390void mmio_writeb(uint8_t val, void *addr);
391void mmio_writew(uint16_t val, void *addr);
392void mmio_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000393uint8_t mmio_readb(const void *addr);
394uint16_t mmio_readw(const void *addr);
395uint32_t mmio_readl(const void *addr);
396void mmio_readn(const void *addr, uint8_t *buf, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000397void mmio_le_writeb(uint8_t val, void *addr);
398void mmio_le_writew(uint16_t val, void *addr);
399void mmio_le_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000400uint8_t mmio_le_readb(const void *addr);
401uint16_t mmio_le_readw(const void *addr);
402uint32_t mmio_le_readl(const void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000403#define pci_mmio_writeb mmio_le_writeb
404#define pci_mmio_writew mmio_le_writew
405#define pci_mmio_writel mmio_le_writel
406#define pci_mmio_readb mmio_le_readb
407#define pci_mmio_readw mmio_le_readw
408#define pci_mmio_readl mmio_le_readl
hailfinger1e2e3442011-05-03 21:49:41 +0000409void rmmio_writeb(uint8_t val, void *addr);
410void rmmio_writew(uint16_t val, void *addr);
411void rmmio_writel(uint32_t val, void *addr);
412void rmmio_le_writeb(uint8_t val, void *addr);
413void rmmio_le_writew(uint16_t val, void *addr);
414void rmmio_le_writel(uint32_t val, void *addr);
415#define pci_rmmio_writeb rmmio_le_writeb
416#define pci_rmmio_writew rmmio_le_writew
417#define pci_rmmio_writel rmmio_le_writel
418void rmmio_valb(void *addr);
419void rmmio_valw(void *addr);
420void rmmio_vall(void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000421
hailfinger428f6852010-07-27 22:41:39 +0000422/* dummyflasher.c */
423#if CONFIG_DUMMY == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700424int dummy_init(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100425void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000426void dummy_unmap(void *virt_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000427#endif
428
429/* nic3com.c */
430#if CONFIG_NIC3COM == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700431int nic3com_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100432extern const struct dev_entry nics_3com[];
hailfinger428f6852010-07-27 22:41:39 +0000433#endif
434
435/* gfxnvidia.c */
436#if CONFIG_GFXNVIDIA == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700437int gfxnvidia_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100438extern const struct dev_entry gfx_nvidia[];
hailfinger428f6852010-07-27 22:41:39 +0000439#endif
440
Edward O'Callaghan5dd6ea62020-10-08 10:56:17 +1100441/* raiden_debug_spi.c */
442#if CONFIG_RAIDEN_DEBUG_SPI == 1
443int raiden_debug_spi_init(void);
444extern const struct dev_entry devs_raiden[];
445#endif
446
hailfinger428f6852010-07-27 22:41:39 +0000447/* drkaiser.c */
448#if CONFIG_DRKAISER == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700449int drkaiser_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100450extern const struct dev_entry drkaiser_pcidev[];
hailfinger428f6852010-07-27 22:41:39 +0000451#endif
452
453/* nicrealtek.c */
454#if CONFIG_NICREALTEK == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700455int nicrealtek_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100456extern const struct dev_entry nics_realtek[];
hailfinger428f6852010-07-27 22:41:39 +0000457#endif
458
459/* nicnatsemi.c */
460#if CONFIG_NICNATSEMI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700461int nicnatsemi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100462extern const struct dev_entry nics_natsemi[];
hailfinger428f6852010-07-27 22:41:39 +0000463#endif
464
hailfinger7949b652011-05-08 00:24:18 +0000465/* nicintel.c */
466#if CONFIG_NICINTEL == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700467int nicintel_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100468extern const struct dev_entry nics_intel[];
hailfinger7949b652011-05-08 00:24:18 +0000469#endif
470
uwe6764e922010-09-03 18:21:21 +0000471/* nicintel_spi.c */
472#if CONFIG_NICINTEL_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700473int nicintel_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100474extern const struct dev_entry nics_intel_spi[];
uwe6764e922010-09-03 18:21:21 +0000475#endif
476
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000477/* nicintel_eeprom.c */
478#if CONFIG_NICINTEL_EEPROM == 1
479int nicintel_ee_init(void);
480extern const struct dev_entry nics_intel_ee[];
481#endif
482
hailfingerfb1f31f2010-12-03 14:48:11 +0000483/* ogp_spi.c */
484#if CONFIG_OGP_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700485int ogp_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100486extern const struct dev_entry ogp_spi[];
hailfingerfb1f31f2010-12-03 14:48:11 +0000487#endif
488
hailfinger935365d2011-02-04 21:37:59 +0000489/* satamv.c */
490#if CONFIG_SATAMV == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700491int satamv_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100492extern const struct dev_entry satas_mv[];
hailfinger935365d2011-02-04 21:37:59 +0000493#endif
494
hailfinger428f6852010-07-27 22:41:39 +0000495/* satasii.c */
496#if CONFIG_SATASII == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700497int satasii_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100498extern const struct dev_entry satas_sii[];
hailfinger428f6852010-07-27 22:41:39 +0000499#endif
500
501/* atahpt.c */
502#if CONFIG_ATAHPT == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700503int atahpt_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100504extern const struct dev_entry ata_hpt[];
hailfinger428f6852010-07-27 22:41:39 +0000505#endif
506
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000507/* atavia.c */
508#if CONFIG_ATAVIA == 1
509int atavia_init(void);
510void *atavia_map(const char *descr, uintptr_t phys_addr, size_t len);
511extern const struct dev_entry ata_via[];
512#endif
513
514/* atapromise.c */
515#if CONFIG_ATAPROMISE == 1
516int atapromise_init(void);
517void *atapromise_map(const char *descr, uintptr_t phys_addr, size_t len);
518extern const struct dev_entry ata_promise[];
519#endif
520
521/* it8212.c */
522#if CONFIG_IT8212 == 1
523int it8212_init(void);
524extern const struct dev_entry devs_it8212[];
525#endif
526
hailfinger428f6852010-07-27 22:41:39 +0000527/* ft2232_spi.c */
hailfinger888410e2010-07-29 15:54:53 +0000528#if CONFIG_FT2232_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700529int ft2232_spi_init(void);
Nikolai Artemievc347a852020-04-29 12:17:08 +1000530extern const struct dev_entry devs_ft2232spi[];
hailfinger888410e2010-07-29 15:54:53 +0000531#endif
hailfinger428f6852010-07-27 22:41:39 +0000532
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000533/* usbblaster_spi.c */
534#if CONFIG_USBBLASTER_SPI == 1
535int usbblaster_spi_init(void);
536extern const struct dev_entry devs_usbblasterspi[];
537#endif
538
539/* mstarddc_spi.c */
540#if CONFIG_MSTARDDC_SPI == 1
541int mstarddc_spi_init(void);
542#endif
543
544/* pickit2_spi.c */
545#if CONFIG_PICKIT2_SPI == 1
546int pickit2_spi_init(void);
547extern const struct dev_entry devs_pickit2_spi[];
548#endif
549
550/* stlinkv3_spi.c */
551#if CONFIG_STLINKV3_SPI == 1
552int stlinkv3_spi_init(void);
553extern const struct dev_entry devs_stlinkv3_spi[];
554#endif
555
hailfinger428f6852010-07-27 22:41:39 +0000556/* rayer_spi.c */
557#if CONFIG_RAYER_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700558int rayer_spi_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000559#endif
560
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000561/* pony_spi.c */
562#if CONFIG_PONY_SPI == 1
563int pony_spi_init(void);
564#endif
565
hailfinger428f6852010-07-27 22:41:39 +0000566/* bitbang_spi.c */
Craig Hesling65eb8812019-08-01 09:33:56 -0700567int register_spi_bitbang_master(const struct bitbang_spi_master *master);
David Hendricksac1d25c2016-08-09 17:00:58 -0700568int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
hailfinger428f6852010-07-27 22:41:39 +0000569
570/* buspirate_spi.c */
hailfingere20dc562011-06-09 20:06:34 +0000571#if CONFIG_BUSPIRATE_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700572int buspirate_spi_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000573#endif
hailfinger428f6852010-07-27 22:41:39 +0000574
David Hendrickscebee892015-05-23 20:30:30 -0700575/* linux_mtd.c */
576#if CONFIG_LINUX_MTD == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700577int linux_mtd_init(void);
David Hendrickscebee892015-05-23 20:30:30 -0700578#endif
579
uwe7df6dda2011-09-03 18:37:52 +0000580/* linux_spi.c */
581#if CONFIG_LINUX_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700582int linux_spi_init(void);
uwe7df6dda2011-09-03 18:37:52 +0000583#endif
584
hailfinger428f6852010-07-27 22:41:39 +0000585/* dediprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000586#if CONFIG_DEDIPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700587int dediprog_init(void);
Edward O'Callaghanac1678b2020-07-27 15:55:45 +1000588extern const struct dev_entry devs_dediprog[];
hailfingere20dc562011-06-09 20:06:34 +0000589#endif
hailfinger428f6852010-07-27 22:41:39 +0000590
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000591/* developerbox_spi.c */
592#if CONFIG_DEVELOPERBOX_SPI == 1
593int developerbox_spi_init(void);
594extern const struct dev_entry devs_developerbox_spi[];
595#endif
596
597/* ch341a_spi.c */
598#if CONFIG_CH341A_SPI == 1
599int ch341a_spi_init(void);
600void ch341a_spi_delay(unsigned int usecs);
601extern const struct dev_entry devs_ch341a_spi[];
602#endif
603
604/* digilent_spi.c */
605#if CONFIG_DIGILENT_SPI == 1
606int digilent_spi_init(void);
607extern const struct dev_entry devs_digilent_spi[];
608#endif
609
610/* ene_lpc.c */
611#if CONFIG_ENE_LPC == 1
612int ene_lpc_init(void);
613#endif
614
615/* jlink_spi.c */
616#if CONFIG_JLINK_SPI == 1
617int jlink_spi_init(void);
618#endif
619
620/* ni845x_spi.c */
621#if CONFIG_NI845X_SPI == 1
622int ni845x_spi_init(void);
623#endif
624
hailfinger428f6852010-07-27 22:41:39 +0000625/* flashrom.c */
626struct decode_sizes {
627 uint32_t parallel;
628 uint32_t lpc;
629 uint32_t fwh;
630 uint32_t spi;
631};
Edward O'Callaghan929b6382020-05-15 12:47:24 +1000632// FIXME: These need to be local, not global
hailfinger428f6852010-07-27 22:41:39 +0000633extern struct decode_sizes max_rom_decode;
634extern int programmer_may_write;
635extern unsigned long flashbase;
Edward O'Callaghanc66827e2020-10-09 12:22:04 +1100636unsigned int count_max_decode_exceedings(const struct flashctx *flash);
stefanct52700282011-06-26 17:38:17 +0000637char *extract_programmer_param(const char *param_name);
hailfinger428f6852010-07-27 22:41:39 +0000638
hailfinger428f6852010-07-27 22:41:39 +0000639/* spi.c */
mkarcher8fb57592011-05-11 17:07:02 +0000640#define MAX_DATA_UNSPECIFIED 0
641#define MAX_DATA_READ_UNLIMITED 64 * 1024
642#define MAX_DATA_WRITE_UNLIMITED 256
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000643
644#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Edward O'Callaghandaf990f2019-11-11 14:57:13 +1100645#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
646 register, 4BA mode switch) don't work */
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000647
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100648struct spi_master {
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000649 uint32_t features;
Edward O'Callaghanc66827e2020-10-09 12:22:04 +1100650 unsigned int max_data_read; // (Ideally,) maximum data read size in one go (excluding opcode+address).
651 unsigned int max_data_write; // (Ideally,) maximum data write size in one go (excluding opcode+address).
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700652 int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000653 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700654 int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds);
hailfinger428f6852010-07-27 22:41:39 +0000655
Patrick Georgie39d6442017-03-22 21:23:35 +0100656 /* Optimized functions for this master */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700657 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100658 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan9cf8b7c2020-04-15 12:40:45 +1000659 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
660 const void *data;
hailfinger428f6852010-07-27 22:41:39 +0000661};
662
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700663int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000664 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700665int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
666int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100667int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghaneeaac6b2020-10-12 19:51:56 +1100668int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghanc66827e2020-10-09 12:22:04 +1100669int register_spi_master(const struct spi_master *mst);
hailfinger428f6852010-07-27 22:41:39 +0000670
Edward O'Callaghanea053772019-08-13 10:32:30 +1000671/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000672enum ich_chipset {
stefanctc035c192011-11-06 23:51:09 +0000673 CHIPSET_ICH_UNKNOWN,
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000674 CHIPSET_ICH,
675 CHIPSET_ICH2345,
Edward O'Callaghanea053772019-08-13 10:32:30 +1000676 CHIPSET_ICH6,
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000677 CHIPSET_POULSBO, /* SCH U* */
678 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000679 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Edward O'Callaghanea053772019-08-13 10:32:30 +1000680 CHIPSET_ICH7,
stefanctc035c192011-11-06 23:51:09 +0000681 CHIPSET_ICH8,
682 CHIPSET_ICH9,
683 CHIPSET_ICH10,
684 CHIPSET_5_SERIES_IBEX_PEAK,
685 CHIPSET_6_SERIES_COUGAR_POINT,
Duncan Laurie32e60552013-02-28 09:42:07 -0800686 CHIPSET_7_SERIES_PANTHER_POINT,
687 CHIPSET_8_SERIES_LYNX_POINT,
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000688 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie32e60552013-02-28 09:42:07 -0800689 CHIPSET_8_SERIES_LYNX_POINT_LP,
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000690 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie9bd2af82014-05-12 10:17:38 -0700691 CHIPSET_9_SERIES_WILDCAT_POINT,
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000692 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
693 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000694 CHIPSET_C620_SERIES_LEWISBURG,
695 CHIPSET_300_SERIES_CANNON_POINT,
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000696 CHIPSET_APOLLO_LAKE,
stefanctc035c192011-11-06 23:51:09 +0000697};
698
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000699
Edward O'Callaghanea053772019-08-13 10:32:30 +1000700/* ichspi.c */
Stefan Tauner34f6f5a2016-08-03 11:20:38 -0700701#if CONFIG_INTERNAL == 1
Vadim Bendebury622128c2018-06-21 15:50:28 -0700702
703/*
704 * This global variable is used to communicate the type of ICH found on the
705 * device. When running on non-intel platforms default value of
706 * CHIPSET_ICH_UNKNOWN is used.
707*/
Edward O'Callaghan0a217dd2020-11-28 18:00:01 +1100708extern enum ich_chipset ich_generation;
Vadim Bendebury066143d2018-07-16 18:20:33 -0700709
Edward O'Callaghanbb51dcc2020-05-27 12:22:55 +1000710int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
Edward O'Callaghan3300e4e2019-10-03 13:20:09 +1000711int via_init_spi(uint32_t mmio_base);
hailfinger428f6852010-07-27 22:41:39 +0000712
ivy_jian8e0c4e52017-08-23 09:17:56 +0800713/* amd_imc.c */
714int amd_imc_shutdown(struct pci_dev *dev);
Rong Changaaa1acf2012-06-21 19:21:18 +0800715
hailfinger2b46a862011-02-28 23:58:15 +0000716/* it85spi.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700717int it85xx_spi_init(struct superio s);
718int it8518_spi_init(struct superio s);
hailfinger2b46a862011-02-28 23:58:15 +0000719
hailfinger428f6852010-07-27 22:41:39 +0000720/* it87spi.c */
721void enter_conf_mode_ite(uint16_t port);
722void exit_conf_mode_ite(uint16_t port);
hailfinger94e090c2011-04-27 14:34:08 +0000723void probe_superio_ite(void);
David Hendricksac1d25c2016-08-09 17:00:58 -0700724int init_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000725
Edward O'Callaghan14883492020-10-08 03:01:57 +1100726#if CONFIG_LINUX_MTD == 1
727/* trivial wrapper to avoid cluttering internal_init() with #if */
728static inline int try_mtd(void) { return linux_mtd_init(); };
729#else
730static inline int try_mtd(void) { return 1; };
731#endif
732
hailfingere20dc562011-06-09 20:06:34 +0000733/* mcp6x_spi.c */
734int mcp6x_spi_init(int want_spi);
735
David Hendricks46d32e32011-01-19 16:01:52 -0800736/* mec1308.c */
Edward O'Callaghan7c6ee2b2020-10-08 11:13:14 +1100737#if CONFIG_MEC1308 == 1
738int mec1308_init(void);
739#endif
David Hendricks46d32e32011-01-19 16:01:52 -0800740
hailfinger428f6852010-07-27 22:41:39 +0000741/* sb600spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000742int sb600_probe_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000743
744/* wbsio_spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000745int wbsio_check_for_spi(void);
hailfinger428f6852010-07-27 22:41:39 +0000746#endif
747
hailfingerfe7cd9e2011-11-04 21:35:26 +0000748/* opaque.c */
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000749struct opaque_master {
hailfingerfe7cd9e2011-11-04 21:35:26 +0000750 int max_data_read;
751 int max_data_write;
Edward O'Callaghan929b6382020-05-15 12:47:24 +1000752 /* Specific functions for this master */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700753 int (*probe) (struct flashctx *flash);
754 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100755 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700756 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
757 uint8_t (*read_status) (const struct flashctx *flash);
758 int (*write_status) (const struct flashctx *flash, int status);
Duncan Laurie25a4ca22019-04-25 12:08:52 -0700759 int (*check_access) (const struct flashctx *flash, unsigned int start, unsigned int len, int read);
David Hendricks5d481e12012-05-24 14:14:14 -0700760 const void *data;
hailfingerfe7cd9e2011-11-04 21:35:26 +0000761};
Edward O'Callaghanc66827e2020-10-09 12:22:04 +1100762int register_opaque_master(const struct opaque_master *mst);
hailfingerfe7cd9e2011-11-04 21:35:26 +0000763
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700764/* programmer.c */
765int noop_shutdown(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100766void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700767void fallback_unmap(void *virt_addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700768void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
769void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Stuart langleyc98e43f2020-03-26 20:27:36 +1100770void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700771uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
772uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
773void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Patrick Georgi0a9533a2017-02-03 19:28:38 +0100774struct par_master {
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700775 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
776 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
777 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Stuart langleyc98e43f2020-03-26 20:27:36 +1100778 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700779 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
780 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
781 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
782 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000783 const void *data;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700784};
Edward O'Callaghanc66827e2020-10-09 12:22:04 +1100785int register_par_master(const struct par_master *mst, const enum chipbustype buses);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000786struct registered_master {
787 enum chipbustype buses_supported;
788 union {
789 struct par_master par;
790 struct spi_master spi;
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000791 struct opaque_master opaque;
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000792 };
793};
794extern struct registered_master registered_masters[];
795extern int registered_master_count;
796int register_master(const struct registered_master *mst);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700797
hailfinger428f6852010-07-27 22:41:39 +0000798/* serprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000799#if CONFIG_SERPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700800int serprog_init(void);
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000801void serprog_delay(unsigned int usecs);
Edward O'Callaghan62018182020-10-03 00:16:48 +1000802void *serprog_map(const char *descr, uintptr_t phys_addr, size_t len);
hailfingere20dc562011-06-09 20:06:34 +0000803#endif
hailfinger428f6852010-07-27 22:41:39 +0000804
805/* serial.c */
Kangheui Won0c485a72019-09-10 14:27:04 +1000806#if IS_WINDOWS
hailfinger428f6852010-07-27 22:41:39 +0000807typedef HANDLE fdtype;
Kangheui Won0c485a72019-09-10 14:27:04 +1000808#define SER_INV_FD INVALID_HANDLE_VALUE
hailfinger428f6852010-07-27 22:41:39 +0000809#else
810typedef int fdtype;
Kangheui Won0c485a72019-09-10 14:27:04 +1000811#define SER_INV_FD -1
hailfinger428f6852010-07-27 22:41:39 +0000812#endif
813
Simon Glasscd597032013-05-23 17:18:44 -0700814/**
815 * Probe the Google Chrome OS EC device
816 *
817 * @return 0 if found correct, non-zero if not found or error
818 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700819int cros_ec_probe_dev(void);
Simon Glasscd597032013-05-23 17:18:44 -0700820
David Hendricksac1d25c2016-08-09 17:00:58 -0700821int cros_ec_need_2nd_pass(void);
822int cros_ec_finish(void);
823int cros_ec_prepare(uint8_t *image, int size);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800824
hailfinger428f6852010-07-27 22:41:39 +0000825void sp_flush_incoming(void);
Kangheui Won0c485a72019-09-10 14:27:04 +1000826fdtype sp_openserport(char *dev, int baud);
hailfinger428f6852010-07-27 22:41:39 +0000827extern fdtype sp_fd;
Kangheui Won0c485a72019-09-10 14:27:04 +1000828int serialport_config(fdtype fd, int baud);
dhendrix0ffc2eb2011-06-14 01:35:36 +0000829int serialport_shutdown(void *data);
Kangheui Won0c485a72019-09-10 14:27:04 +1000830int serialport_write(const unsigned char *buf, unsigned int writecnt);
831int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
hailfinger428f6852010-07-27 22:41:39 +0000832int serialport_read(unsigned char *buf, unsigned int readcnt);
Kangheui Won0c485a72019-09-10 14:27:04 +1000833int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
834
835/* Serial port/pin mapping:
836
837 1 CD <-
838 2 RXD <-
839 3 TXD ->
840 4 DTR ->
841 5 GND --
842 6 DSR <-
843 7 RTS ->
844 8 CTS <-
845 9 RI <-
846*/
847enum SP_PIN {
848 PIN_CD = 1,
849 PIN_RXD,
850 PIN_TXD,
851 PIN_DTR,
852 PIN_GND,
853 PIN_DSR,
854 PIN_RTS,
855 PIN_CTS,
856 PIN_RI,
857};
858
859void sp_set_pin(enum SP_PIN pin, int val);
860int sp_get_pin(enum SP_PIN pin);
861
Edward O'Callaghandaf990f2019-11-11 14:57:13 +1100862/* spi_master feature checks */
863static inline bool spi_master_4ba(const struct flashctx *const flash)
864{
865 return flash->mst->buses_supported & BUS_SPI &&
866 flash->mst->spi.features & SPI_MASTER_4BA;
867}
868static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
869{
870 return flash->mst->buses_supported & BUS_SPI &&
871 flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES;
872}
hailfinger428f6852010-07-27 22:41:39 +0000873
Edward O'Callaghana88395f2019-02-27 18:44:04 +1100874/* usbdev.c */
875struct libusb_device_handle;
876struct libusb_context;
877struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
878 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
879struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
880 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
881
Shiyu Sun9dde7162020-04-16 17:32:55 +1000882/* lspcon_i2c_spi.c */
883#if CONFIG_LSPCON_I2C_SPI == 1
884int lspcon_i2c_spi_init(void);
885#endif
886
Edward O'Callaghan97dd9262020-03-26 00:00:41 +1100887/* realtek_mst_i2c_spi.c */
888#if CONFIG_REALTEK_MST_I2C_SPI == 1
889int realtek_mst_i2c_spi_init(void);
890#endif
891
Edward O'Callaghanda29ca82020-10-20 00:49:47 +1100892/* cros_alias.c */
893#if CONFIG_CROS_ALIAS == 1
894int cros_ec_alias_init(void);
Edward O'Callaghan5b16a082020-10-20 16:30:16 +1100895int cros_host_alias_init(void);
Edward O'Callaghanda29ca82020-10-20 00:49:47 +1100896#endif
897
hailfinger428f6852010-07-27 22:41:39 +0000898#endif /* !__PROGRAMMER_H__ */