blob: 7b95435542ed402d09392a04033d79f1ffcff3da [file] [log] [blame]
hailfinger428f6852010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#ifndef __PROGRAMMER_H__
25#define __PROGRAMMER_H__ 1
26
hailfingerfe7cd9e2011-11-04 21:35:26 +000027#include "flash.h" /* for chipaddr and flashchip */
28
hailfinger428f6852010-07-27 22:41:39 +000029enum programmer {
30#if CONFIG_INTERNAL == 1
31 PROGRAMMER_INTERNAL,
32#endif
33#if CONFIG_DUMMY == 1
34 PROGRAMMER_DUMMY,
35#endif
36#if CONFIG_NIC3COM == 1
37 PROGRAMMER_NIC3COM,
38#endif
39#if CONFIG_NICREALTEK == 1
40 PROGRAMMER_NICREALTEK,
uwe6764e922010-09-03 18:21:21 +000041#endif
hailfinger428f6852010-07-27 22:41:39 +000042#if CONFIG_NICNATSEMI == 1
43 PROGRAMMER_NICNATSEMI,
uwe6764e922010-09-03 18:21:21 +000044#endif
hailfinger428f6852010-07-27 22:41:39 +000045#if CONFIG_GFXNVIDIA == 1
46 PROGRAMMER_GFXNVIDIA,
47#endif
48#if CONFIG_DRKAISER == 1
49 PROGRAMMER_DRKAISER,
50#endif
51#if CONFIG_SATASII == 1
52 PROGRAMMER_SATASII,
53#endif
54#if CONFIG_ATAHPT == 1
55 PROGRAMMER_ATAHPT,
56#endif
hailfinger428f6852010-07-27 22:41:39 +000057#if CONFIG_FT2232_SPI == 1
58 PROGRAMMER_FT2232_SPI,
59#endif
60#if CONFIG_SERPROG == 1
61 PROGRAMMER_SERPROG,
62#endif
63#if CONFIG_BUSPIRATE_SPI == 1
64 PROGRAMMER_BUSPIRATE_SPI,
65#endif
Anton Staafb2647882014-09-17 15:13:43 -070066#if CONFIG_RAIDEN_DEBUG_SPI == 1
67 PROGRAMMER_RAIDEN_DEBUG_SPI,
68#endif
hailfinger428f6852010-07-27 22:41:39 +000069#if CONFIG_DEDIPROG == 1
70 PROGRAMMER_DEDIPROG,
71#endif
72#if CONFIG_RAYER_SPI == 1
73 PROGRAMMER_RAYER_SPI,
74#endif
hailfinger7949b652011-05-08 00:24:18 +000075#if CONFIG_NICINTEL == 1
76 PROGRAMMER_NICINTEL,
77#endif
uwe6764e922010-09-03 18:21:21 +000078#if CONFIG_NICINTEL_SPI == 1
79 PROGRAMMER_NICINTEL_SPI,
80#endif
hailfingerfb1f31f2010-12-03 14:48:11 +000081#if CONFIG_OGP_SPI == 1
82 PROGRAMMER_OGP_SPI,
83#endif
hailfinger935365d2011-02-04 21:37:59 +000084#if CONFIG_SATAMV == 1
85 PROGRAMMER_SATAMV,
86#endif
David Hendrickscebee892015-05-23 20:30:30 -070087#if CONFIG_LINUX_MTD == 1
88 PROGRAMMER_LINUX_MTD,
89#endif
uwe7df6dda2011-09-03 18:37:52 +000090#if CONFIG_LINUX_SPI == 1
91 PROGRAMMER_LINUX_SPI,
92#endif
hailfinger428f6852010-07-27 22:41:39 +000093 PROGRAMMER_INVALID /* This must always be the last entry. */
94};
95
David Hendricksba0827a2013-05-03 20:25:40 -070096enum alias_type {
97 ALIAS_NONE = 0, /* no alias (default) */
98 ALIAS_EC, /* embedded controller */
99 ALIAS_HOST, /* chipset / PCH / SoC / etc. */
100};
101
102struct programmer_alias {
103 const char *name;
104 enum alias_type type;
105};
106
107extern struct programmer_alias *alias;
108extern struct programmer_alias aliases[];
109
hailfinger428f6852010-07-27 22:41:39 +0000110struct programmer_entry {
111 const char *vendor;
112 const char *name;
113
114 int (*init) (void);
hailfinger428f6852010-07-27 22:41:39 +0000115
116 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
117 size_t len);
118 void (*unmap_flash_region) (void *virt_addr, size_t len);
119
hailfinger428f6852010-07-27 22:41:39 +0000120 void (*delay) (int usecs);
David Hendricks55cdd9c2015-11-25 14:37:26 -0800121
122 /*
123 * If set, use extra precautions such as erasing with small block sizes
124 * and verifying more rigorously. This will incur a performance penalty
125 * but is good for programming the ROM in-system on a live machine.
126 */
127 int paranoid;
hailfinger428f6852010-07-27 22:41:39 +0000128};
129
130extern const struct programmer_entry programmer_table[];
131
hailfinger969e2f32011-09-08 00:00:29 +0000132int programmer_init(enum programmer prog, char *param);
hailfinger428f6852010-07-27 22:41:39 +0000133int programmer_shutdown(void);
134
135enum bitbang_spi_master_type {
136 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
137#if CONFIG_RAYER_SPI == 1
138 BITBANG_SPI_MASTER_RAYER,
139#endif
uwe6764e922010-09-03 18:21:21 +0000140#if CONFIG_NICINTEL_SPI == 1
141 BITBANG_SPI_MASTER_NICINTEL,
142#endif
hailfinger52384c92010-07-28 15:08:35 +0000143#if CONFIG_INTERNAL == 1
144#if defined(__i386__) || defined(__x86_64__)
145 BITBANG_SPI_MASTER_MCP,
146#endif
147#endif
hailfingerfb1f31f2010-12-03 14:48:11 +0000148#if CONFIG_OGP_SPI == 1
149 BITBANG_SPI_MASTER_OGP,
150#endif
hailfinger428f6852010-07-27 22:41:39 +0000151};
152
153struct bitbang_spi_master {
154 enum bitbang_spi_master_type type;
155
156 /* Note that CS# is active low, so val=0 means the chip is active. */
157 void (*set_cs) (int val);
158 void (*set_sck) (int val);
159 void (*set_mosi) (int val);
160 int (*get_miso) (void);
hailfinger12cba9a2010-09-15 00:17:37 +0000161 void (*request_bus) (void);
162 void (*release_bus) (void);
hailfinger428f6852010-07-27 22:41:39 +0000163};
164
165#if CONFIG_INTERNAL == 1
166struct penable {
167 uint16_t vendor_id;
168 uint16_t device_id;
stefanct6d836ba2011-05-26 01:35:19 +0000169 int status; /* OK=0 and NT=1 are defines only. Beware! */
hailfinger428f6852010-07-27 22:41:39 +0000170 const char *vendor_name;
171 const char *device_name;
172 int (*doit) (struct pci_dev *dev, const char *name);
173};
174
175extern const struct penable chipset_enables[];
176
hailfingere52e9f82011-05-05 07:12:40 +0000177enum board_match_phase {
178 P1,
179 P2,
180 P3
181};
182
hailfinger4640bdb2011-08-31 16:19:50 +0000183struct board_match {
hailfinger428f6852010-07-27 22:41:39 +0000184 /* Any device, but make it sensible, like the ISA bridge. */
185 uint16_t first_vendor;
186 uint16_t first_device;
187 uint16_t first_card_vendor;
188 uint16_t first_card_device;
189
190 /* Any device, but make it sensible, like
191 * the host bridge. May be NULL.
192 */
193 uint16_t second_vendor;
194 uint16_t second_device;
195 uint16_t second_card_vendor;
196 uint16_t second_card_device;
197
stefanct6d836ba2011-05-26 01:35:19 +0000198 /* Pattern to match DMI entries. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000199 const char *dmi_pattern;
200
stefanct6d836ba2011-05-26 01:35:19 +0000201 /* The vendor / part name from the coreboot table. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000202 const char *lb_vendor;
203 const char *lb_part;
204
hailfingere52e9f82011-05-05 07:12:40 +0000205 enum board_match_phase phase;
206
hailfinger428f6852010-07-27 22:41:39 +0000207 const char *vendor_name;
208 const char *board_name;
209
210 int max_rom_decode_parallel;
211 int status;
stefanct6d836ba2011-05-26 01:35:19 +0000212 int (*enable) (void); /* May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000213};
214
hailfinger4640bdb2011-08-31 16:19:50 +0000215extern const struct board_match board_matches[];
hailfinger428f6852010-07-27 22:41:39 +0000216
217struct board_info {
218 const char *vendor;
219 const char *name;
220 const int working;
221#ifdef CONFIG_PRINT_WIKI
222 const char *url;
223 const char *note;
224#endif
225};
226
227extern const struct board_info boards_known[];
228extern const struct board_info laptops_known[];
229#endif
230
231/* udelay.c */
232void myusec_delay(int usecs);
233void myusec_calibrate_delay(void);
234void internal_delay(int usecs);
235
236#if NEED_PCI == 1
237/* pcidev.c */
238extern uint32_t io_base_addr;
239extern struct pci_access *pacc;
240extern struct pci_dev *pcidev_dev;
241struct pcidev_status {
242 uint16_t vendor_id;
243 uint16_t device_id;
244 int status;
245 const char *vendor_name;
246 const char *device_name;
247};
hailfingerbf923c32011-02-15 22:44:27 +0000248uintptr_t pcidev_validate(struct pci_dev *dev, int bar, const struct pcidev_status *devs);
hailfinger0d703d42011-03-07 01:08:09 +0000249uintptr_t pcidev_init(int bar, const struct pcidev_status *devs);
hailfingerf31cbdc2010-11-10 15:25:18 +0000250/* rpci_write_* are reversible writes. The original PCI config space register
251 * contents will be restored on shutdown.
252 */
mkarcher08a24552010-12-26 23:55:19 +0000253int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
254int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
255int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
hailfinger428f6852010-07-27 22:41:39 +0000256#endif
257
258/* print.c */
hailfinger7949b652011-05-08 00:24:18 +0000259#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT+CONFIG_NICINTEL+CONFIG_NICINTEL_SPI+CONFIG_OGP_SPI+CONFIG_SATAMV >= 1
hailfinger428f6852010-07-27 22:41:39 +0000260void print_supported_pcidevs(const struct pcidev_status *devs);
261#endif
262
hailfingere20dc562011-06-09 20:06:34 +0000263#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000264/* board_enable.c */
265void w836xx_ext_enter(uint16_t port);
266void w836xx_ext_leave(uint16_t port);
267int it8705f_write_enable(uint8_t port);
268uint8_t sio_read(uint16_t port, uint8_t reg);
269void sio_write(uint16_t port, uint8_t reg, uint8_t data);
270void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
hailfingere52e9f82011-05-05 07:12:40 +0000271void board_handle_before_superio(void);
272void board_handle_before_laptop(void);
hailfinger428f6852010-07-27 22:41:39 +0000273int board_flash_enable(const char *vendor, const char *part);
274
275/* chipset_enable.c */
276int chipset_flash_enable(void);
Louis Yung-Chieh Lo6b8f0462011-01-06 12:49:46 +0800277int get_target_bus_from_chipset(enum chipbustype *target_bus);
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530278enum ich_chipset ich_generation;
hailfinger428f6852010-07-27 22:41:39 +0000279
280/* processor_enable.c */
281int processor_flash_enable(void);
hailfingere52e9f82011-05-05 07:12:40 +0000282#endif
hailfinger428f6852010-07-27 22:41:39 +0000283
284/* physmap.c */
285void *physmap(const char *descr, unsigned long phys_addr, size_t len);
286void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
287void physunmap(void *virt_addr, size_t len);
hailfingere20dc562011-06-09 20:06:34 +0000288#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000289int setup_cpu_msr(int cpu);
290void cleanup_cpu_msr(void);
291
292/* cbtable.c */
293void lb_vendor_dev_from_string(char *boardstring);
294int coreboot_init(void);
295extern char *lb_part, *lb_vendor;
296extern int partvendor_from_cbtable;
297
298/* dmi.c */
299extern int has_dmi_support;
300void dmi_init(void);
301int dmi_match(const char *pattern);
302
303/* internal.c */
hailfinger428f6852010-07-27 22:41:39 +0000304struct superio {
305 uint16_t vendor;
306 uint16_t port;
307 uint16_t model;
308};
hailfinger94e090c2011-04-27 14:34:08 +0000309extern struct superio superios[];
310extern int superio_count;
hailfinger428f6852010-07-27 22:41:39 +0000311#define SUPERIO_VENDOR_NONE 0x0
312#define SUPERIO_VENDOR_ITE 0x1
hailfingere20dc562011-06-09 20:06:34 +0000313#endif
314#if NEED_PCI == 1
hailfinger428f6852010-07-27 22:41:39 +0000315struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
uwe922946a2011-07-13 11:22:03 +0000316struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
hailfinger428f6852010-07-27 22:41:39 +0000317struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
318struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
319 uint16_t card_vendor, uint16_t card_device);
320#endif
321void get_io_perms(void);
322void release_io_perms(void);
323#if CONFIG_INTERNAL == 1
324extern int is_laptop;
hailfingere52e9f82011-05-05 07:12:40 +0000325extern int laptop_ok;
hailfinger428f6852010-07-27 22:41:39 +0000326extern int force_boardenable;
327extern int force_boardmismatch;
328void probe_superio(void);
hailfinger94e090c2011-04-27 14:34:08 +0000329int register_superio(struct superio s);
hailfinger76bb7e92011-11-09 23:40:00 +0000330extern enum chipbustype internal_buses_supported;
hailfinger428f6852010-07-27 22:41:39 +0000331int internal_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000332void internal_chip_writeb(uint8_t val, chipaddr addr);
333void internal_chip_writew(uint16_t val, chipaddr addr);
334void internal_chip_writel(uint32_t val, chipaddr addr);
335uint8_t internal_chip_readb(const chipaddr addr);
336uint16_t internal_chip_readw(const chipaddr addr);
337uint32_t internal_chip_readl(const chipaddr addr);
338void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
339#endif
340
341/* hwaccess.c */
342void mmio_writeb(uint8_t val, void *addr);
343void mmio_writew(uint16_t val, void *addr);
344void mmio_writel(uint32_t val, void *addr);
345uint8_t mmio_readb(void *addr);
346uint16_t mmio_readw(void *addr);
347uint32_t mmio_readl(void *addr);
348void mmio_le_writeb(uint8_t val, void *addr);
349void mmio_le_writew(uint16_t val, void *addr);
350void mmio_le_writel(uint32_t val, void *addr);
351uint8_t mmio_le_readb(void *addr);
352uint16_t mmio_le_readw(void *addr);
353uint32_t mmio_le_readl(void *addr);
354#define pci_mmio_writeb mmio_le_writeb
355#define pci_mmio_writew mmio_le_writew
356#define pci_mmio_writel mmio_le_writel
357#define pci_mmio_readb mmio_le_readb
358#define pci_mmio_readw mmio_le_readw
359#define pci_mmio_readl mmio_le_readl
hailfinger1e2e3442011-05-03 21:49:41 +0000360void rmmio_writeb(uint8_t val, void *addr);
361void rmmio_writew(uint16_t val, void *addr);
362void rmmio_writel(uint32_t val, void *addr);
363void rmmio_le_writeb(uint8_t val, void *addr);
364void rmmio_le_writew(uint16_t val, void *addr);
365void rmmio_le_writel(uint32_t val, void *addr);
366#define pci_rmmio_writeb rmmio_le_writeb
367#define pci_rmmio_writew rmmio_le_writew
368#define pci_rmmio_writel rmmio_le_writel
369void rmmio_valb(void *addr);
370void rmmio_valw(void *addr);
371void rmmio_vall(void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000372
373/* programmer.c */
374int noop_shutdown(void);
375void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
376void fallback_unmap(void *virt_addr, size_t len);
377uint8_t noop_chip_readb(const chipaddr addr);
378void noop_chip_writeb(uint8_t val, chipaddr addr);
379void fallback_chip_writew(uint16_t val, chipaddr addr);
380void fallback_chip_writel(uint32_t val, chipaddr addr);
381void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
382uint16_t fallback_chip_readw(const chipaddr addr);
383uint32_t fallback_chip_readl(const chipaddr addr);
384void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger76bb7e92011-11-09 23:40:00 +0000385struct par_programmer {
386 void (*chip_writeb) (uint8_t val, chipaddr addr);
387 void (*chip_writew) (uint16_t val, chipaddr addr);
388 void (*chip_writel) (uint32_t val, chipaddr addr);
389 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
390 uint8_t (*chip_readb) (const chipaddr addr);
391 uint16_t (*chip_readw) (const chipaddr addr);
392 uint32_t (*chip_readl) (const chipaddr addr);
393 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
394};
395extern const struct par_programmer *par_programmer;
396void register_par_programmer(const struct par_programmer *pgm, const enum chipbustype buses);
hailfinger428f6852010-07-27 22:41:39 +0000397
398/* dummyflasher.c */
399#if CONFIG_DUMMY == 1
400int dummy_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000401void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
402void dummy_unmap(void *virt_addr, size_t len);
403void dummy_chip_writeb(uint8_t val, chipaddr addr);
404void dummy_chip_writew(uint16_t val, chipaddr addr);
405void dummy_chip_writel(uint32_t val, chipaddr addr);
406void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
407uint8_t dummy_chip_readb(const chipaddr addr);
408uint16_t dummy_chip_readw(const chipaddr addr);
409uint32_t dummy_chip_readl(const chipaddr addr);
410void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000411#endif
412
413/* nic3com.c */
414#if CONFIG_NIC3COM == 1
415int nic3com_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000416void nic3com_chip_writeb(uint8_t val, chipaddr addr);
417uint8_t nic3com_chip_readb(const chipaddr addr);
418extern const struct pcidev_status nics_3com[];
419#endif
420
421/* gfxnvidia.c */
422#if CONFIG_GFXNVIDIA == 1
423int gfxnvidia_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000424void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
425uint8_t gfxnvidia_chip_readb(const chipaddr addr);
426extern const struct pcidev_status gfx_nvidia[];
427#endif
428
429/* drkaiser.c */
430#if CONFIG_DRKAISER == 1
431int drkaiser_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000432void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
433uint8_t drkaiser_chip_readb(const chipaddr addr);
434extern const struct pcidev_status drkaiser_pcidev[];
435#endif
436
437/* nicrealtek.c */
438#if CONFIG_NICREALTEK == 1
439int nicrealtek_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000440void nicrealtek_chip_writeb(uint8_t val, chipaddr addr);
441uint8_t nicrealtek_chip_readb(const chipaddr addr);
442extern const struct pcidev_status nics_realtek[];
hailfinger428f6852010-07-27 22:41:39 +0000443#endif
444
445/* nicnatsemi.c */
446#if CONFIG_NICNATSEMI == 1
447int nicnatsemi_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000448void nicnatsemi_chip_writeb(uint8_t val, chipaddr addr);
449uint8_t nicnatsemi_chip_readb(const chipaddr addr);
450extern const struct pcidev_status nics_natsemi[];
451#endif
452
hailfinger7949b652011-05-08 00:24:18 +0000453/* nicintel.c */
454#if CONFIG_NICINTEL == 1
455int nicintel_init(void);
hailfinger7949b652011-05-08 00:24:18 +0000456void nicintel_chip_writeb(uint8_t val, chipaddr addr);
457uint8_t nicintel_chip_readb(const chipaddr addr);
458extern const struct pcidev_status nics_intel[];
459#endif
460
uwe6764e922010-09-03 18:21:21 +0000461/* nicintel_spi.c */
462#if CONFIG_NICINTEL_SPI == 1
463int nicintel_spi_init(void);
uwe6764e922010-09-03 18:21:21 +0000464extern const struct pcidev_status nics_intel_spi[];
465#endif
466
hailfingerfb1f31f2010-12-03 14:48:11 +0000467/* ogp_spi.c */
468#if CONFIG_OGP_SPI == 1
469int ogp_spi_init(void);
hailfingerfb1f31f2010-12-03 14:48:11 +0000470extern const struct pcidev_status ogp_spi[];
471#endif
472
hailfinger935365d2011-02-04 21:37:59 +0000473/* satamv.c */
474#if CONFIG_SATAMV == 1
475int satamv_init(void);
hailfinger935365d2011-02-04 21:37:59 +0000476void satamv_chip_writeb(uint8_t val, chipaddr addr);
477uint8_t satamv_chip_readb(const chipaddr addr);
478extern const struct pcidev_status satas_mv[];
479#endif
480
hailfinger428f6852010-07-27 22:41:39 +0000481/* satasii.c */
482#if CONFIG_SATASII == 1
483int satasii_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000484void satasii_chip_writeb(uint8_t val, chipaddr addr);
485uint8_t satasii_chip_readb(const chipaddr addr);
486extern const struct pcidev_status satas_sii[];
487#endif
488
489/* atahpt.c */
490#if CONFIG_ATAHPT == 1
491int atahpt_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000492void atahpt_chip_writeb(uint8_t val, chipaddr addr);
493uint8_t atahpt_chip_readb(const chipaddr addr);
494extern const struct pcidev_status ata_hpt[];
495#endif
496
497/* ft2232_spi.c */
hailfinger888410e2010-07-29 15:54:53 +0000498#if CONFIG_FT2232_SPI == 1
499struct usbdev_status {
uwee15beb92010-08-08 17:01:18 +0000500 uint16_t vendor_id;
501 uint16_t device_id;
502 int status;
503 const char *vendor_name;
504 const char *device_name;
hailfinger888410e2010-07-29 15:54:53 +0000505};
hailfinger428f6852010-07-27 22:41:39 +0000506int ft2232_spi_init(void);
hailfinger888410e2010-07-29 15:54:53 +0000507extern const struct usbdev_status devs_ft2232spi[];
508void print_supported_usbdevs(const struct usbdev_status *devs);
509#endif
hailfinger428f6852010-07-27 22:41:39 +0000510
511/* rayer_spi.c */
512#if CONFIG_RAYER_SPI == 1
513int rayer_spi_init(void);
514#endif
515
516/* bitbang_spi.c */
517int bitbang_spi_init(const struct bitbang_spi_master *master, int halfperiod);
hailfinger12cba9a2010-09-15 00:17:37 +0000518int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
hailfinger428f6852010-07-27 22:41:39 +0000519
520/* buspirate_spi.c */
hailfingere20dc562011-06-09 20:06:34 +0000521#if CONFIG_BUSPIRATE_SPI == 1
hailfinger428f6852010-07-27 22:41:39 +0000522int buspirate_spi_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000523#endif
hailfinger428f6852010-07-27 22:41:39 +0000524
Anton Staafb2647882014-09-17 15:13:43 -0700525/* raiden_debug_spi.c */
526#if CONFIG_RAIDEN_DEBUG_SPI == 1
527int raiden_debug_spi_init(void);
528#endif
529
David Hendricks7e449602013-05-17 19:21:36 -0700530/* linux_i2c.c */
531#if CONFIG_LINUX_I2C == 1
532int linux_i2c_shutdown(void *data);
533int linux_i2c_init(void);
534int linux_i2c_open(int bus, int addr, int force);
535void linux_i2c_close(void);
536int linux_i2c_xfer(int bus, int addr, const void *inbuf,
537 int insize, const void *outbuf, int outsize);
538#endif
539
David Hendrickscebee892015-05-23 20:30:30 -0700540/* linux_mtd.c */
541#if CONFIG_LINUX_MTD == 1
542int linux_mtd_init(void);
543#endif
544
uwe7df6dda2011-09-03 18:37:52 +0000545/* linux_spi.c */
546#if CONFIG_LINUX_SPI == 1
547int linux_spi_init(void);
548#endif
549
hailfinger428f6852010-07-27 22:41:39 +0000550/* dediprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000551#if CONFIG_DEDIPROG == 1
hailfinger428f6852010-07-27 22:41:39 +0000552int dediprog_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000553#endif
hailfinger428f6852010-07-27 22:41:39 +0000554
555/* flashrom.c */
556struct decode_sizes {
557 uint32_t parallel;
558 uint32_t lpc;
559 uint32_t fwh;
560 uint32_t spi;
561};
562extern struct decode_sizes max_rom_decode;
563extern int programmer_may_write;
564extern unsigned long flashbase;
hailfinger48ed3e22011-05-04 00:39:50 +0000565void check_chip_supported(const struct flashchip *flash);
hailfinger428f6852010-07-27 22:41:39 +0000566int check_max_decode(enum chipbustype buses, uint32_t size);
stefanct52700282011-06-26 17:38:17 +0000567char *extract_programmer_param(const char *param_name);
hailfinger428f6852010-07-27 22:41:39 +0000568
569/* layout.c */
570int show_id(uint8_t *bios, int size, int force);
571
572/* spi.c */
573enum spi_controller {
574 SPI_CONTROLLER_NONE,
575#if CONFIG_INTERNAL == 1
576#if defined(__i386__) || defined(__x86_64__)
577 SPI_CONTROLLER_ICH7,
578 SPI_CONTROLLER_ICH9,
David Hendricks07af3a42011-07-11 22:13:02 -0700579 SPI_CONTROLLER_ICH_HWSEQ,
hailfinger2b46a862011-02-28 23:58:15 +0000580 SPI_CONTROLLER_IT85XX,
hailfinger428f6852010-07-27 22:41:39 +0000581 SPI_CONTROLLER_IT87XX,
David Hendricks46d32e32011-01-19 16:01:52 -0800582 SPI_CONTROLLER_MEC1308,
hailfinger428f6852010-07-27 22:41:39 +0000583 SPI_CONTROLLER_SB600,
584 SPI_CONTROLLER_VIA,
585 SPI_CONTROLLER_WBSIO,
David Hendricksc801adb2010-12-09 16:58:56 -0800586 SPI_CONTROLLER_WPCE775X,
Rong Changaaa1acf2012-06-21 19:21:18 +0800587 SPI_CONTROLLER_ENE,
David Hendricks82fd8ae2010-08-04 14:34:54 -0700588#endif
Louis Yung-Chieh Lobc351d02011-03-31 13:09:21 +0800589#if defined(__arm__)
590 SPI_CONTROLLER_TEGRA2,
hailfinger428f6852010-07-27 22:41:39 +0000591#endif
592#endif
593#if CONFIG_FT2232_SPI == 1
594 SPI_CONTROLLER_FT2232,
595#endif
596#if CONFIG_DUMMY == 1
597 SPI_CONTROLLER_DUMMY,
598#endif
599#if CONFIG_BUSPIRATE_SPI == 1
600 SPI_CONTROLLER_BUSPIRATE,
601#endif
Anton Staafb2647882014-09-17 15:13:43 -0700602#if CONFIG_RAIDEN_DEBUG_SPI == 1
603 SPI_CONTROLLER_RAIDEN_DEBUG,
604#endif
hailfinger428f6852010-07-27 22:41:39 +0000605#if CONFIG_DEDIPROG == 1
606 SPI_CONTROLLER_DEDIPROG,
607#endif
David Hendricks91040832011-07-08 20:01:09 -0700608#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__) || defined(__arm__)))
mkarcherd264e9e2011-05-11 17:07:07 +0000609 SPI_CONTROLLER_BITBANG,
hailfinger428f6852010-07-27 22:41:39 +0000610#endif
uwe7df6dda2011-09-03 18:37:52 +0000611#if CONFIG_LINUX_SPI == 1
612 SPI_CONTROLLER_LINUX,
613#endif
stefanct69965b62011-09-15 23:38:14 +0000614#if CONFIG_SERPROG == 1
615 SPI_CONTROLLER_SERPROG,
616#endif
hailfinger428f6852010-07-27 22:41:39 +0000617};
618extern const int spi_programmer_count;
mkarcher8fb57592011-05-11 17:07:02 +0000619
620#define MAX_DATA_UNSPECIFIED 0
621#define MAX_DATA_READ_UNLIMITED 64 * 1024
622#define MAX_DATA_WRITE_UNLIMITED 256
hailfinger428f6852010-07-27 22:41:39 +0000623struct spi_programmer {
mkarcherd264e9e2011-05-11 17:07:07 +0000624 enum spi_controller type;
stefanctc5eb8a92011-11-23 09:13:48 +0000625 unsigned int max_data_read;
626 unsigned int max_data_write;
hailfinger428f6852010-07-27 22:41:39 +0000627 int (*command)(unsigned int writecnt, unsigned int readcnt,
628 const unsigned char *writearr, unsigned char *readarr);
629 int (*multicommand)(struct spi_command *cmds);
630
631 /* Optimized functions for this programmer */
stefanctc5eb8a92011-11-23 09:13:48 +0000632 int (*read)(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
633 int (*write_256)(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
hailfinger428f6852010-07-27 22:41:39 +0000634};
635
mkarcherd264e9e2011-05-11 17:07:07 +0000636extern const struct spi_programmer *spi_programmer;
hailfinger428f6852010-07-27 22:41:39 +0000637int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
638 const unsigned char *writearr, unsigned char *readarr);
639int default_spi_send_multicommand(struct spi_command *cmds);
stefanctc5eb8a92011-11-23 09:13:48 +0000640int default_spi_read(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
641int default_spi_write_256(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
mkarcherd264e9e2011-05-11 17:07:07 +0000642void register_spi_programmer(const struct spi_programmer *programmer);
hailfinger428f6852010-07-27 22:41:39 +0000643
644/* ichspi.c */
645#if CONFIG_INTERNAL == 1
stefanctc035c192011-11-06 23:51:09 +0000646enum ich_chipset {
647 CHIPSET_ICH_UNKNOWN,
648 CHIPSET_ICH7 = 7,
649 CHIPSET_ICH8,
650 CHIPSET_ICH9,
651 CHIPSET_ICH10,
652 CHIPSET_5_SERIES_IBEX_PEAK,
653 CHIPSET_6_SERIES_COUGAR_POINT,
Duncan Laurie32e60552013-02-28 09:42:07 -0800654 CHIPSET_7_SERIES_PANTHER_POINT,
655 CHIPSET_8_SERIES_LYNX_POINT,
656 CHIPSET_8_SERIES_LYNX_POINT_LP,
Duncan Laurie9bd2af82014-05-12 10:17:38 -0700657 CHIPSET_9_SERIES_WILDCAT_POINT,
Ramya Vijaykumara9a64f92015-04-15 15:26:22 +0530658 CHIPSET_100_SERIES_SUNRISE_POINT,
Duncan Lauried59ec692013-11-25 09:40:56 -0800659 CHIPSET_BAYTRAIL,
stefanctc035c192011-11-06 23:51:09 +0000660};
661
hailfinger428f6852010-07-27 22:41:39 +0000662extern uint32_t ichspi_bbar;
663int ich_init_spi(struct pci_dev *dev, uint32_t base, void *rcrb,
stefanctc035c192011-11-06 23:51:09 +0000664 enum ich_chipset ich_generation);
hailfinger428f6852010-07-27 22:41:39 +0000665int via_init_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000666
Rong Changaaa1acf2012-06-21 19:21:18 +0800667/* ene_lpc.c */
668int ene_probe_spi_flash(const char *name);
669
hailfinger2b46a862011-02-28 23:58:15 +0000670/* it85spi.c */
hailfinger94e090c2011-04-27 14:34:08 +0000671int it85xx_spi_init(struct superio s);
Shawn Nematbakhsh3404b1a2012-07-26 15:19:58 -0700672int it8518_spi_init(struct superio s);
hailfinger2b46a862011-02-28 23:58:15 +0000673
hailfinger428f6852010-07-27 22:41:39 +0000674/* it87spi.c */
675void enter_conf_mode_ite(uint16_t port);
676void exit_conf_mode_ite(uint16_t port);
hailfinger94e090c2011-04-27 14:34:08 +0000677void probe_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000678int init_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000679
hailfingere20dc562011-06-09 20:06:34 +0000680/* mcp6x_spi.c */
681int mcp6x_spi_init(int want_spi);
682
David Hendricks46d32e32011-01-19 16:01:52 -0800683/* mec1308.c */
David Hendricks46d32e32011-01-19 16:01:52 -0800684int mec1308_probe_spi_flash(const char *name);
David Hendricks46d32e32011-01-19 16:01:52 -0800685
hailfinger428f6852010-07-27 22:41:39 +0000686/* sb600spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000687int sb600_probe_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000688
689/* wbsio_spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000690int wbsio_check_for_spi(void);
hailfinger428f6852010-07-27 22:41:39 +0000691#endif
692
hailfingerfe7cd9e2011-11-04 21:35:26 +0000693/* opaque.c */
694struct opaque_programmer {
695 int max_data_read;
696 int max_data_write;
697 /* Specific functions for this programmer */
698 int (*probe) (struct flashchip *flash);
stefanctc5eb8a92011-11-23 09:13:48 +0000699 int (*read) (struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
700 int (*write) (struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
hailfingerfe7cd9e2011-11-04 21:35:26 +0000701 int (*erase) (struct flashchip *flash, unsigned int blockaddr, unsigned int blocklen);
David Hendricks5d481e12012-05-24 14:14:14 -0700702 const void *data;
hailfingerfe7cd9e2011-11-04 21:35:26 +0000703};
David Hendricks292edf02013-07-11 16:12:58 -0700704extern struct opaque_programmer *opaque_programmer;
705void register_opaque_programmer(struct opaque_programmer *pgm);
hailfingerfe7cd9e2011-11-04 21:35:26 +0000706
hailfinger428f6852010-07-27 22:41:39 +0000707/* serprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000708#if CONFIG_SERPROG == 1
hailfinger428f6852010-07-27 22:41:39 +0000709int serprog_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000710void serprog_chip_writeb(uint8_t val, chipaddr addr);
711uint8_t serprog_chip_readb(const chipaddr addr);
712void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
stefanctd9ac2212011-10-22 21:45:27 +0000713void serprog_delay(int usecs);
hailfingere20dc562011-06-09 20:06:34 +0000714#endif
hailfinger428f6852010-07-27 22:41:39 +0000715
716/* serial.c */
717#if _WIN32
718typedef HANDLE fdtype;
719#else
720typedef int fdtype;
721#endif
722
David Hendricksc801adb2010-12-09 16:58:56 -0800723/* wpce775x.c */
David Hendricksc801adb2010-12-09 16:58:56 -0800724int wpce775x_probe_spi_flash(const char *name);
David Hendricksc801adb2010-12-09 16:58:56 -0800725
David Hendricksb907de32014-08-11 16:47:09 -0700726/* cros_ec.c */
727int cros_ec_probe_i2c(const char *name);
Simon Glasscd597032013-05-23 17:18:44 -0700728
729/**
730 * Probe the Google Chrome OS EC device
731 *
732 * @return 0 if found correct, non-zero if not found or error
733 */
David Hendricksb907de32014-08-11 16:47:09 -0700734int cros_ec_probe_dev(void);
Simon Glasscd597032013-05-23 17:18:44 -0700735
David Hendricksb907de32014-08-11 16:47:09 -0700736int cros_ec_probe_lpc(const char *name);
737int cros_ec_need_2nd_pass(void);
738int cros_ec_finish(void);
739int cros_ec_prepare(uint8_t *image, int size);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800740
hailfinger428f6852010-07-27 22:41:39 +0000741void sp_flush_incoming(void);
742fdtype sp_openserport(char *dev, unsigned int baud);
743void __attribute__((noreturn)) sp_die(char *msg);
744extern fdtype sp_fd;
dhendrix0ffc2eb2011-06-14 01:35:36 +0000745/* expose serialport_shutdown as it's currently used by buspirate */
746int serialport_shutdown(void *data);
hailfinger428f6852010-07-27 22:41:39 +0000747int serialport_write(unsigned char *buf, unsigned int writecnt);
748int serialport_read(unsigned char *buf, unsigned int readcnt);
749
750#endif /* !__PROGRAMMER_H__ */