blob: 4a069613ba79c56f9cb6961ca778fe9e5d928980 [file] [log] [blame]
hailfinger428f6852010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
hailfinger428f6852010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Edward O'Callaghana6673bd2019-06-24 15:22:28 +100023#include <stdint.h>
24
Souvik Ghoshd75cd672016-06-17 14:21:39 -070025#include "flash.h" /* for chipaddr and flashctx */
hailfingerfe7cd9e2011-11-04 21:35:26 +000026
hailfinger428f6852010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
uwe6764e922010-09-03 18:21:21 +000039#endif
hailfinger428f6852010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
uwe6764e922010-09-03 18:21:21 +000042#endif
hailfinger428f6852010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
Edward O'Callaghan5dd6ea62020-10-08 10:56:17 +110046#if CONFIG_RAIDEN_DEBUG_SPI == 1
47 PROGRAMMER_RAIDEN_DEBUG_SPI,
48#endif
hailfinger428f6852010-07-27 22:41:39 +000049#if CONFIG_DRKAISER == 1
50 PROGRAMMER_DRKAISER,
51#endif
52#if CONFIG_SATASII == 1
53 PROGRAMMER_SATASII,
54#endif
55#if CONFIG_ATAHPT == 1
56 PROGRAMMER_ATAHPT,
57#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +100058#if CONFIG_ATAVIA == 1
59 PROGRAMMER_ATAVIA,
60#endif
61#if CONFIG_ATAPROMISE == 1
62 PROGRAMMER_ATAPROMISE,
63#endif
64#if CONFIG_ENE_LPC == 1
65 PROGRAMMER_ENE_LPC,
66#endif
67#if CONFIG_IT8212 == 1
68 PROGRAMMER_IT8212,
69#endif
hailfinger428f6852010-07-27 22:41:39 +000070#if CONFIG_FT2232_SPI == 1
71 PROGRAMMER_FT2232_SPI,
72#endif
73#if CONFIG_SERPROG == 1
74 PROGRAMMER_SERPROG,
75#endif
76#if CONFIG_BUSPIRATE_SPI == 1
77 PROGRAMMER_BUSPIRATE_SPI,
78#endif
79#if CONFIG_DEDIPROG == 1
80 PROGRAMMER_DEDIPROG,
81#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +100082#if CONFIG_DEVELOPERBOX_SPI == 1
83 PROGRAMMER_DEVELOPERBOX_SPI,
84#endif
hailfinger428f6852010-07-27 22:41:39 +000085#if CONFIG_RAYER_SPI == 1
86 PROGRAMMER_RAYER_SPI,
87#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +100088#if CONFIG_PONY_SPI == 1
89 PROGRAMMER_PONY_SPI,
90#endif
hailfinger7949b652011-05-08 00:24:18 +000091#if CONFIG_NICINTEL == 1
92 PROGRAMMER_NICINTEL,
93#endif
uwe6764e922010-09-03 18:21:21 +000094#if CONFIG_NICINTEL_SPI == 1
95 PROGRAMMER_NICINTEL_SPI,
96#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +100097#if CONFIG_NICINTEL_EEPROM == 1
98 PROGRAMMER_NICINTEL_EEPROM,
99#endif
hailfingerfb1f31f2010-12-03 14:48:11 +0000100#if CONFIG_OGP_SPI == 1
101 PROGRAMMER_OGP_SPI,
102#endif
hailfinger935365d2011-02-04 21:37:59 +0000103#if CONFIG_SATAMV == 1
104 PROGRAMMER_SATAMV,
105#endif
David Hendrickscebee892015-05-23 20:30:30 -0700106#if CONFIG_LINUX_MTD == 1
107 PROGRAMMER_LINUX_MTD,
108#endif
uwe7df6dda2011-09-03 18:37:52 +0000109#if CONFIG_LINUX_SPI == 1
110 PROGRAMMER_LINUX_SPI,
111#endif
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000112#if CONFIG_USBBLASTER_SPI == 1
113 PROGRAMMER_USBBLASTER_SPI,
114#endif
115#if CONFIG_MEC1308 == 1
116 PROGRAMMER_MEC1308,
117#endif
118#if CONFIG_MSTARDDC_SPI == 1
119 PROGRAMMER_MSTARDDC_SPI,
120#endif
121#if CONFIG_PICKIT2_SPI == 1
122 PROGRAMMER_PICKIT2_SPI,
123#endif
124#if CONFIG_CH341A_SPI == 1
125 PROGRAMMER_CH341A_SPI,
126#endif
127#if CONFIG_DIGILENT_SPI == 1
128 PROGRAMMER_DIGILENT_SPI,
129#endif
130#if CONFIG_JLINK_SPI == 1
131 PROGRAMMER_JLINK_SPI,
132#endif
133#if CONFIG_NI845X_SPI == 1
134 PROGRAMMER_NI845X_SPI,
135#endif
136#if CONFIG_STLINKV3_SPI == 1
137 PROGRAMMER_STLINKV3_SPI,
138#endif
Shiyu Sun9dde7162020-04-16 17:32:55 +1000139#if CONFIG_LSPCON_I2C_SPI == 1
140 PROGRAMMER_LSPCON_I2C_SPI,
141#endif
Edward O'Callaghan97dd9262020-03-26 00:00:41 +1100142#if CONFIG_REALTEK_MST_I2C_SPI == 1
143 PROGRAMMER_REALTEK_MST_I2C_SPI,
144#endif
Edward O'Callaghand8f72232020-09-30 14:21:42 +1000145#if CONFIG_GOOGLE_EC == 1
146 PROGRAMMER_GOOGLE_EC,
147#endif
hailfinger428f6852010-07-27 22:41:39 +0000148 PROGRAMMER_INVALID /* This must always be the last entry. */
149};
150
David Hendricksba0827a2013-05-03 20:25:40 -0700151enum alias_type {
152 ALIAS_NONE = 0, /* no alias (default) */
153 ALIAS_EC, /* embedded controller */
154 ALIAS_HOST, /* chipset / PCH / SoC / etc. */
155};
156
157struct programmer_alias {
158 const char *name;
159 enum alias_type type;
160};
161
162extern struct programmer_alias *alias;
163extern struct programmer_alias aliases[];
164
Vadim Bendebury066143d2018-07-16 18:20:33 -0700165/*
166 * This function returns 'true' if current flashrom invocation is programming
167 * the EC.
168 */
169static inline int programming_ec(void) {
170 return alias && (alias->type == ALIAS_EC);
171}
172
Edward O'Callaghan0949b782019-11-10 23:23:20 +1100173enum programmer_type {
174 PCI = 1, /* to detect uninitialized values */
175 USB,
176 OTHER,
177};
178
179struct dev_entry {
180 uint16_t vendor_id;
181 uint16_t device_id;
182 const enum test_state status;
183 const char *vendor_name;
184 const char *device_name;
185};
186
hailfinger428f6852010-07-27 22:41:39 +0000187struct programmer_entry {
hailfinger428f6852010-07-27 22:41:39 +0000188 const char *name;
Edward O'Callaghan0949b782019-11-10 23:23:20 +1100189 const enum programmer_type type;
190 union {
191 const struct dev_entry *const dev;
192 const char *const note;
193 } devs;
hailfinger428f6852010-07-27 22:41:39 +0000194
David Hendricksac1d25c2016-08-09 17:00:58 -0700195 int (*init) (void);
hailfinger428f6852010-07-27 22:41:39 +0000196
Patrick Georgi4befc162017-02-03 18:32:01 +0100197 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000198 void (*unmap_flash_region) (void *virt_addr, size_t len);
199
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000200 void (*delay) (unsigned int usecs);
David Hendricks55cdd9c2015-11-25 14:37:26 -0800201
202 /*
203 * If set, use extra precautions such as erasing with small block sizes
204 * and verifying more rigorously. This will incur a performance penalty
205 * but is good for programming the ROM in-system on a live machine.
206 */
207 int paranoid;
hailfinger428f6852010-07-27 22:41:39 +0000208};
209
210extern const struct programmer_entry programmer_table[];
211
Edward O'Callaghanb2257cc2020-07-25 22:19:47 +1000212int programmer_init(enum programmer prog, const char *param);
David Hendricks93784b42016-08-09 17:00:38 -0700213int programmer_shutdown(void);
hailfinger428f6852010-07-27 22:41:39 +0000214
hailfinger428f6852010-07-27 22:41:39 +0000215struct bitbang_spi_master {
hailfinger428f6852010-07-27 22:41:39 +0000216 /* Note that CS# is active low, so val=0 means the chip is active. */
217 void (*set_cs) (int val);
218 void (*set_sck) (int val);
219 void (*set_mosi) (int val);
220 int (*get_miso) (void);
hailfinger12cba9a2010-09-15 00:17:37 +0000221 void (*request_bus) (void);
222 void (*release_bus) (void);
Patrick Georgie081d5d2017-03-22 21:18:18 +0100223
224 /* Length of half a clock period in usecs. */
225 unsigned int half_period;
hailfinger428f6852010-07-27 22:41:39 +0000226};
227
Edward O'Callaghan63e1dbf2020-10-03 00:50:45 +1000228#if NEED_PCI == 1
Mayur Panchalf4796862019-08-05 15:46:12 +1000229struct pci_dev;
Edward O'Callaghan63e1dbf2020-10-03 00:50:45 +1000230
231/* pcidev.c */
232// FIXME: This needs to be local, not global(?)
233extern struct pci_access *pacc;
234int pci_init_common(void);
235uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
236struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
237/* rpci_write_* are reversible writes. The original PCI config space register
238 * contents will be restored on shutdown.
239 * To clone the pci_dev instances internally, the `pacc` global
240 * variable has to reference a pci_access method that is compatible
241 * with the given pci_dev handle. The referenced pci_access (not
242 * the variable) has to stay valid until the shutdown handlers are
243 * finished.
244 */
245int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
246int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
247int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
248#endif
249
250#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000251struct penable {
252 uint16_t vendor_id;
253 uint16_t device_id;
Edward O'Callaghan01c39672020-05-27 19:13:26 +1000254 enum chipbustype buses;
stefanct6d836ba2011-05-26 01:35:19 +0000255 int status; /* OK=0 and NT=1 are defines only. Beware! */
hailfinger428f6852010-07-27 22:41:39 +0000256 const char *vendor_name;
257 const char *device_name;
258 int (*doit) (struct pci_dev *dev, const char *name);
259};
260
261extern const struct penable chipset_enables[];
262
hailfingere52e9f82011-05-05 07:12:40 +0000263enum board_match_phase {
264 P1,
265 P2,
266 P3
267};
268
hailfinger4640bdb2011-08-31 16:19:50 +0000269struct board_match {
hailfinger428f6852010-07-27 22:41:39 +0000270 /* Any device, but make it sensible, like the ISA bridge. */
271 uint16_t first_vendor;
272 uint16_t first_device;
273 uint16_t first_card_vendor;
274 uint16_t first_card_device;
275
276 /* Any device, but make it sensible, like
277 * the host bridge. May be NULL.
278 */
279 uint16_t second_vendor;
280 uint16_t second_device;
281 uint16_t second_card_vendor;
282 uint16_t second_card_device;
283
stefanct6d836ba2011-05-26 01:35:19 +0000284 /* Pattern to match DMI entries. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000285 const char *dmi_pattern;
286
stefanct6d836ba2011-05-26 01:35:19 +0000287 /* The vendor / part name from the coreboot table. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000288 const char *lb_vendor;
289 const char *lb_part;
290
hailfingere52e9f82011-05-05 07:12:40 +0000291 enum board_match_phase phase;
292
hailfinger428f6852010-07-27 22:41:39 +0000293 const char *vendor_name;
294 const char *board_name;
295
296 int max_rom_decode_parallel;
297 int status;
stefanct6d836ba2011-05-26 01:35:19 +0000298 int (*enable) (void); /* May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000299};
300
hailfinger4640bdb2011-08-31 16:19:50 +0000301extern const struct board_match board_matches[];
hailfinger428f6852010-07-27 22:41:39 +0000302
303struct board_info {
304 const char *vendor;
305 const char *name;
306 const int working;
307#ifdef CONFIG_PRINT_WIKI
308 const char *url;
309 const char *note;
310#endif
311};
312
313extern const struct board_info boards_known[];
314extern const struct board_info laptops_known[];
315#endif
316
317/* udelay.c */
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000318void myusec_delay(unsigned int usecs);
hailfinger428f6852010-07-27 22:41:39 +0000319void myusec_calibrate_delay(void);
Nikolai Artemievc40dd0e2020-07-15 15:57:55 +1000320void internal_sleep(unsigned int usecs);
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000321void internal_delay(unsigned int usecs);
Nikolai Artemievdf53e852020-08-28 15:57:00 +1000322void internal_sleep(unsigned int usecs);
hailfinger428f6852010-07-27 22:41:39 +0000323
hailfingere20dc562011-06-09 20:06:34 +0000324#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000325/* board_enable.c */
Edward O'Callaghanf85623c2020-10-09 23:24:19 +1100326int board_parse_parameter(const char *boardstring, char **vendor, char **model);
hailfinger428f6852010-07-27 22:41:39 +0000327void w836xx_ext_enter(uint16_t port);
328void w836xx_ext_leave(uint16_t port);
329int it8705f_write_enable(uint8_t port);
330uint8_t sio_read(uint16_t port, uint8_t reg);
331void sio_write(uint16_t port, uint8_t reg, uint8_t data);
332void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
hailfingere52e9f82011-05-05 07:12:40 +0000333void board_handle_before_superio(void);
334void board_handle_before_laptop(void);
hailfinger428f6852010-07-27 22:41:39 +0000335int board_flash_enable(const char *vendor, const char *part);
336
337/* chipset_enable.c */
338int chipset_flash_enable(void);
Louis Yung-Chieh Lo6b8f0462011-01-06 12:49:46 +0800339int get_target_bus_from_chipset(enum chipbustype *target_bus);
hailfinger428f6852010-07-27 22:41:39 +0000340
341/* processor_enable.c */
342int processor_flash_enable(void);
hailfingere52e9f82011-05-05 07:12:40 +0000343#endif
hailfinger428f6852010-07-27 22:41:39 +0000344
345/* physmap.c */
Patrick Georgi4befc162017-02-03 18:32:01 +0100346void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Patrick Georgi220f4b52017-03-21 16:55:04 +0100347void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Edward O'Callaghan64a4db22019-05-30 03:13:07 -0400348void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Edward O'Callaghan0822bc22019-10-29 14:26:30 +1100349void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000350void physunmap(void *virt_addr, size_t len);
Edward O'Callaghanb2878982019-05-30 03:44:32 -0400351void physunmap_unaligned(void *virt_addr, size_t len);
hailfingere20dc562011-06-09 20:06:34 +0000352#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000353int setup_cpu_msr(int cpu);
354void cleanup_cpu_msr(void);
355
356/* cbtable.c */
Edward O'Callaghan481cce82019-05-31 15:03:50 +1000357int cb_parse_table(const char **vendor, const char **model);
Edward O'Callaghan0d105752020-09-18 12:15:41 +1000358int cb_check_image(const uint8_t *bios, unsigned int size);
hailfinger428f6852010-07-27 22:41:39 +0000359
360/* dmi.c */
361extern int has_dmi_support;
362void dmi_init(void);
363int dmi_match(const char *pattern);
364
365/* internal.c */
hailfinger428f6852010-07-27 22:41:39 +0000366struct superio {
367 uint16_t vendor;
368 uint16_t port;
369 uint16_t model;
370};
hailfinger94e090c2011-04-27 14:34:08 +0000371extern struct superio superios[];
372extern int superio_count;
hailfinger428f6852010-07-27 22:41:39 +0000373#define SUPERIO_VENDOR_NONE 0x0
374#define SUPERIO_VENDOR_ITE 0x1
hailfingere20dc562011-06-09 20:06:34 +0000375#endif
376#if NEED_PCI == 1
Mayur Panchalf4796862019-08-05 15:46:12 +1000377struct pci_filter;
uwe922946a2011-07-13 11:22:03 +0000378struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
hailfinger428f6852010-07-27 22:41:39 +0000379struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
380struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
381 uint16_t card_vendor, uint16_t card_device);
382#endif
Patrick Georgi2a2d67f2017-03-09 10:15:39 +0100383int rget_io_perms(void);
hailfinger428f6852010-07-27 22:41:39 +0000384#if CONFIG_INTERNAL == 1
385extern int is_laptop;
hailfingere52e9f82011-05-05 07:12:40 +0000386extern int laptop_ok;
hailfinger428f6852010-07-27 22:41:39 +0000387extern int force_boardenable;
388extern int force_boardmismatch;
389void probe_superio(void);
hailfinger94e090c2011-04-27 14:34:08 +0000390int register_superio(struct superio s);
hailfinger76bb7e92011-11-09 23:40:00 +0000391extern enum chipbustype internal_buses_supported;
David Hendricksac1d25c2016-08-09 17:00:58 -0700392int internal_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000393#endif
394
395/* hwaccess.c */
396void mmio_writeb(uint8_t val, void *addr);
397void mmio_writew(uint16_t val, void *addr);
398void mmio_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000399uint8_t mmio_readb(const void *addr);
400uint16_t mmio_readw(const void *addr);
401uint32_t mmio_readl(const void *addr);
402void mmio_readn(const void *addr, uint8_t *buf, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000403void mmio_le_writeb(uint8_t val, void *addr);
404void mmio_le_writew(uint16_t val, void *addr);
405void mmio_le_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000406uint8_t mmio_le_readb(const void *addr);
407uint16_t mmio_le_readw(const void *addr);
408uint32_t mmio_le_readl(const void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000409#define pci_mmio_writeb mmio_le_writeb
410#define pci_mmio_writew mmio_le_writew
411#define pci_mmio_writel mmio_le_writel
412#define pci_mmio_readb mmio_le_readb
413#define pci_mmio_readw mmio_le_readw
414#define pci_mmio_readl mmio_le_readl
hailfinger1e2e3442011-05-03 21:49:41 +0000415void rmmio_writeb(uint8_t val, void *addr);
416void rmmio_writew(uint16_t val, void *addr);
417void rmmio_writel(uint32_t val, void *addr);
418void rmmio_le_writeb(uint8_t val, void *addr);
419void rmmio_le_writew(uint16_t val, void *addr);
420void rmmio_le_writel(uint32_t val, void *addr);
421#define pci_rmmio_writeb rmmio_le_writeb
422#define pci_rmmio_writew rmmio_le_writew
423#define pci_rmmio_writel rmmio_le_writel
424void rmmio_valb(void *addr);
425void rmmio_valw(void *addr);
426void rmmio_vall(void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000427
hailfinger428f6852010-07-27 22:41:39 +0000428/* dummyflasher.c */
429#if CONFIG_DUMMY == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700430int dummy_init(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100431void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000432void dummy_unmap(void *virt_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000433#endif
434
435/* nic3com.c */
436#if CONFIG_NIC3COM == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700437int nic3com_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100438extern const struct dev_entry nics_3com[];
hailfinger428f6852010-07-27 22:41:39 +0000439#endif
440
441/* gfxnvidia.c */
442#if CONFIG_GFXNVIDIA == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700443int gfxnvidia_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100444extern const struct dev_entry gfx_nvidia[];
hailfinger428f6852010-07-27 22:41:39 +0000445#endif
446
Edward O'Callaghan5dd6ea62020-10-08 10:56:17 +1100447/* raiden_debug_spi.c */
448#if CONFIG_RAIDEN_DEBUG_SPI == 1
449int raiden_debug_spi_init(void);
450extern const struct dev_entry devs_raiden[];
451#endif
452
hailfinger428f6852010-07-27 22:41:39 +0000453/* drkaiser.c */
454#if CONFIG_DRKAISER == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700455int drkaiser_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100456extern const struct dev_entry drkaiser_pcidev[];
hailfinger428f6852010-07-27 22:41:39 +0000457#endif
458
459/* nicrealtek.c */
460#if CONFIG_NICREALTEK == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700461int nicrealtek_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100462extern const struct dev_entry nics_realtek[];
hailfinger428f6852010-07-27 22:41:39 +0000463#endif
464
465/* nicnatsemi.c */
466#if CONFIG_NICNATSEMI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700467int nicnatsemi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100468extern const struct dev_entry nics_natsemi[];
hailfinger428f6852010-07-27 22:41:39 +0000469#endif
470
hailfinger7949b652011-05-08 00:24:18 +0000471/* nicintel.c */
472#if CONFIG_NICINTEL == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700473int nicintel_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100474extern const struct dev_entry nics_intel[];
hailfinger7949b652011-05-08 00:24:18 +0000475#endif
476
uwe6764e922010-09-03 18:21:21 +0000477/* nicintel_spi.c */
478#if CONFIG_NICINTEL_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700479int nicintel_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100480extern const struct dev_entry nics_intel_spi[];
uwe6764e922010-09-03 18:21:21 +0000481#endif
482
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000483/* nicintel_eeprom.c */
484#if CONFIG_NICINTEL_EEPROM == 1
485int nicintel_ee_init(void);
486extern const struct dev_entry nics_intel_ee[];
487#endif
488
hailfingerfb1f31f2010-12-03 14:48:11 +0000489/* ogp_spi.c */
490#if CONFIG_OGP_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700491int ogp_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100492extern const struct dev_entry ogp_spi[];
hailfingerfb1f31f2010-12-03 14:48:11 +0000493#endif
494
hailfinger935365d2011-02-04 21:37:59 +0000495/* satamv.c */
496#if CONFIG_SATAMV == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700497int satamv_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100498extern const struct dev_entry satas_mv[];
hailfinger935365d2011-02-04 21:37:59 +0000499#endif
500
hailfinger428f6852010-07-27 22:41:39 +0000501/* satasii.c */
502#if CONFIG_SATASII == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700503int satasii_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100504extern const struct dev_entry satas_sii[];
hailfinger428f6852010-07-27 22:41:39 +0000505#endif
506
507/* atahpt.c */
508#if CONFIG_ATAHPT == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700509int atahpt_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100510extern const struct dev_entry ata_hpt[];
hailfinger428f6852010-07-27 22:41:39 +0000511#endif
512
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000513/* atavia.c */
514#if CONFIG_ATAVIA == 1
515int atavia_init(void);
516void *atavia_map(const char *descr, uintptr_t phys_addr, size_t len);
517extern const struct dev_entry ata_via[];
518#endif
519
520/* atapromise.c */
521#if CONFIG_ATAPROMISE == 1
522int atapromise_init(void);
523void *atapromise_map(const char *descr, uintptr_t phys_addr, size_t len);
524extern const struct dev_entry ata_promise[];
525#endif
526
527/* it8212.c */
528#if CONFIG_IT8212 == 1
529int it8212_init(void);
530extern const struct dev_entry devs_it8212[];
531#endif
532
hailfinger428f6852010-07-27 22:41:39 +0000533/* ft2232_spi.c */
hailfinger888410e2010-07-29 15:54:53 +0000534#if CONFIG_FT2232_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700535int ft2232_spi_init(void);
Nikolai Artemievc347a852020-04-29 12:17:08 +1000536extern const struct dev_entry devs_ft2232spi[];
hailfinger888410e2010-07-29 15:54:53 +0000537#endif
hailfinger428f6852010-07-27 22:41:39 +0000538
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000539/* usbblaster_spi.c */
540#if CONFIG_USBBLASTER_SPI == 1
541int usbblaster_spi_init(void);
542extern const struct dev_entry devs_usbblasterspi[];
543#endif
544
545/* mstarddc_spi.c */
546#if CONFIG_MSTARDDC_SPI == 1
547int mstarddc_spi_init(void);
548#endif
549
550/* pickit2_spi.c */
551#if CONFIG_PICKIT2_SPI == 1
552int pickit2_spi_init(void);
553extern const struct dev_entry devs_pickit2_spi[];
554#endif
555
556/* stlinkv3_spi.c */
557#if CONFIG_STLINKV3_SPI == 1
558int stlinkv3_spi_init(void);
559extern const struct dev_entry devs_stlinkv3_spi[];
560#endif
561
hailfinger428f6852010-07-27 22:41:39 +0000562/* rayer_spi.c */
563#if CONFIG_RAYER_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700564int rayer_spi_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000565#endif
566
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000567/* pony_spi.c */
568#if CONFIG_PONY_SPI == 1
569int pony_spi_init(void);
570#endif
571
hailfinger428f6852010-07-27 22:41:39 +0000572/* bitbang_spi.c */
Craig Hesling65eb8812019-08-01 09:33:56 -0700573int register_spi_bitbang_master(const struct bitbang_spi_master *master);
David Hendricksac1d25c2016-08-09 17:00:58 -0700574int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
hailfinger428f6852010-07-27 22:41:39 +0000575
576/* buspirate_spi.c */
hailfingere20dc562011-06-09 20:06:34 +0000577#if CONFIG_BUSPIRATE_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700578int buspirate_spi_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000579#endif
hailfinger428f6852010-07-27 22:41:39 +0000580
David Hendrickscebee892015-05-23 20:30:30 -0700581/* linux_mtd.c */
582#if CONFIG_LINUX_MTD == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700583int linux_mtd_init(void);
David Hendrickscebee892015-05-23 20:30:30 -0700584#endif
585
uwe7df6dda2011-09-03 18:37:52 +0000586/* linux_spi.c */
587#if CONFIG_LINUX_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700588int linux_spi_init(void);
uwe7df6dda2011-09-03 18:37:52 +0000589#endif
590
hailfinger428f6852010-07-27 22:41:39 +0000591/* dediprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000592#if CONFIG_DEDIPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700593int dediprog_init(void);
Edward O'Callaghanac1678b2020-07-27 15:55:45 +1000594extern const struct dev_entry devs_dediprog[];
hailfingere20dc562011-06-09 20:06:34 +0000595#endif
hailfinger428f6852010-07-27 22:41:39 +0000596
Edward O'Callaghanc24b7af2020-10-03 00:45:29 +1000597/* developerbox_spi.c */
598#if CONFIG_DEVELOPERBOX_SPI == 1
599int developerbox_spi_init(void);
600extern const struct dev_entry devs_developerbox_spi[];
601#endif
602
603/* ch341a_spi.c */
604#if CONFIG_CH341A_SPI == 1
605int ch341a_spi_init(void);
606void ch341a_spi_delay(unsigned int usecs);
607extern const struct dev_entry devs_ch341a_spi[];
608#endif
609
610/* digilent_spi.c */
611#if CONFIG_DIGILENT_SPI == 1
612int digilent_spi_init(void);
613extern const struct dev_entry devs_digilent_spi[];
614#endif
615
616/* ene_lpc.c */
617#if CONFIG_ENE_LPC == 1
618int ene_lpc_init(void);
619#endif
620
621/* jlink_spi.c */
622#if CONFIG_JLINK_SPI == 1
623int jlink_spi_init(void);
624#endif
625
626/* ni845x_spi.c */
627#if CONFIG_NI845X_SPI == 1
628int ni845x_spi_init(void);
629#endif
630
hailfinger428f6852010-07-27 22:41:39 +0000631/* flashrom.c */
632struct decode_sizes {
633 uint32_t parallel;
634 uint32_t lpc;
635 uint32_t fwh;
636 uint32_t spi;
637};
Edward O'Callaghan929b6382020-05-15 12:47:24 +1000638// FIXME: These need to be local, not global
hailfinger428f6852010-07-27 22:41:39 +0000639extern struct decode_sizes max_rom_decode;
640extern int programmer_may_write;
641extern unsigned long flashbase;
hailfinger428f6852010-07-27 22:41:39 +0000642int check_max_decode(enum chipbustype buses, uint32_t size);
stefanct52700282011-06-26 17:38:17 +0000643char *extract_programmer_param(const char *param_name);
hailfinger428f6852010-07-27 22:41:39 +0000644
hailfinger428f6852010-07-27 22:41:39 +0000645/* spi.c */
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100646extern const int spi_master_count;
mkarcher8fb57592011-05-11 17:07:02 +0000647
648#define MAX_DATA_UNSPECIFIED 0
649#define MAX_DATA_READ_UNLIMITED 64 * 1024
650#define MAX_DATA_WRITE_UNLIMITED 256
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000651
652#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Edward O'Callaghandaf990f2019-11-11 14:57:13 +1100653#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
654 register, 4BA mode switch) don't work */
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000655
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100656struct spi_master {
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000657 uint32_t features;
stefanctc5eb8a92011-11-23 09:13:48 +0000658 unsigned int max_data_read;
659 unsigned int max_data_write;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700660 int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000661 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700662 int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds);
hailfinger428f6852010-07-27 22:41:39 +0000663
Patrick Georgie39d6442017-03-22 21:23:35 +0100664 /* Optimized functions for this master */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700665 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100666 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan9cf8b7c2020-04-15 12:40:45 +1000667 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
668 const void *data;
hailfinger428f6852010-07-27 22:41:39 +0000669};
670
Craig Hesling65eb8812019-08-01 09:33:56 -0700671extern const struct spi_master *spi_master;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700672int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000673 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700674int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
675int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100676int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan20ba6152019-08-26 23:21:09 +1000677int register_spi_master(const struct spi_master *programmer);
hailfinger428f6852010-07-27 22:41:39 +0000678
Edward O'Callaghanea053772019-08-13 10:32:30 +1000679/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000680enum ich_chipset {
stefanctc035c192011-11-06 23:51:09 +0000681 CHIPSET_ICH_UNKNOWN,
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000682 CHIPSET_ICH,
683 CHIPSET_ICH2345,
Edward O'Callaghanea053772019-08-13 10:32:30 +1000684 CHIPSET_ICH6,
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000685 CHIPSET_POULSBO, /* SCH U* */
686 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000687 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Edward O'Callaghanea053772019-08-13 10:32:30 +1000688 CHIPSET_ICH7,
stefanctc035c192011-11-06 23:51:09 +0000689 CHIPSET_ICH8,
690 CHIPSET_ICH9,
691 CHIPSET_ICH10,
692 CHIPSET_5_SERIES_IBEX_PEAK,
693 CHIPSET_6_SERIES_COUGAR_POINT,
Duncan Laurie32e60552013-02-28 09:42:07 -0800694 CHIPSET_7_SERIES_PANTHER_POINT,
695 CHIPSET_8_SERIES_LYNX_POINT,
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000696 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie32e60552013-02-28 09:42:07 -0800697 CHIPSET_8_SERIES_LYNX_POINT_LP,
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000698 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie9bd2af82014-05-12 10:17:38 -0700699 CHIPSET_9_SERIES_WILDCAT_POINT,
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000700 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
701 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000702 CHIPSET_C620_SERIES_LEWISBURG,
703 CHIPSET_300_SERIES_CANNON_POINT,
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000704 CHIPSET_APOLLO_LAKE,
stefanctc035c192011-11-06 23:51:09 +0000705};
706
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000707
Edward O'Callaghanea053772019-08-13 10:32:30 +1000708/* ichspi.c */
Stefan Tauner34f6f5a2016-08-03 11:20:38 -0700709#if CONFIG_INTERNAL == 1
Vadim Bendebury622128c2018-06-21 15:50:28 -0700710
711/*
712 * This global variable is used to communicate the type of ICH found on the
713 * device. When running on non-intel platforms default value of
714 * CHIPSET_ICH_UNKNOWN is used.
715*/
Edward O'Callaghane3e30562019-09-03 13:10:58 +1000716extern enum ich_chipset g_ich_generation;
Vadim Bendebury066143d2018-07-16 18:20:33 -0700717
Edward O'Callaghanbb51dcc2020-05-27 12:22:55 +1000718int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
Edward O'Callaghan3300e4e2019-10-03 13:20:09 +1000719int via_init_spi(uint32_t mmio_base);
hailfinger428f6852010-07-27 22:41:39 +0000720
Rong Changaaa1acf2012-06-21 19:21:18 +0800721/* ene_lpc.c */
Victor Ding7fd63dc2020-08-19 23:03:23 +1000722int ene_probe_spi_flash();
ivy_jian8e0c4e52017-08-23 09:17:56 +0800723/* amd_imc.c */
724int amd_imc_shutdown(struct pci_dev *dev);
Rong Changaaa1acf2012-06-21 19:21:18 +0800725
hailfinger2b46a862011-02-28 23:58:15 +0000726/* it85spi.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700727int it85xx_spi_init(struct superio s);
728int it8518_spi_init(struct superio s);
hailfinger2b46a862011-02-28 23:58:15 +0000729
hailfinger428f6852010-07-27 22:41:39 +0000730/* it87spi.c */
731void enter_conf_mode_ite(uint16_t port);
732void exit_conf_mode_ite(uint16_t port);
hailfinger94e090c2011-04-27 14:34:08 +0000733void probe_superio_ite(void);
David Hendricksac1d25c2016-08-09 17:00:58 -0700734int init_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000735
Edward O'Callaghan14883492020-10-08 03:01:57 +1100736#if CONFIG_LINUX_MTD == 1
737/* trivial wrapper to avoid cluttering internal_init() with #if */
738static inline int try_mtd(void) { return linux_mtd_init(); };
739#else
740static inline int try_mtd(void) { return 1; };
741#endif
742
hailfingere20dc562011-06-09 20:06:34 +0000743/* mcp6x_spi.c */
744int mcp6x_spi_init(int want_spi);
745
David Hendricks46d32e32011-01-19 16:01:52 -0800746/* mec1308.c */
Victor Dinga2c921c2020-08-18 18:55:20 +1000747int mec1308_probe_spi_flash();
Edward O'Callaghan7c6ee2b2020-10-08 11:13:14 +1100748#if CONFIG_MEC1308 == 1
749int mec1308_init(void);
750#endif
David Hendricks46d32e32011-01-19 16:01:52 -0800751
hailfinger428f6852010-07-27 22:41:39 +0000752/* sb600spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000753int sb600_probe_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000754
755/* wbsio_spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000756int wbsio_check_for_spi(void);
hailfinger428f6852010-07-27 22:41:39 +0000757#endif
758
hailfingerfe7cd9e2011-11-04 21:35:26 +0000759/* opaque.c */
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000760struct opaque_master {
hailfingerfe7cd9e2011-11-04 21:35:26 +0000761 int max_data_read;
762 int max_data_write;
Edward O'Callaghan929b6382020-05-15 12:47:24 +1000763 /* Specific functions for this master */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700764 int (*probe) (struct flashctx *flash);
765 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100766 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700767 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
768 uint8_t (*read_status) (const struct flashctx *flash);
769 int (*write_status) (const struct flashctx *flash, int status);
Duncan Laurie25a4ca22019-04-25 12:08:52 -0700770 int (*check_access) (const struct flashctx *flash, unsigned int start, unsigned int len, int read);
David Hendricks5d481e12012-05-24 14:14:14 -0700771 const void *data;
hailfingerfe7cd9e2011-11-04 21:35:26 +0000772};
Craig Hesling65eb8812019-08-01 09:33:56 -0700773extern struct opaque_master *opaque_master;
774void register_opaque_master(struct opaque_master *pgm);
hailfingerfe7cd9e2011-11-04 21:35:26 +0000775
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700776/* programmer.c */
777int noop_shutdown(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100778void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700779void fallback_unmap(void *virt_addr, size_t len);
David Hendricksac1d25c2016-08-09 17:00:58 -0700780uint8_t noop_chip_readb(const struct flashctx *flash, const chipaddr addr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700781void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
782void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
783void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Stuart langleyc98e43f2020-03-26 20:27:36 +1100784void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700785uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
786uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
787void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Patrick Georgi0a9533a2017-02-03 19:28:38 +0100788struct par_master {
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700789 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
790 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
791 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Stuart langleyc98e43f2020-03-26 20:27:36 +1100792 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700793 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
794 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
795 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
796 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000797 const void *data;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700798};
Craig Hesling65eb8812019-08-01 09:33:56 -0700799extern const struct par_master *par_master;
800void register_par_master(const struct par_master *pgm, const enum chipbustype buses);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000801struct registered_master {
802 enum chipbustype buses_supported;
803 union {
804 struct par_master par;
805 struct spi_master spi;
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000806 struct opaque_master opaque;
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000807 };
808};
809extern struct registered_master registered_masters[];
810extern int registered_master_count;
811int register_master(const struct registered_master *mst);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700812
hailfinger428f6852010-07-27 22:41:39 +0000813/* serprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000814#if CONFIG_SERPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700815int serprog_init(void);
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000816void serprog_delay(unsigned int usecs);
Edward O'Callaghan62018182020-10-03 00:16:48 +1000817void *serprog_map(const char *descr, uintptr_t phys_addr, size_t len);
hailfingere20dc562011-06-09 20:06:34 +0000818#endif
hailfinger428f6852010-07-27 22:41:39 +0000819
820/* serial.c */
Kangheui Won0c485a72019-09-10 14:27:04 +1000821#if IS_WINDOWS
hailfinger428f6852010-07-27 22:41:39 +0000822typedef HANDLE fdtype;
Kangheui Won0c485a72019-09-10 14:27:04 +1000823#define SER_INV_FD INVALID_HANDLE_VALUE
hailfinger428f6852010-07-27 22:41:39 +0000824#else
825typedef int fdtype;
Kangheui Won0c485a72019-09-10 14:27:04 +1000826#define SER_INV_FD -1
hailfinger428f6852010-07-27 22:41:39 +0000827#endif
828
David Hendricksc801adb2010-12-09 16:58:56 -0800829/* wpce775x.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700830int wpce775x_probe_spi_flash(const char *name);
David Hendricksc801adb2010-12-09 16:58:56 -0800831
Simon Glasscd597032013-05-23 17:18:44 -0700832/**
833 * Probe the Google Chrome OS EC device
834 *
835 * @return 0 if found correct, non-zero if not found or error
836 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700837int cros_ec_probe_dev(void);
Simon Glasscd597032013-05-23 17:18:44 -0700838
David Hendricksac1d25c2016-08-09 17:00:58 -0700839int cros_ec_need_2nd_pass(void);
840int cros_ec_finish(void);
841int cros_ec_prepare(uint8_t *image, int size);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800842
hailfinger428f6852010-07-27 22:41:39 +0000843void sp_flush_incoming(void);
Kangheui Won0c485a72019-09-10 14:27:04 +1000844fdtype sp_openserport(char *dev, int baud);
hailfinger428f6852010-07-27 22:41:39 +0000845extern fdtype sp_fd;
Kangheui Won0c485a72019-09-10 14:27:04 +1000846int serialport_config(fdtype fd, int baud);
dhendrix0ffc2eb2011-06-14 01:35:36 +0000847int serialport_shutdown(void *data);
Kangheui Won0c485a72019-09-10 14:27:04 +1000848int serialport_write(const unsigned char *buf, unsigned int writecnt);
849int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
hailfinger428f6852010-07-27 22:41:39 +0000850int serialport_read(unsigned char *buf, unsigned int readcnt);
Kangheui Won0c485a72019-09-10 14:27:04 +1000851int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
852
853/* Serial port/pin mapping:
854
855 1 CD <-
856 2 RXD <-
857 3 TXD ->
858 4 DTR ->
859 5 GND --
860 6 DSR <-
861 7 RTS ->
862 8 CTS <-
863 9 RI <-
864*/
865enum SP_PIN {
866 PIN_CD = 1,
867 PIN_RXD,
868 PIN_TXD,
869 PIN_DTR,
870 PIN_GND,
871 PIN_DSR,
872 PIN_RTS,
873 PIN_CTS,
874 PIN_RI,
875};
876
877void sp_set_pin(enum SP_PIN pin, int val);
878int sp_get_pin(enum SP_PIN pin);
879
Edward O'Callaghandaf990f2019-11-11 14:57:13 +1100880/* spi_master feature checks */
881static inline bool spi_master_4ba(const struct flashctx *const flash)
882{
883 return flash->mst->buses_supported & BUS_SPI &&
884 flash->mst->spi.features & SPI_MASTER_4BA;
885}
886static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
887{
888 return flash->mst->buses_supported & BUS_SPI &&
889 flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES;
890}
hailfinger428f6852010-07-27 22:41:39 +0000891
Edward O'Callaghana88395f2019-02-27 18:44:04 +1100892/* usbdev.c */
893struct libusb_device_handle;
894struct libusb_context;
895struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
896 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
897struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
898 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
899
Shiyu Sun9dde7162020-04-16 17:32:55 +1000900/* lspcon_i2c_spi.c */
901#if CONFIG_LSPCON_I2C_SPI == 1
902int lspcon_i2c_spi_init(void);
903#endif
904
Edward O'Callaghan97dd9262020-03-26 00:00:41 +1100905/* realtek_mst_i2c_spi.c */
906#if CONFIG_REALTEK_MST_I2C_SPI == 1
907int realtek_mst_i2c_spi_init(void);
908#endif
909
hailfinger428f6852010-07-27 22:41:39 +0000910#endif /* !__PROGRAMMER_H__ */