blob: 90ae0ca51083768df899edd88f6016be224c3316 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001// SPDX-License-Identifier: GPL-2.0
Joe Perchesc767a542012-05-21 19:50:07 -07002#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
3
Suresh Siddha61c46282008-03-10 15:28:04 -07004#include <linux/errno.h>
5#include <linux/kernel.h>
6#include <linux/mm.h>
7#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08008#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07009#include <linux/slab.h>
10#include <linux/sched.h>
Ingo Molnar4c822692017-02-01 16:36:40 +010011#include <linux/sched/idle.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010012#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010013#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010014#include <linux/sched/task_stack.h>
Paul Gortmaker186f4362016-07-13 20:18:56 -040015#include <linux/init.h>
16#include <linux/export.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020017#include <linux/pm.h>
Thomas Gleixner162a6882015-04-03 02:01:28 +020018#include <linux/tick.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040019#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030020#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080021#include <linux/dmi.h>
22#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020023#include <linux/stackprotector.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020024#include <linux/cpuidle.h>
Yi Wang89f579c2018-11-22 10:04:09 +080025#include <linux/acpi.h>
26#include <linux/elf-randomize.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020027#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020028#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010029#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010030#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053031#include <asm/syscalls.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080032#include <linux/uaccess.h>
Len Brownb2531492014-01-15 00:37:34 -050033#include <asm/mwait.h>
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020034#include <asm/fpu/internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053035#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020036#include <asm/nmi.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070037#include <asm/tlbflush.h>
Ashok Raj8838eb62015-08-12 18:29:40 +020038#include <asm/mce.h>
Brian Gerst9fda6a02015-07-29 01:41:16 -040039#include <asm/vm86.h>
Brian Gerst7b32aea2016-08-13 12:38:18 -040040#include <asm/switch_to.h>
Andy Lutomirskib7ffc442017-02-20 08:56:14 -080041#include <asm/desc.h>
Kyle Hueye9ea1e72017-03-20 01:16:26 -070042#include <asm/prctl.h>
Thomas Gleixner885f82b2018-04-29 15:21:42 +020043#include <asm/spec-ctrl.h>
Yi Wang89f579c2018-11-22 10:04:09 +080044#include <asm/proto.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020045
Thomas Gleixnerff167012018-11-25 19:33:47 +010046#include "process.h"
47
Thomas Gleixner45046892012-05-03 09:03:01 +000048/*
49 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
50 * no more per-task TSS's. The TSS size is kept cacheline-aligned
51 * so they are allowed to end up in the .data..cacheline_aligned
52 * section. Since TSS's are completely CPU-local, we want them
53 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
54 */
Nick Desaulniers2fd9c412018-01-03 12:39:52 -080055__visible DEFINE_PER_CPU_PAGE_ALIGNED(struct tss_struct, cpu_tss_rw) = {
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080056 .x86_tss = {
Andy Lutomirski20bb8342017-11-02 00:59:13 -070057 /*
58 * .sp0 is only used when entering ring 0 from a lower
59 * privilege level. Since the init task never runs anything
60 * but ring 0 code, there is no need for a valid value here.
61 * Poison it.
62 */
63 .sp0 = (1UL << (BITS_PER_LONG-1)) + 1,
Andy Lutomirski9aaefe72017-12-04 15:07:21 +010064
Andy Lutomirski9aaefe72017-12-04 15:07:21 +010065 /*
66 * .sp1 is cpu_current_top_of_stack. The init task never
67 * runs user code, but cpu_current_top_of_stack should still
68 * be well defined before the first context switch.
69 */
70 .sp1 = TOP_OF_INIT_STACK,
Andy Lutomirski9aaefe72017-12-04 15:07:21 +010071
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080072#ifdef CONFIG_X86_32
73 .ss0 = __KERNEL_DS,
74 .ss1 = __KERNEL_CS,
75 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
76#endif
77 },
78#ifdef CONFIG_X86_32
79 /*
80 * Note that the .io_bitmap member must be extra-big. This is because
81 * the CPU will access an additional byte beyond the end of the IO
82 * permission bitmap. The extra byte must be all 1 bits, and must
83 * be within the limit.
84 */
85 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
86#endif
87};
Andy Lutomirskic482fee2017-12-04 15:07:29 +010088EXPORT_PER_CPU_SYMBOL(cpu_tss_rw);
Thomas Gleixner45046892012-05-03 09:03:01 +000089
Andy Lutomirskib7ceaec2017-02-22 07:36:16 -080090DEFINE_PER_CPU(bool, __tss_limit_invalid);
91EXPORT_PER_CPU_SYMBOL_GPL(__tss_limit_invalid);
Andy Lutomirskib7ffc442017-02-20 08:56:14 -080092
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070093/*
94 * this gets called so that we can store lazy state into memory and copy the
95 * current task into the new thread.
96 */
Suresh Siddha61c46282008-03-10 15:28:04 -070097int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
98{
Ingo Molnar5aaeb5c2015-07-17 12:28:12 +020099 memcpy(dst, src, arch_task_struct_size);
Andy Lutomirski2459ee82015-10-30 22:42:46 -0700100#ifdef CONFIG_VM86
101 dst->thread.vm86 = NULL;
102#endif
Oleg Nesterovf1853502014-09-02 19:57:23 +0200103
Ingo Molnarc69e0982015-04-24 02:07:15 +0200104 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
Suresh Siddha61c46282008-03-10 15:28:04 -0700105}
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200106
Thomas Gleixner00dba562008-06-09 18:35:28 +0200107/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800108 * Free current thread data structures etc..
109 */
Jiri Slabye6464692016-05-20 17:00:20 -0700110void exit_thread(struct task_struct *tsk)
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800111{
Jiri Slabye6464692016-05-20 17:00:20 -0700112 struct thread_struct *t = &tsk->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +0100113 unsigned long *bp = t->io_bitmap_ptr;
Ingo Molnarca6787b2015-04-23 12:33:50 +0200114 struct fpu *fpu = &t->fpu;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800115
Thomas Gleixner250981e2009-03-16 13:07:21 +0100116 if (bp) {
Andy Lutomirskic482fee2017-12-04 15:07:29 +0100117 struct tss_struct *tss = &per_cpu(cpu_tss_rw, get_cpu());
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800118
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800119 t->io_bitmap_ptr = NULL;
120 clear_thread_flag(TIF_IO_BITMAP);
121 /*
122 * Careful, clear this in the TSS too:
123 */
124 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
125 t->io_bitmap_max = 0;
126 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100127 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800128 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700129
Brian Gerst9fda6a02015-07-29 01:41:16 -0400130 free_vm86(t);
131
Ingo Molnar50338612015-04-29 19:04:31 +0200132 fpu__drop(fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800133}
134
135void flush_thread(void)
136{
137 struct task_struct *tsk = current;
138
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200139 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800140 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Oleg Nesterov110d7f72015-01-19 19:52:12 +0100141
Ingo Molnar04c8e012015-04-29 20:35:33 +0200142 fpu__clear(&tsk->thread.fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800143}
144
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800145void disable_TSC(void)
146{
147 preempt_disable();
148 if (!test_and_set_thread_flag(TIF_NOTSC))
149 /*
150 * Must flip the CPU state synchronously with
151 * TIF_NOTSC in the current running context.
152 */
Thomas Gleixner5a920152017-02-14 00:11:04 -0800153 cr4_set_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800154 preempt_enable();
155}
156
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800157static void enable_TSC(void)
158{
159 preempt_disable();
160 if (test_and_clear_thread_flag(TIF_NOTSC))
161 /*
162 * Must flip the CPU state synchronously with
163 * TIF_NOTSC in the current running context.
164 */
Thomas Gleixner5a920152017-02-14 00:11:04 -0800165 cr4_clear_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800166 preempt_enable();
167}
168
169int get_tsc_mode(unsigned long adr)
170{
171 unsigned int val;
172
173 if (test_thread_flag(TIF_NOTSC))
174 val = PR_TSC_SIGSEGV;
175 else
176 val = PR_TSC_ENABLE;
177
178 return put_user(val, (unsigned int __user *)adr);
179}
180
181int set_tsc_mode(unsigned int val)
182{
183 if (val == PR_TSC_SIGSEGV)
184 disable_TSC();
185 else if (val == PR_TSC_ENABLE)
186 enable_TSC();
187 else
188 return -EINVAL;
189
190 return 0;
191}
192
Kyle Hueye9ea1e72017-03-20 01:16:26 -0700193DEFINE_PER_CPU(u64, msr_misc_features_shadow);
194
195static void set_cpuid_faulting(bool on)
196{
197 u64 msrval;
198
199 msrval = this_cpu_read(msr_misc_features_shadow);
200 msrval &= ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT;
201 msrval |= (on << MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT);
202 this_cpu_write(msr_misc_features_shadow, msrval);
203 wrmsrl(MSR_MISC_FEATURES_ENABLES, msrval);
204}
205
206static void disable_cpuid(void)
207{
208 preempt_disable();
209 if (!test_and_set_thread_flag(TIF_NOCPUID)) {
210 /*
211 * Must flip the CPU state synchronously with
212 * TIF_NOCPUID in the current running context.
213 */
214 set_cpuid_faulting(true);
215 }
216 preempt_enable();
217}
218
219static void enable_cpuid(void)
220{
221 preempt_disable();
222 if (test_and_clear_thread_flag(TIF_NOCPUID)) {
223 /*
224 * Must flip the CPU state synchronously with
225 * TIF_NOCPUID in the current running context.
226 */
227 set_cpuid_faulting(false);
228 }
229 preempt_enable();
230}
231
232static int get_cpuid_mode(void)
233{
234 return !test_thread_flag(TIF_NOCPUID);
235}
236
237static int set_cpuid_mode(struct task_struct *task, unsigned long cpuid_enabled)
238{
239 if (!static_cpu_has(X86_FEATURE_CPUID_FAULT))
240 return -ENODEV;
241
242 if (cpuid_enabled)
243 enable_cpuid();
244 else
245 disable_cpuid();
246
247 return 0;
248}
249
250/*
251 * Called immediately after a successful exec.
252 */
253void arch_setup_new_exec(void)
254{
255 /* If cpuid was previously disabled for this task, re-enable it. */
256 if (test_thread_flag(TIF_NOCPUID))
257 enable_cpuid();
258}
259
Thomas Gleixnerff167012018-11-25 19:33:47 +0100260static inline void switch_to_bitmap(struct thread_struct *prev,
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800261 struct thread_struct *next,
262 unsigned long tifp, unsigned long tifn)
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800263{
Thomas Gleixnerff167012018-11-25 19:33:47 +0100264 struct tss_struct *tss = this_cpu_ptr(&cpu_tss_rw);
265
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800266 if (tifn & _TIF_IO_BITMAP) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800267 /*
268 * Copy the relevant range of the IO bitmap.
269 * Normally this is 128 bytes or less:
270 */
271 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
272 max(prev->io_bitmap_max, next->io_bitmap_max));
Andy Lutomirskib7ffc442017-02-20 08:56:14 -0800273 /*
274 * Make sure that the TSS limit is correct for the CPU
275 * to notice the IO bitmap.
276 */
Andy Lutomirskib7ceaec2017-02-22 07:36:16 -0800277 refresh_tss_limit();
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800278 } else if (tifp & _TIF_IO_BITMAP) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800279 /*
280 * Clear any possible leftover bits:
281 */
282 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
283 }
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800284}
285
Thomas Gleixner1f50ddb2018-05-09 21:53:09 +0200286#ifdef CONFIG_SMP
287
288struct ssb_state {
289 struct ssb_state *shared_state;
290 raw_spinlock_t lock;
291 unsigned int disable_state;
292 unsigned long local_state;
293};
294
295#define LSTATE_SSB 0
296
297static DEFINE_PER_CPU(struct ssb_state, ssb_state);
298
299void speculative_store_bypass_ht_init(void)
300{
301 struct ssb_state *st = this_cpu_ptr(&ssb_state);
302 unsigned int this_cpu = smp_processor_id();
303 unsigned int cpu;
304
305 st->local_state = 0;
306
307 /*
308 * Shared state setup happens once on the first bringup
309 * of the CPU. It's not destroyed on CPU hotunplug.
310 */
311 if (st->shared_state)
312 return;
313
314 raw_spin_lock_init(&st->lock);
315
316 /*
317 * Go over HT siblings and check whether one of them has set up the
318 * shared state pointer already.
319 */
320 for_each_cpu(cpu, topology_sibling_cpumask(this_cpu)) {
321 if (cpu == this_cpu)
322 continue;
323
324 if (!per_cpu(ssb_state, cpu).shared_state)
325 continue;
326
327 /* Link it to the state of the sibling: */
328 st->shared_state = per_cpu(ssb_state, cpu).shared_state;
329 return;
330 }
331
332 /*
333 * First HT sibling to come up on the core. Link shared state of
334 * the first HT sibling to itself. The siblings on the same core
335 * which come up later will see the shared state pointer and link
336 * themself to the state of this CPU.
337 */
338 st->shared_state = st;
339}
340
341/*
342 * Logic is: First HT sibling enables SSBD for both siblings in the core
343 * and last sibling to disable it, disables it for the whole core. This how
344 * MSR_SPEC_CTRL works in "hardware":
345 *
346 * CORE_SPEC_CTRL = THREAD0_SPEC_CTRL | THREAD1_SPEC_CTRL
347 */
348static __always_inline void amd_set_core_ssb_state(unsigned long tifn)
349{
350 struct ssb_state *st = this_cpu_ptr(&ssb_state);
351 u64 msr = x86_amd_ls_cfg_base;
352
353 if (!static_cpu_has(X86_FEATURE_ZEN)) {
354 msr |= ssbd_tif_to_amd_ls_cfg(tifn);
355 wrmsrl(MSR_AMD64_LS_CFG, msr);
356 return;
357 }
358
359 if (tifn & _TIF_SSBD) {
360 /*
361 * Since this can race with prctl(), block reentry on the
362 * same CPU.
363 */
364 if (__test_and_set_bit(LSTATE_SSB, &st->local_state))
365 return;
366
367 msr |= x86_amd_ls_cfg_ssbd_mask;
368
369 raw_spin_lock(&st->shared_state->lock);
370 /* First sibling enables SSBD: */
371 if (!st->shared_state->disable_state)
372 wrmsrl(MSR_AMD64_LS_CFG, msr);
373 st->shared_state->disable_state++;
374 raw_spin_unlock(&st->shared_state->lock);
375 } else {
376 if (!__test_and_clear_bit(LSTATE_SSB, &st->local_state))
377 return;
378
379 raw_spin_lock(&st->shared_state->lock);
380 st->shared_state->disable_state--;
381 if (!st->shared_state->disable_state)
382 wrmsrl(MSR_AMD64_LS_CFG, msr);
383 raw_spin_unlock(&st->shared_state->lock);
384 }
385}
386#else
387static __always_inline void amd_set_core_ssb_state(unsigned long tifn)
388{
389 u64 msr = x86_amd_ls_cfg_base | ssbd_tif_to_amd_ls_cfg(tifn);
390
391 wrmsrl(MSR_AMD64_LS_CFG, msr);
392}
393#endif
394
Tom Lendacky11fb0682018-05-17 17:09:18 +0200395static __always_inline void amd_set_ssb_virt_state(unsigned long tifn)
396{
397 /*
398 * SSBD has the same definition in SPEC_CTRL and VIRT_SPEC_CTRL,
399 * so ssbd_tif_to_spec_ctrl() just works.
400 */
401 wrmsrl(MSR_AMD64_VIRT_SPEC_CTRL, ssbd_tif_to_spec_ctrl(tifn));
402}
403
Tim Chen01daf562018-11-25 19:33:35 +0100404/*
405 * Update the MSRs managing speculation control, during context switch.
406 *
407 * tifp: Previous task's thread flags
408 * tifn: Next task's thread flags
409 */
410static __always_inline void __speculation_ctrl_update(unsigned long tifp,
411 unsigned long tifn)
Thomas Gleixner1f50ddb2018-05-09 21:53:09 +0200412{
Tim Chen5bfbe3a2018-11-25 19:33:46 +0100413 unsigned long tif_diff = tifp ^ tifn;
Tim Chen01daf562018-11-25 19:33:35 +0100414 u64 msr = x86_spec_ctrl_base;
415 bool updmsr = false;
Thomas Gleixner1f50ddb2018-05-09 21:53:09 +0200416
Tim Chen5bfbe3a2018-11-25 19:33:46 +0100417 /*
418 * If TIF_SSBD is different, select the proper mitigation
419 * method. Note that if SSBD mitigation is disabled or permanentely
420 * enabled this branch can't be taken because nothing can set
421 * TIF_SSBD.
422 */
423 if (tif_diff & _TIF_SSBD) {
Tim Chen01daf562018-11-25 19:33:35 +0100424 if (static_cpu_has(X86_FEATURE_VIRT_SSBD)) {
425 amd_set_ssb_virt_state(tifn);
426 } else if (static_cpu_has(X86_FEATURE_LS_CFG_SSBD)) {
427 amd_set_core_ssb_state(tifn);
428 } else if (static_cpu_has(X86_FEATURE_SPEC_CTRL_SSBD) ||
429 static_cpu_has(X86_FEATURE_AMD_SSBD)) {
430 msr |= ssbd_tif_to_spec_ctrl(tifn);
431 updmsr = true;
432 }
433 }
Thomas Gleixner1f50ddb2018-05-09 21:53:09 +0200434
Tim Chen5bfbe3a2018-11-25 19:33:46 +0100435 /*
436 * Only evaluate TIF_SPEC_IB if conditional STIBP is enabled,
437 * otherwise avoid the MSR write.
438 */
439 if (IS_ENABLED(CONFIG_SMP) &&
440 static_branch_unlikely(&switch_to_cond_stibp)) {
441 updmsr |= !!(tif_diff & _TIF_SPEC_IB);
442 msr |= stibp_tif_to_spec_ctrl(tifn);
443 }
444
Tim Chen01daf562018-11-25 19:33:35 +0100445 if (updmsr)
446 wrmsrl(MSR_IA32_SPEC_CTRL, msr);
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800447}
448
Thomas Gleixner6d991ba2018-11-28 10:56:57 +0100449static unsigned long speculation_ctrl_update_tif(struct task_struct *tsk)
Thomas Gleixner885f82b2018-04-29 15:21:42 +0200450{
Thomas Gleixner6d991ba2018-11-28 10:56:57 +0100451 if (test_and_clear_tsk_thread_flag(tsk, TIF_SPEC_FORCE_UPDATE)) {
452 if (task_spec_ssb_disable(tsk))
453 set_tsk_thread_flag(tsk, TIF_SSBD);
454 else
455 clear_tsk_thread_flag(tsk, TIF_SSBD);
Thomas Gleixner9137bb22018-11-25 19:33:53 +0100456
457 if (task_spec_ib_disable(tsk))
458 set_tsk_thread_flag(tsk, TIF_SPEC_IB);
459 else
460 clear_tsk_thread_flag(tsk, TIF_SPEC_IB);
Thomas Gleixner6d991ba2018-11-28 10:56:57 +0100461 }
462 /* Return the updated threadinfo flags*/
463 return task_thread_info(tsk)->flags;
Thomas Gleixner885f82b2018-04-29 15:21:42 +0200464}
465
Thomas Gleixner26c4d752018-11-25 19:33:34 +0100466void speculation_ctrl_update(unsigned long tif)
Thomas Gleixner885f82b2018-04-29 15:21:42 +0200467{
Tim Chen01daf562018-11-25 19:33:35 +0100468 /* Forced update. Make sure all relevant TIF flags are different */
Thomas Gleixner1f50ddb2018-05-09 21:53:09 +0200469 preempt_disable();
Tim Chen01daf562018-11-25 19:33:35 +0100470 __speculation_ctrl_update(~tif, tif);
Thomas Gleixner1f50ddb2018-05-09 21:53:09 +0200471 preempt_enable();
Thomas Gleixner885f82b2018-04-29 15:21:42 +0200472}
473
Thomas Gleixner6d991ba2018-11-28 10:56:57 +0100474/* Called from seccomp/prctl update */
475void speculation_ctrl_update_current(void)
476{
477 preempt_disable();
478 speculation_ctrl_update(speculation_ctrl_update_tif(current));
479 preempt_enable();
480}
481
Thomas Gleixnerff167012018-11-25 19:33:47 +0100482void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p)
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800483{
484 struct thread_struct *prev, *next;
485 unsigned long tifp, tifn;
486
487 prev = &prev_p->thread;
488 next = &next_p->thread;
489
490 tifn = READ_ONCE(task_thread_info(next_p)->flags);
491 tifp = READ_ONCE(task_thread_info(prev_p)->flags);
Thomas Gleixnerff167012018-11-25 19:33:47 +0100492 switch_to_bitmap(prev, next, tifp, tifn);
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800493
Avi Kivity7c68af62009-09-19 09:40:22 +0300494 propagate_user_return_notify(prev_p, next_p);
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800495
Kyle Hueyb9894a22017-02-14 00:11:03 -0800496 if ((tifp & _TIF_BLOCKSTEP || tifn & _TIF_BLOCKSTEP) &&
497 arch_has_block_step()) {
498 unsigned long debugctl, msk;
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800499
Kyle Hueyb9894a22017-02-14 00:11:03 -0800500 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800501 debugctl &= ~DEBUGCTLMSR_BTF;
Kyle Hueyb9894a22017-02-14 00:11:03 -0800502 msk = tifn & _TIF_BLOCKSTEP;
503 debugctl |= (msk >> TIF_BLOCKSTEP) << DEBUGCTLMSR_BTF_SHIFT;
504 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800505 }
506
Thomas Gleixner5a920152017-02-14 00:11:04 -0800507 if ((tifp ^ tifn) & _TIF_NOTSC)
Nadav Amit9d0b6232017-11-24 19:29:07 -0800508 cr4_toggle_bits_irqsoff(X86_CR4_TSD);
Kyle Hueye9ea1e72017-03-20 01:16:26 -0700509
510 if ((tifp ^ tifn) & _TIF_NOCPUID)
511 set_cpuid_faulting(!!(tifn & _TIF_NOCPUID));
Thomas Gleixner885f82b2018-04-29 15:21:42 +0200512
Thomas Gleixner6d991ba2018-11-28 10:56:57 +0100513 if (likely(!((tifp | tifn) & _TIF_SPEC_FORCE_UPDATE))) {
514 __speculation_ctrl_update(tifp, tifn);
515 } else {
516 speculation_ctrl_update_tif(prev_p);
517 tifn = speculation_ctrl_update_tif(next_p);
518
519 /* Enforce MSR update to ensure consistent state */
520 __speculation_ctrl_update(~tifn, tifn);
521 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800522}
523
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500524/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200525 * Idle related variables and functions
526 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100527unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200528EXPORT_SYMBOL(boot_option_idle_override);
529
Len Browna476bda2013-02-09 21:45:03 -0500530static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200531
Richard Weinberger90e24012012-03-25 23:00:04 +0200532#ifndef CONFIG_SMP
533static inline void play_dead(void)
534{
535 BUG();
536}
537#endif
538
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100539void arch_cpu_idle_enter(void)
540{
Thomas Gleixner6a369582016-12-13 13:14:17 +0000541 tsc_verify_tsc_adjust(false);
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100542 local_touch_nmi();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100543}
Richard Weinberger90e24012012-03-25 23:00:04 +0200544
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100545void arch_cpu_idle_dead(void)
546{
547 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200548}
549
Thomas Gleixner00dba562008-06-09 18:35:28 +0200550/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100551 * Called from the generic idle code.
552 */
553void arch_cpu_idle(void)
554{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500555 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100556}
557
558/*
559 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200560 */
Chris Metcalf6727ad92016-10-07 17:02:55 -0700561void __cpuidle default_idle(void)
Thomas Gleixner00dba562008-06-09 18:35:28 +0200562{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200563 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100564 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200565 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200566}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700567#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200568EXPORT_SYMBOL(default_idle);
569#endif
570
Len Brown6a377dd2013-02-09 23:08:07 -0500571#ifdef CONFIG_XEN
572bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500573{
Len Browna476bda2013-02-09 21:45:03 -0500574 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500575
Len Browna476bda2013-02-09 21:45:03 -0500576 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500577
578 return ret;
579}
Len Brown6a377dd2013-02-09 23:08:07 -0500580#endif
Tom Lendackybba4ed02017-07-17 16:10:28 -0500581
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100582void stop_this_cpu(void *dummy)
583{
584 local_irq_disable();
585 /*
586 * Remove this CPU:
587 */
Rusty Russell4f062892009-03-13 14:49:54 +1030588 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100589 disable_local_APIC();
Ashok Raj8838eb62015-08-12 18:29:40 +0200590 mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100591
Tom Lendackyf23d74f2018-01-17 17:41:41 -0600592 /*
593 * Use wbinvd on processors that support SME. This provides support
594 * for performing a successful kexec when going from SME inactive
595 * to SME active (or vice-versa). The cache must be cleared so that
596 * if there are entries with the same physical address, both with and
597 * without the encryption bit, they don't race each other when flushed
598 * and potentially end up with the wrong entry being committed to
599 * memory.
600 */
601 if (boot_cpu_has(X86_FEATURE_SME))
602 native_wbinvd();
Tom Lendackybba4ed02017-07-17 16:10:28 -0500603 for (;;) {
604 /*
Tom Lendackyf23d74f2018-01-17 17:41:41 -0600605 * Use native_halt() so that memory contents don't change
606 * (stack usage and variables) after possibly issuing the
607 * native_wbinvd() above.
Tom Lendackybba4ed02017-07-17 16:10:28 -0500608 */
Tom Lendackyf23d74f2018-01-17 17:41:41 -0600609 native_halt();
Tom Lendackybba4ed02017-07-17 16:10:28 -0500610 }
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200611}
612
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200613/*
Borislav Petkov07c94a32016-12-09 19:29:11 +0100614 * AMD Erratum 400 aware idle routine. We handle it the same way as C3 power
615 * states (local apic timer and TSC stop).
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200616 */
Len Brown02c68a02011-04-01 16:59:53 -0400617static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200618{
Borislav Petkov07c94a32016-12-09 19:29:11 +0100619 /*
620 * We cannot use static_cpu_has_bug() here because X86_BUG_AMD_APIC_C1E
621 * gets set after static_cpu_has() places have been converted via
622 * alternatives.
623 */
624 if (!boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
625 default_idle();
626 return;
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200627 }
628
Borislav Petkov07c94a32016-12-09 19:29:11 +0100629 tick_broadcast_enter();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200630
Borislav Petkov07c94a32016-12-09 19:29:11 +0100631 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200632
Borislav Petkov07c94a32016-12-09 19:29:11 +0100633 /*
634 * The switch back from broadcast mode needs to be called with
635 * interrupts disabled.
636 */
637 local_irq_disable();
638 tick_broadcast_exit();
639 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200640}
641
Len Brownb2531492014-01-15 00:37:34 -0500642/*
643 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
644 * We can't rely on cpuidle installing MWAIT, because it will not load
645 * on systems that support only C1 -- so the boot default must be MWAIT.
646 *
647 * Some AMD machines are the opposite, they depend on using HALT.
648 *
649 * So for default C1, which is used during boot until cpuidle loads,
650 * use MWAIT-C1 on Intel HW that has it, else use HALT.
651 */
652static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
653{
654 if (c->x86_vendor != X86_VENDOR_INTEL)
655 return 0;
656
Peter Zijlstra08e237f2016-07-18 11:41:10 -0700657 if (!cpu_has(c, X86_FEATURE_MWAIT) || static_cpu_has_bug(X86_BUG_MONITOR))
Len Brownb2531492014-01-15 00:37:34 -0500658 return 0;
659
660 return 1;
661}
662
663/*
Huang Rui0fb03282015-05-26 10:28:09 +0200664 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
665 * with interrupts enabled and no flags, which is backwards compatible with the
666 * original MWAIT implementation.
Len Brownb2531492014-01-15 00:37:34 -0500667 */
Chris Metcalf6727ad92016-10-07 17:02:55 -0700668static __cpuidle void mwait_idle(void)
Len Brownb2531492014-01-15 00:37:34 -0500669{
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100670 if (!current_set_polling_and_test()) {
Jisheng Zhange43d0182015-08-20 12:54:39 +0800671 trace_cpu_idle_rcuidle(1, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100672 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
Michael S. Tsirkinca598092016-01-28 19:02:51 +0200673 mb(); /* quirk */
Len Brownb2531492014-01-15 00:37:34 -0500674 clflush((void *)&current_thread_info()->flags);
Michael S. Tsirkinca598092016-01-28 19:02:51 +0200675 mb(); /* quirk */
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100676 }
Len Brownb2531492014-01-15 00:37:34 -0500677
678 __monitor((void *)&current_thread_info()->flags, 0, 0);
Len Brownb2531492014-01-15 00:37:34 -0500679 if (!need_resched())
680 __sti_mwait(0, 0);
681 else
682 local_irq_enable();
Jisheng Zhange43d0182015-08-20 12:54:39 +0800683 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100684 } else {
Len Brownb2531492014-01-15 00:37:34 -0500685 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100686 }
687 __current_clr_polling();
Len Brownb2531492014-01-15 00:37:34 -0500688}
689
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400690void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200691{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100692#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100693 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700694 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200695#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100696 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200697 return;
698
Thomas Gleixner3344ed32016-12-09 19:29:09 +0100699 if (boot_cpu_has_bug(X86_BUG_AMD_E400)) {
Joe Perchesc767a542012-05-21 19:50:07 -0700700 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500701 x86_idle = amd_e400_idle;
Len Brownb2531492014-01-15 00:37:34 -0500702 } else if (prefer_mwait_c1_over_halt(c)) {
703 pr_info("using mwait in idle threads\n");
704 x86_idle = mwait_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200705 } else
Len Browna476bda2013-02-09 21:45:03 -0500706 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200707}
708
Borislav Petkov07c94a32016-12-09 19:29:11 +0100709void amd_e400_c1e_apic_setup(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030710{
Borislav Petkov07c94a32016-12-09 19:29:11 +0100711 if (boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
712 pr_info("Switch to broadcast mode on CPU%d\n", smp_processor_id());
713 local_irq_disable();
714 tick_broadcast_force();
715 local_irq_enable();
716 }
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030717}
718
Thomas Gleixnere7ff3a42016-12-09 19:29:10 +0100719void __init arch_post_acpi_subsys_init(void)
720{
721 u32 lo, hi;
722
723 if (!boot_cpu_has_bug(X86_BUG_AMD_E400))
724 return;
725
726 /*
727 * AMD E400 detection needs to happen after ACPI has been enabled. If
728 * the machine is affected K8_INTP_C1E_ACTIVE_MASK bits are set in
729 * MSR_K8_INT_PENDING_MSG.
730 */
731 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
732 if (!(lo & K8_INTP_C1E_ACTIVE_MASK))
733 return;
734
735 boot_cpu_set_bug(X86_BUG_AMD_APIC_C1E);
736
737 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
738 mark_tsc_unstable("TSC halt in AMD C1E");
739 pr_info("System has AMD C1E enabled\n");
740}
741
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200742static int __init idle_setup(char *str)
743{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400744 if (!str)
745 return -EINVAL;
746
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200747 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700748 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100749 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100750 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100751 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800752 /*
753 * When the boot option of idle=halt is added, halt is
754 * forced to be used for CPU idle. In such case CPU C2/C3
755 * won't be used again.
756 * To continue to load the CPU idle driver, don't touch
757 * the boot_option_idle_override.
758 */
Len Browna476bda2013-02-09 21:45:03 -0500759 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100760 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800761 } else if (!strcmp(str, "nomwait")) {
762 /*
763 * If the boot option of "idle=nomwait" is added,
764 * it means that mwait will be disabled for CPU C2/C3
765 * states. In such case it won't touch the variable
766 * of boot_option_idle_override.
767 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100768 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800769 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200770 return -1;
771
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200772 return 0;
773}
774early_param("idle", idle_setup);
775
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400776unsigned long arch_align_stack(unsigned long sp)
777{
778 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
779 sp -= get_random_int() % 8192;
780 return sp & ~0xf;
781}
782
783unsigned long arch_randomize_brk(struct mm_struct *mm)
784{
Jason Cooper9c6f0902016-10-11 13:53:56 -0700785 return randomize_page(mm->brk, 0x02000000);
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400786}
787
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000788/*
789 * Called from fs/proc with a reference on @p to find the function
790 * which called into schedule(). This needs to be done carefully
791 * because the task might wake up and we might look at a stack
792 * changing under us.
793 */
794unsigned long get_wchan(struct task_struct *p)
795{
Andy Lutomirski74327a32016-09-15 22:45:46 -0700796 unsigned long start, bottom, top, sp, fp, ip, ret = 0;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000797 int count = 0;
798
Yafang Shao6e662ae2018-11-21 19:12:14 +0800799 if (p == current || p->state == TASK_RUNNING)
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000800 return 0;
801
Andy Lutomirski74327a32016-09-15 22:45:46 -0700802 if (!try_get_task_stack(p))
803 return 0;
804
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000805 start = (unsigned long)task_stack_page(p);
806 if (!start)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700807 goto out;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000808
809 /*
810 * Layout of the stack page:
811 *
812 * ----------- topmax = start + THREAD_SIZE - sizeof(unsigned long)
813 * PADDING
814 * ----------- top = topmax - TOP_OF_KERNEL_STACK_PADDING
815 * stack
Andy Lutomirski15f4eae2016-09-13 14:29:25 -0700816 * ----------- bottom = start
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000817 *
818 * The tasks stack pointer points at the location where the
819 * framepointer is stored. The data on the stack is:
820 * ... IP FP ... IP FP
821 *
822 * We need to read FP and IP, so we need to adjust the upper
823 * bound by another unsigned long.
824 */
825 top = start + THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;
826 top -= 2 * sizeof(unsigned long);
Andy Lutomirski15f4eae2016-09-13 14:29:25 -0700827 bottom = start;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000828
829 sp = READ_ONCE(p->thread.sp);
830 if (sp < bottom || sp > top)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700831 goto out;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000832
Brian Gerst7b32aea2016-08-13 12:38:18 -0400833 fp = READ_ONCE_NOCHECK(((struct inactive_task_frame *)sp)->bp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000834 do {
835 if (fp < bottom || fp > top)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700836 goto out;
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300837 ip = READ_ONCE_NOCHECK(*(unsigned long *)(fp + sizeof(unsigned long)));
Andy Lutomirski74327a32016-09-15 22:45:46 -0700838 if (!in_sched_functions(ip)) {
839 ret = ip;
840 goto out;
841 }
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300842 fp = READ_ONCE_NOCHECK(*(unsigned long *)fp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000843 } while (count++ < 16 && p->state != TASK_RUNNING);
Andy Lutomirski74327a32016-09-15 22:45:46 -0700844
845out:
846 put_task_stack(p);
847 return ret;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000848}
Kyle Hueyb0b9b012017-03-20 01:16:23 -0700849
850long do_arch_prctl_common(struct task_struct *task, int option,
851 unsigned long cpuid_enabled)
852{
Kyle Hueye9ea1e72017-03-20 01:16:26 -0700853 switch (option) {
854 case ARCH_GET_CPUID:
855 return get_cpuid_mode();
856 case ARCH_SET_CPUID:
857 return set_cpuid_mode(task, cpuid_enabled);
858 }
859
Kyle Hueyb0b9b012017-03-20 01:16:23 -0700860 return -EINVAL;
861}