blob: c27cad7267655c3794972344adf0b7924e38c138 [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020010#include <linux/module.h>
11#include <linux/pm.h>
Thomas Gleixner162a6882015-04-03 02:01:28 +020012#include <linux/tick.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040013#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030014#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080015#include <linux/dmi.h>
16#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020017#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020020#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020021#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010022#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010023#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053024#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080025#include <asm/idle.h>
26#include <asm/uaccess.h>
Len Brownb2531492014-01-15 00:37:34 -050027#include <asm/mwait.h>
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020028#include <asm/fpu/internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053029#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020030#include <asm/nmi.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070031#include <asm/tlbflush.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020032
Thomas Gleixner45046892012-05-03 09:03:01 +000033/*
34 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
35 * no more per-task TSS's. The TSS size is kept cacheline-aligned
36 * so they are allowed to end up in the .data..cacheline_aligned
37 * section. Since TSS's are completely CPU-local, we want them
38 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
39 */
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080040__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
41 .x86_tss = {
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -070042 .sp0 = TOP_OF_INIT_STACK,
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080043#ifdef CONFIG_X86_32
44 .ss0 = __KERNEL_DS,
45 .ss1 = __KERNEL_CS,
46 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
47#endif
48 },
49#ifdef CONFIG_X86_32
50 /*
51 * Note that the .io_bitmap member must be extra-big. This is because
52 * the CPU will access an additional byte beyond the end of the IO
53 * permission bitmap. The extra byte must be all 1 bits, and must
54 * be within the limit.
55 */
56 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
57#endif
58};
Marc Dionnede71ad22015-05-04 15:16:44 -030059EXPORT_PER_CPU_SYMBOL(cpu_tss);
Thomas Gleixner45046892012-05-03 09:03:01 +000060
Richard Weinberger90e24012012-03-25 23:00:04 +020061#ifdef CONFIG_X86_64
62static DEFINE_PER_CPU(unsigned char, is_idle);
63static ATOMIC_NOTIFIER_HEAD(idle_notifier);
64
65void idle_notifier_register(struct notifier_block *n)
66{
67 atomic_notifier_chain_register(&idle_notifier, n);
68}
69EXPORT_SYMBOL_GPL(idle_notifier_register);
70
71void idle_notifier_unregister(struct notifier_block *n)
72{
73 atomic_notifier_chain_unregister(&idle_notifier, n);
74}
75EXPORT_SYMBOL_GPL(idle_notifier_unregister);
76#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080077
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070078/*
79 * this gets called so that we can store lazy state into memory and copy the
80 * current task into the new thread.
81 */
Suresh Siddha61c46282008-03-10 15:28:04 -070082int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
83{
Ingo Molnar5aaeb5c2015-07-17 12:28:12 +020084 memcpy(dst, src, arch_task_struct_size);
Oleg Nesterovf1853502014-09-02 19:57:23 +020085
Ingo Molnarc69e0982015-04-24 02:07:15 +020086 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
Suresh Siddha61c46282008-03-10 15:28:04 -070087}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020088
Thomas Gleixner00dba562008-06-09 18:35:28 +020089/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080090 * Free current thread data structures etc..
91 */
92void exit_thread(void)
93{
94 struct task_struct *me = current;
95 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +010096 unsigned long *bp = t->io_bitmap_ptr;
Ingo Molnarca6787b2015-04-23 12:33:50 +020097 struct fpu *fpu = &t->fpu;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080098
Thomas Gleixner250981e2009-03-16 13:07:21 +010099 if (bp) {
Andy Lutomirski24933b82015-03-05 19:19:05 -0800100 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800101
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800102 t->io_bitmap_ptr = NULL;
103 clear_thread_flag(TIF_IO_BITMAP);
104 /*
105 * Careful, clear this in the TSS too:
106 */
107 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
108 t->io_bitmap_max = 0;
109 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100110 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800111 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700112
Ingo Molnar50338612015-04-29 19:04:31 +0200113 fpu__drop(fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800114}
115
116void flush_thread(void)
117{
118 struct task_struct *tsk = current;
119
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200120 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800121 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Oleg Nesterov110d7f72015-01-19 19:52:12 +0100122
Ingo Molnar04c8e012015-04-29 20:35:33 +0200123 fpu__clear(&tsk->thread.fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800124}
125
126static void hard_disable_TSC(void)
127{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700128 cr4_set_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800129}
130
131void disable_TSC(void)
132{
133 preempt_disable();
134 if (!test_and_set_thread_flag(TIF_NOTSC))
135 /*
136 * Must flip the CPU state synchronously with
137 * TIF_NOTSC in the current running context.
138 */
139 hard_disable_TSC();
140 preempt_enable();
141}
142
143static void hard_enable_TSC(void)
144{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700145 cr4_clear_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800146}
147
148static void enable_TSC(void)
149{
150 preempt_disable();
151 if (test_and_clear_thread_flag(TIF_NOTSC))
152 /*
153 * Must flip the CPU state synchronously with
154 * TIF_NOTSC in the current running context.
155 */
156 hard_enable_TSC();
157 preempt_enable();
158}
159
160int get_tsc_mode(unsigned long adr)
161{
162 unsigned int val;
163
164 if (test_thread_flag(TIF_NOTSC))
165 val = PR_TSC_SIGSEGV;
166 else
167 val = PR_TSC_ENABLE;
168
169 return put_user(val, (unsigned int __user *)adr);
170}
171
172int set_tsc_mode(unsigned int val)
173{
174 if (val == PR_TSC_SIGSEGV)
175 disable_TSC();
176 else if (val == PR_TSC_ENABLE)
177 enable_TSC();
178 else
179 return -EINVAL;
180
181 return 0;
182}
183
184void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
185 struct tss_struct *tss)
186{
187 struct thread_struct *prev, *next;
188
189 prev = &prev_p->thread;
190 next = &next_p->thread;
191
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100192 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
193 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
194 unsigned long debugctl = get_debugctlmsr();
195
196 debugctl &= ~DEBUGCTLMSR_BTF;
197 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
198 debugctl |= DEBUGCTLMSR_BTF;
199
200 update_debugctlmsr(debugctl);
201 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800202
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800203 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
204 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
205 /* prev and next are different */
206 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
207 hard_disable_TSC();
208 else
209 hard_enable_TSC();
210 }
211
212 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
213 /*
214 * Copy the relevant range of the IO bitmap.
215 * Normally this is 128 bytes or less:
216 */
217 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
218 max(prev->io_bitmap_max, next->io_bitmap_max));
219 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
220 /*
221 * Clear any possible leftover bits:
222 */
223 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
224 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300225 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800226}
227
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500228/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200229 * Idle related variables and functions
230 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100231unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200232EXPORT_SYMBOL(boot_option_idle_override);
233
Len Browna476bda2013-02-09 21:45:03 -0500234static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200235
Richard Weinberger90e24012012-03-25 23:00:04 +0200236#ifndef CONFIG_SMP
237static inline void play_dead(void)
238{
239 BUG();
240}
241#endif
242
243#ifdef CONFIG_X86_64
244void enter_idle(void)
245{
Alex Shic6ae41e2012-05-11 15:35:27 +0800246 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200247 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
248}
249
250static void __exit_idle(void)
251{
252 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
253 return;
254 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
255}
256
257/* Called from interrupts to signify idle end */
258void exit_idle(void)
259{
260 /* idle loop has pid 0 */
261 if (current->pid)
262 return;
263 __exit_idle();
264}
265#endif
266
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100267void arch_cpu_idle_enter(void)
268{
269 local_touch_nmi();
270 enter_idle();
271}
Richard Weinberger90e24012012-03-25 23:00:04 +0200272
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100273void arch_cpu_idle_exit(void)
274{
275 __exit_idle();
276}
Richard Weinberger90e24012012-03-25 23:00:04 +0200277
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100278void arch_cpu_idle_dead(void)
279{
280 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200281}
282
Thomas Gleixner00dba562008-06-09 18:35:28 +0200283/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100284 * Called from the generic idle code.
285 */
286void arch_cpu_idle(void)
287{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500288 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100289}
290
291/*
292 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200293 */
294void default_idle(void)
295{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200296 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100297 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200298 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200299}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700300#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200301EXPORT_SYMBOL(default_idle);
302#endif
303
Len Brown6a377dd2013-02-09 23:08:07 -0500304#ifdef CONFIG_XEN
305bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500306{
Len Browna476bda2013-02-09 21:45:03 -0500307 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500308
Len Browna476bda2013-02-09 21:45:03 -0500309 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500310
311 return ret;
312}
Len Brown6a377dd2013-02-09 23:08:07 -0500313#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100314void stop_this_cpu(void *dummy)
315{
316 local_irq_disable();
317 /*
318 * Remove this CPU:
319 */
Rusty Russell4f062892009-03-13 14:49:54 +1030320 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100321 disable_local_APIC();
322
Len Brown27be4572013-02-10 02:28:46 -0500323 for (;;)
324 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200325}
326
Len Brown02c68a02011-04-01 16:59:53 -0400327bool amd_e400_c1e_detected;
328EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200329
Len Brown02c68a02011-04-01 16:59:53 -0400330static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200331
Len Brown02c68a02011-04-01 16:59:53 -0400332void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200333{
Len Brown02c68a02011-04-01 16:59:53 -0400334 if (amd_e400_c1e_mask != NULL)
335 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200336}
337
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200338/*
Len Brown02c68a02011-04-01 16:59:53 -0400339 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200340 * pending message MSR. If we detect C1E, then we handle it the same
341 * way as C3 power states (local apic timer and TSC stop)
342 */
Len Brown02c68a02011-04-01 16:59:53 -0400343static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200344{
Len Brown02c68a02011-04-01 16:59:53 -0400345 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200346 u32 lo, hi;
347
348 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200349
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200350 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400351 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800352 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200353 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700354 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200355 }
356 }
357
Len Brown02c68a02011-04-01 16:59:53 -0400358 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200359 int cpu = smp_processor_id();
360
Len Brown02c68a02011-04-01 16:59:53 -0400361 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
362 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner162a6882015-04-03 02:01:28 +0200363 /* Force broadcast so ACPI can not interfere. */
364 tick_broadcast_force();
Joe Perchesc767a542012-05-21 19:50:07 -0700365 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200366 }
Thomas Gleixner435c3502015-04-03 02:05:53 +0200367 tick_broadcast_enter();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200368
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200369 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200370
371 /*
372 * The switch back from broadcast mode needs to be
373 * called with interrupts disabled.
374 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200375 local_irq_disable();
Thomas Gleixner435c3502015-04-03 02:05:53 +0200376 tick_broadcast_exit();
Peter Zijlstraea811742013-09-11 12:43:13 +0200377 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200378 } else
379 default_idle();
380}
381
Len Brownb2531492014-01-15 00:37:34 -0500382/*
383 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
384 * We can't rely on cpuidle installing MWAIT, because it will not load
385 * on systems that support only C1 -- so the boot default must be MWAIT.
386 *
387 * Some AMD machines are the opposite, they depend on using HALT.
388 *
389 * So for default C1, which is used during boot until cpuidle loads,
390 * use MWAIT-C1 on Intel HW that has it, else use HALT.
391 */
392static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
393{
394 if (c->x86_vendor != X86_VENDOR_INTEL)
395 return 0;
396
397 if (!cpu_has(c, X86_FEATURE_MWAIT))
398 return 0;
399
400 return 1;
401}
402
403/*
Huang Rui0fb03282015-05-26 10:28:09 +0200404 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
405 * with interrupts enabled and no flags, which is backwards compatible with the
406 * original MWAIT implementation.
Len Brownb2531492014-01-15 00:37:34 -0500407 */
Len Brownb2531492014-01-15 00:37:34 -0500408static void mwait_idle(void)
409{
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100410 if (!current_set_polling_and_test()) {
Jisheng Zhange43d0182015-08-20 12:54:39 +0800411 trace_cpu_idle_rcuidle(1, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100412 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
413 smp_mb(); /* quirk */
Len Brownb2531492014-01-15 00:37:34 -0500414 clflush((void *)&current_thread_info()->flags);
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100415 smp_mb(); /* quirk */
416 }
Len Brownb2531492014-01-15 00:37:34 -0500417
418 __monitor((void *)&current_thread_info()->flags, 0, 0);
Len Brownb2531492014-01-15 00:37:34 -0500419 if (!need_resched())
420 __sti_mwait(0, 0);
421 else
422 local_irq_enable();
Jisheng Zhange43d0182015-08-20 12:54:39 +0800423 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100424 } else {
Len Brownb2531492014-01-15 00:37:34 -0500425 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100426 }
427 __current_clr_polling();
Len Brownb2531492014-01-15 00:37:34 -0500428}
429
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400430void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200431{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100432#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100433 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700434 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200435#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100436 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200437 return;
438
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100439 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200440 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Joe Perchesc767a542012-05-21 19:50:07 -0700441 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500442 x86_idle = amd_e400_idle;
Len Brownb2531492014-01-15 00:37:34 -0500443 } else if (prefer_mwait_c1_over_halt(c)) {
444 pr_info("using mwait in idle threads\n");
445 x86_idle = mwait_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200446 } else
Len Browna476bda2013-02-09 21:45:03 -0500447 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200448}
449
Len Brown02c68a02011-04-01 16:59:53 -0400450void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030451{
Len Brown02c68a02011-04-01 16:59:53 -0400452 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500453 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400454 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030455}
456
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200457static int __init idle_setup(char *str)
458{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400459 if (!str)
460 return -EINVAL;
461
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200462 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700463 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100464 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100465 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100466 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800467 /*
468 * When the boot option of idle=halt is added, halt is
469 * forced to be used for CPU idle. In such case CPU C2/C3
470 * won't be used again.
471 * To continue to load the CPU idle driver, don't touch
472 * the boot_option_idle_override.
473 */
Len Browna476bda2013-02-09 21:45:03 -0500474 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100475 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800476 } else if (!strcmp(str, "nomwait")) {
477 /*
478 * If the boot option of "idle=nomwait" is added,
479 * it means that mwait will be disabled for CPU C2/C3
480 * states. In such case it won't touch the variable
481 * of boot_option_idle_override.
482 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100483 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800484 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200485 return -1;
486
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200487 return 0;
488}
489early_param("idle", idle_setup);
490
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400491unsigned long arch_align_stack(unsigned long sp)
492{
493 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
494 sp -= get_random_int() % 8192;
495 return sp & ~0xf;
496}
497
498unsigned long arch_randomize_brk(struct mm_struct *mm)
499{
500 unsigned long range_end = mm->brk + 0x02000000;
501 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
502}
503