blob: b20ef187ff41e16e474f85d860c837d52c86a241 [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020010#include <linux/module.h>
11#include <linux/pm.h>
Thomas Gleixner162a6882015-04-03 02:01:28 +020012#include <linux/tick.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040013#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030014#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080015#include <linux/dmi.h>
16#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020017#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020020#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020021#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010022#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010023#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053024#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080025#include <asm/idle.h>
26#include <asm/uaccess.h>
Len Brownb2531492014-01-15 00:37:34 -050027#include <asm/mwait.h>
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020028#include <asm/fpu/internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053029#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020030#include <asm/nmi.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070031#include <asm/tlbflush.h>
Ashok Raj8838eb62015-08-12 18:29:40 +020032#include <asm/mce.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020033
Thomas Gleixner45046892012-05-03 09:03:01 +000034/*
35 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
36 * no more per-task TSS's. The TSS size is kept cacheline-aligned
37 * so they are allowed to end up in the .data..cacheline_aligned
38 * section. Since TSS's are completely CPU-local, we want them
39 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
40 */
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080041__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
42 .x86_tss = {
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -070043 .sp0 = TOP_OF_INIT_STACK,
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080044#ifdef CONFIG_X86_32
45 .ss0 = __KERNEL_DS,
46 .ss1 = __KERNEL_CS,
47 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
48#endif
49 },
50#ifdef CONFIG_X86_32
51 /*
52 * Note that the .io_bitmap member must be extra-big. This is because
53 * the CPU will access an additional byte beyond the end of the IO
54 * permission bitmap. The extra byte must be all 1 bits, and must
55 * be within the limit.
56 */
57 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
58#endif
59};
Marc Dionnede71ad22015-05-04 15:16:44 -030060EXPORT_PER_CPU_SYMBOL(cpu_tss);
Thomas Gleixner45046892012-05-03 09:03:01 +000061
Richard Weinberger90e24012012-03-25 23:00:04 +020062#ifdef CONFIG_X86_64
63static DEFINE_PER_CPU(unsigned char, is_idle);
64static ATOMIC_NOTIFIER_HEAD(idle_notifier);
65
66void idle_notifier_register(struct notifier_block *n)
67{
68 atomic_notifier_chain_register(&idle_notifier, n);
69}
70EXPORT_SYMBOL_GPL(idle_notifier_register);
71
72void idle_notifier_unregister(struct notifier_block *n)
73{
74 atomic_notifier_chain_unregister(&idle_notifier, n);
75}
76EXPORT_SYMBOL_GPL(idle_notifier_unregister);
77#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080078
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070079/*
80 * this gets called so that we can store lazy state into memory and copy the
81 * current task into the new thread.
82 */
Suresh Siddha61c46282008-03-10 15:28:04 -070083int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
84{
Ingo Molnar5aaeb5c2015-07-17 12:28:12 +020085 memcpy(dst, src, arch_task_struct_size);
Oleg Nesterovf1853502014-09-02 19:57:23 +020086
Ingo Molnarc69e0982015-04-24 02:07:15 +020087 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
Suresh Siddha61c46282008-03-10 15:28:04 -070088}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020089
Thomas Gleixner00dba562008-06-09 18:35:28 +020090/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080091 * Free current thread data structures etc..
92 */
93void exit_thread(void)
94{
95 struct task_struct *me = current;
96 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +010097 unsigned long *bp = t->io_bitmap_ptr;
Ingo Molnarca6787b2015-04-23 12:33:50 +020098 struct fpu *fpu = &t->fpu;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080099
Thomas Gleixner250981e2009-03-16 13:07:21 +0100100 if (bp) {
Andy Lutomirski24933b82015-03-05 19:19:05 -0800101 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800102
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800103 t->io_bitmap_ptr = NULL;
104 clear_thread_flag(TIF_IO_BITMAP);
105 /*
106 * Careful, clear this in the TSS too:
107 */
108 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
109 t->io_bitmap_max = 0;
110 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100111 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800112 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700113
Ingo Molnar50338612015-04-29 19:04:31 +0200114 fpu__drop(fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800115}
116
117void flush_thread(void)
118{
119 struct task_struct *tsk = current;
120
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200121 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800122 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Oleg Nesterov110d7f72015-01-19 19:52:12 +0100123
Ingo Molnar04c8e012015-04-29 20:35:33 +0200124 fpu__clear(&tsk->thread.fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800125}
126
127static void hard_disable_TSC(void)
128{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700129 cr4_set_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800130}
131
132void disable_TSC(void)
133{
134 preempt_disable();
135 if (!test_and_set_thread_flag(TIF_NOTSC))
136 /*
137 * Must flip the CPU state synchronously with
138 * TIF_NOTSC in the current running context.
139 */
140 hard_disable_TSC();
141 preempt_enable();
142}
143
144static void hard_enable_TSC(void)
145{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700146 cr4_clear_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800147}
148
149static void enable_TSC(void)
150{
151 preempt_disable();
152 if (test_and_clear_thread_flag(TIF_NOTSC))
153 /*
154 * Must flip the CPU state synchronously with
155 * TIF_NOTSC in the current running context.
156 */
157 hard_enable_TSC();
158 preempt_enable();
159}
160
161int get_tsc_mode(unsigned long adr)
162{
163 unsigned int val;
164
165 if (test_thread_flag(TIF_NOTSC))
166 val = PR_TSC_SIGSEGV;
167 else
168 val = PR_TSC_ENABLE;
169
170 return put_user(val, (unsigned int __user *)adr);
171}
172
173int set_tsc_mode(unsigned int val)
174{
175 if (val == PR_TSC_SIGSEGV)
176 disable_TSC();
177 else if (val == PR_TSC_ENABLE)
178 enable_TSC();
179 else
180 return -EINVAL;
181
182 return 0;
183}
184
185void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
186 struct tss_struct *tss)
187{
188 struct thread_struct *prev, *next;
189
190 prev = &prev_p->thread;
191 next = &next_p->thread;
192
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100193 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
194 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
195 unsigned long debugctl = get_debugctlmsr();
196
197 debugctl &= ~DEBUGCTLMSR_BTF;
198 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
199 debugctl |= DEBUGCTLMSR_BTF;
200
201 update_debugctlmsr(debugctl);
202 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800203
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800204 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
205 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
206 /* prev and next are different */
207 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
208 hard_disable_TSC();
209 else
210 hard_enable_TSC();
211 }
212
213 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
214 /*
215 * Copy the relevant range of the IO bitmap.
216 * Normally this is 128 bytes or less:
217 */
218 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
219 max(prev->io_bitmap_max, next->io_bitmap_max));
220 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
221 /*
222 * Clear any possible leftover bits:
223 */
224 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
225 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300226 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800227}
228
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500229/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200230 * Idle related variables and functions
231 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100232unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200233EXPORT_SYMBOL(boot_option_idle_override);
234
Len Browna476bda2013-02-09 21:45:03 -0500235static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200236
Richard Weinberger90e24012012-03-25 23:00:04 +0200237#ifndef CONFIG_SMP
238static inline void play_dead(void)
239{
240 BUG();
241}
242#endif
243
244#ifdef CONFIG_X86_64
245void enter_idle(void)
246{
Alex Shic6ae41e2012-05-11 15:35:27 +0800247 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200248 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
249}
250
251static void __exit_idle(void)
252{
253 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
254 return;
255 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
256}
257
258/* Called from interrupts to signify idle end */
259void exit_idle(void)
260{
261 /* idle loop has pid 0 */
262 if (current->pid)
263 return;
264 __exit_idle();
265}
266#endif
267
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100268void arch_cpu_idle_enter(void)
269{
270 local_touch_nmi();
271 enter_idle();
272}
Richard Weinberger90e24012012-03-25 23:00:04 +0200273
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100274void arch_cpu_idle_exit(void)
275{
276 __exit_idle();
277}
Richard Weinberger90e24012012-03-25 23:00:04 +0200278
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100279void arch_cpu_idle_dead(void)
280{
281 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200282}
283
Thomas Gleixner00dba562008-06-09 18:35:28 +0200284/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100285 * Called from the generic idle code.
286 */
287void arch_cpu_idle(void)
288{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500289 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100290}
291
292/*
293 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200294 */
295void default_idle(void)
296{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200297 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100298 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200299 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200300}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700301#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200302EXPORT_SYMBOL(default_idle);
303#endif
304
Len Brown6a377dd2013-02-09 23:08:07 -0500305#ifdef CONFIG_XEN
306bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500307{
Len Browna476bda2013-02-09 21:45:03 -0500308 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500309
Len Browna476bda2013-02-09 21:45:03 -0500310 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500311
312 return ret;
313}
Len Brown6a377dd2013-02-09 23:08:07 -0500314#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100315void stop_this_cpu(void *dummy)
316{
317 local_irq_disable();
318 /*
319 * Remove this CPU:
320 */
Rusty Russell4f062892009-03-13 14:49:54 +1030321 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100322 disable_local_APIC();
Ashok Raj8838eb62015-08-12 18:29:40 +0200323 mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100324
Len Brown27be4572013-02-10 02:28:46 -0500325 for (;;)
326 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200327}
328
Len Brown02c68a02011-04-01 16:59:53 -0400329bool amd_e400_c1e_detected;
330EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200331
Len Brown02c68a02011-04-01 16:59:53 -0400332static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200333
Len Brown02c68a02011-04-01 16:59:53 -0400334void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200335{
Len Brown02c68a02011-04-01 16:59:53 -0400336 if (amd_e400_c1e_mask != NULL)
337 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200338}
339
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200340/*
Len Brown02c68a02011-04-01 16:59:53 -0400341 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200342 * pending message MSR. If we detect C1E, then we handle it the same
343 * way as C3 power states (local apic timer and TSC stop)
344 */
Len Brown02c68a02011-04-01 16:59:53 -0400345static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200346{
Len Brown02c68a02011-04-01 16:59:53 -0400347 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200348 u32 lo, hi;
349
350 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200351
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200352 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400353 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800354 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200355 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700356 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200357 }
358 }
359
Len Brown02c68a02011-04-01 16:59:53 -0400360 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200361 int cpu = smp_processor_id();
362
Len Brown02c68a02011-04-01 16:59:53 -0400363 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
364 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner162a6882015-04-03 02:01:28 +0200365 /* Force broadcast so ACPI can not interfere. */
366 tick_broadcast_force();
Joe Perchesc767a542012-05-21 19:50:07 -0700367 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200368 }
Thomas Gleixner435c3502015-04-03 02:05:53 +0200369 tick_broadcast_enter();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200370
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200371 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200372
373 /*
374 * The switch back from broadcast mode needs to be
375 * called with interrupts disabled.
376 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200377 local_irq_disable();
Thomas Gleixner435c3502015-04-03 02:05:53 +0200378 tick_broadcast_exit();
Peter Zijlstraea811742013-09-11 12:43:13 +0200379 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200380 } else
381 default_idle();
382}
383
Len Brownb2531492014-01-15 00:37:34 -0500384/*
385 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
386 * We can't rely on cpuidle installing MWAIT, because it will not load
387 * on systems that support only C1 -- so the boot default must be MWAIT.
388 *
389 * Some AMD machines are the opposite, they depend on using HALT.
390 *
391 * So for default C1, which is used during boot until cpuidle loads,
392 * use MWAIT-C1 on Intel HW that has it, else use HALT.
393 */
394static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
395{
396 if (c->x86_vendor != X86_VENDOR_INTEL)
397 return 0;
398
399 if (!cpu_has(c, X86_FEATURE_MWAIT))
400 return 0;
401
402 return 1;
403}
404
405/*
Huang Rui0fb03282015-05-26 10:28:09 +0200406 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
407 * with interrupts enabled and no flags, which is backwards compatible with the
408 * original MWAIT implementation.
Len Brownb2531492014-01-15 00:37:34 -0500409 */
Len Brownb2531492014-01-15 00:37:34 -0500410static void mwait_idle(void)
411{
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100412 if (!current_set_polling_and_test()) {
413 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
414 smp_mb(); /* quirk */
Len Brownb2531492014-01-15 00:37:34 -0500415 clflush((void *)&current_thread_info()->flags);
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100416 smp_mb(); /* quirk */
417 }
Len Brownb2531492014-01-15 00:37:34 -0500418
419 __monitor((void *)&current_thread_info()->flags, 0, 0);
Len Brownb2531492014-01-15 00:37:34 -0500420 if (!need_resched())
421 __sti_mwait(0, 0);
422 else
423 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100424 } else {
Len Brownb2531492014-01-15 00:37:34 -0500425 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100426 }
427 __current_clr_polling();
Len Brownb2531492014-01-15 00:37:34 -0500428}
429
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400430void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200431{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100432#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100433 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700434 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200435#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100436 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200437 return;
438
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100439 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200440 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Joe Perchesc767a542012-05-21 19:50:07 -0700441 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500442 x86_idle = amd_e400_idle;
Len Brownb2531492014-01-15 00:37:34 -0500443 } else if (prefer_mwait_c1_over_halt(c)) {
444 pr_info("using mwait in idle threads\n");
445 x86_idle = mwait_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200446 } else
Len Browna476bda2013-02-09 21:45:03 -0500447 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200448}
449
Len Brown02c68a02011-04-01 16:59:53 -0400450void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030451{
Len Brown02c68a02011-04-01 16:59:53 -0400452 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500453 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400454 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030455}
456
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200457static int __init idle_setup(char *str)
458{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400459 if (!str)
460 return -EINVAL;
461
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200462 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700463 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100464 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100465 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100466 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800467 /*
468 * When the boot option of idle=halt is added, halt is
469 * forced to be used for CPU idle. In such case CPU C2/C3
470 * won't be used again.
471 * To continue to load the CPU idle driver, don't touch
472 * the boot_option_idle_override.
473 */
Len Browna476bda2013-02-09 21:45:03 -0500474 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100475 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800476 } else if (!strcmp(str, "nomwait")) {
477 /*
478 * If the boot option of "idle=nomwait" is added,
479 * it means that mwait will be disabled for CPU C2/C3
480 * states. In such case it won't touch the variable
481 * of boot_option_idle_override.
482 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100483 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800484 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200485 return -1;
486
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200487 return 0;
488}
489early_param("idle", idle_setup);
490
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400491unsigned long arch_align_stack(unsigned long sp)
492{
493 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
494 sp -= get_random_int() % 8192;
495 return sp & ~0xf;
496}
497
498unsigned long arch_randomize_brk(struct mm_struct *mm)
499{
500 unsigned long range_end = mm->brk + 0x02000000;
501 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
502}
503