blob: c648139d68d756469ddd8b72b1c0d4e2a4cea72b [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020010#include <linux/module.h>
11#include <linux/pm.h>
Thomas Gleixner162a6882015-04-03 02:01:28 +020012#include <linux/tick.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040013#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030014#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080015#include <linux/dmi.h>
16#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020017#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020020#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020021#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010022#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010023#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053024#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080025#include <asm/idle.h>
26#include <asm/uaccess.h>
Len Brownb2531492014-01-15 00:37:34 -050027#include <asm/mwait.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080028#include <asm/i387.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080029#include <asm/fpu-internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053030#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020031#include <asm/nmi.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070032#include <asm/tlbflush.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020033
Thomas Gleixner45046892012-05-03 09:03:01 +000034/*
35 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
36 * no more per-task TSS's. The TSS size is kept cacheline-aligned
37 * so they are allowed to end up in the .data..cacheline_aligned
38 * section. Since TSS's are completely CPU-local, we want them
39 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
40 */
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080041__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
42 .x86_tss = {
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -070043 .sp0 = TOP_OF_INIT_STACK,
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080044#ifdef CONFIG_X86_32
45 .ss0 = __KERNEL_DS,
46 .ss1 = __KERNEL_CS,
47 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
48#endif
49 },
50#ifdef CONFIG_X86_32
51 /*
52 * Note that the .io_bitmap member must be extra-big. This is because
53 * the CPU will access an additional byte beyond the end of the IO
54 * permission bitmap. The extra byte must be all 1 bits, and must
55 * be within the limit.
56 */
57 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
58#endif
59};
Marc Dionnede71ad22015-05-04 15:16:44 -030060EXPORT_PER_CPU_SYMBOL(cpu_tss);
Thomas Gleixner45046892012-05-03 09:03:01 +000061
Richard Weinberger90e24012012-03-25 23:00:04 +020062#ifdef CONFIG_X86_64
63static DEFINE_PER_CPU(unsigned char, is_idle);
64static ATOMIC_NOTIFIER_HEAD(idle_notifier);
65
66void idle_notifier_register(struct notifier_block *n)
67{
68 atomic_notifier_chain_register(&idle_notifier, n);
69}
70EXPORT_SYMBOL_GPL(idle_notifier_register);
71
72void idle_notifier_unregister(struct notifier_block *n)
73{
74 atomic_notifier_chain_unregister(&idle_notifier, n);
75}
76EXPORT_SYMBOL_GPL(idle_notifier_unregister);
77#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080078
Suresh Siddhaaa283f42008-03-10 15:28:05 -070079struct kmem_cache *task_xstate_cachep;
Sheng Yang5ee481d2010-05-17 17:22:23 +080080EXPORT_SYMBOL_GPL(task_xstate_cachep);
Suresh Siddha61c46282008-03-10 15:28:04 -070081
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070082/*
83 * this gets called so that we can store lazy state into memory and copy the
84 * current task into the new thread.
85 */
Suresh Siddha61c46282008-03-10 15:28:04 -070086int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
87{
88 *dst = *src;
Oleg Nesterovf1853502014-09-02 19:57:23 +020089
Oleg Nesterovdc56c0f92014-09-02 19:57:30 +020090 dst->thread.fpu_counter = 0;
Oleg Nesterov5e23fee2014-09-02 19:57:27 +020091 dst->thread.fpu.has_fpu = 0;
Oleg Nesterov5e23fee2014-09-02 19:57:27 +020092 dst->thread.fpu.state = NULL;
Rik van Riel6a5fe892015-02-06 15:02:04 -050093 task_disable_lazy_fpu_restore(dst);
Oleg Nesterovf1853502014-09-02 19:57:23 +020094 if (tsk_used_math(src)) {
95 int err = fpu_alloc(&dst->thread.fpu);
96 if (err)
97 return err;
Suresh Siddha304bced2012-08-24 14:13:02 -070098 fpu_copy(dst, src);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070099 }
Suresh Siddha61c46282008-03-10 15:28:04 -0700100 return 0;
101}
102
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700103void free_thread_xstate(struct task_struct *tsk)
104{
Avi Kivity86603282010-05-06 11:45:46 +0300105 fpu_free(&tsk->thread.fpu);
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700106}
107
Thomas Gleixner38e7c572012-05-05 15:05:42 +0000108void arch_release_task_struct(struct task_struct *tsk)
Suresh Siddha61c46282008-03-10 15:28:04 -0700109{
Thomas Gleixner38e7c572012-05-05 15:05:42 +0000110 free_thread_xstate(tsk);
Suresh Siddha61c46282008-03-10 15:28:04 -0700111}
112
113void arch_task_cache_init(void)
114{
115 task_xstate_cachep =
116 kmem_cache_create("task_xstate", xstate_size,
117 __alignof__(union thread_xstate),
Vegard Nossum2dff4402008-05-31 15:56:17 +0200118 SLAB_PANIC | SLAB_NOTRACK, NULL);
Fenghua Yu7496d642014-05-29 11:12:44 -0700119 setup_xstate_comp();
Suresh Siddha61c46282008-03-10 15:28:04 -0700120}
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200121
Thomas Gleixner00dba562008-06-09 18:35:28 +0200122/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800123 * Free current thread data structures etc..
124 */
125void exit_thread(void)
126{
127 struct task_struct *me = current;
128 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +0100129 unsigned long *bp = t->io_bitmap_ptr;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800130
Thomas Gleixner250981e2009-03-16 13:07:21 +0100131 if (bp) {
Andy Lutomirski24933b82015-03-05 19:19:05 -0800132 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800133
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800134 t->io_bitmap_ptr = NULL;
135 clear_thread_flag(TIF_IO_BITMAP);
136 /*
137 * Careful, clear this in the TSS too:
138 */
139 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
140 t->io_bitmap_max = 0;
141 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100142 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800143 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700144
145 drop_fpu(me);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800146}
147
148void flush_thread(void)
149{
150 struct task_struct *tsk = current;
151
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200152 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800153 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Oleg Nesterov110d7f72015-01-19 19:52:12 +0100154
Oleg Nesterovf8939592015-03-13 18:30:30 +0100155 if (!use_eager_fpu()) {
156 /* FPU state will be reallocated lazily at the first use. */
157 drop_fpu(tsk);
Suresh Siddha304bced2012-08-24 14:13:02 -0700158 free_thread_xstate(tsk);
Bobby Powersc88d4742015-04-27 08:10:41 -0700159 } else {
160 if (!tsk_used_math(tsk)) {
161 /* kthread execs. TODO: cleanup this horror. */
162 if (WARN_ON(init_fpu(tsk)))
163 force_sig(SIGKILL, tsk);
164 user_fpu_begin();
165 }
Oleg Nesterov9cb6ce82015-03-11 18:34:49 +0100166 restore_init_xstate();
Oleg Nesterov110d7f72015-01-19 19:52:12 +0100167 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800168}
169
170static void hard_disable_TSC(void)
171{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700172 cr4_set_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800173}
174
175void disable_TSC(void)
176{
177 preempt_disable();
178 if (!test_and_set_thread_flag(TIF_NOTSC))
179 /*
180 * Must flip the CPU state synchronously with
181 * TIF_NOTSC in the current running context.
182 */
183 hard_disable_TSC();
184 preempt_enable();
185}
186
187static void hard_enable_TSC(void)
188{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700189 cr4_clear_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800190}
191
192static void enable_TSC(void)
193{
194 preempt_disable();
195 if (test_and_clear_thread_flag(TIF_NOTSC))
196 /*
197 * Must flip the CPU state synchronously with
198 * TIF_NOTSC in the current running context.
199 */
200 hard_enable_TSC();
201 preempt_enable();
202}
203
204int get_tsc_mode(unsigned long adr)
205{
206 unsigned int val;
207
208 if (test_thread_flag(TIF_NOTSC))
209 val = PR_TSC_SIGSEGV;
210 else
211 val = PR_TSC_ENABLE;
212
213 return put_user(val, (unsigned int __user *)adr);
214}
215
216int set_tsc_mode(unsigned int val)
217{
218 if (val == PR_TSC_SIGSEGV)
219 disable_TSC();
220 else if (val == PR_TSC_ENABLE)
221 enable_TSC();
222 else
223 return -EINVAL;
224
225 return 0;
226}
227
228void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
229 struct tss_struct *tss)
230{
231 struct thread_struct *prev, *next;
232
233 prev = &prev_p->thread;
234 next = &next_p->thread;
235
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100236 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
237 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
238 unsigned long debugctl = get_debugctlmsr();
239
240 debugctl &= ~DEBUGCTLMSR_BTF;
241 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
242 debugctl |= DEBUGCTLMSR_BTF;
243
244 update_debugctlmsr(debugctl);
245 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800246
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800247 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
248 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
249 /* prev and next are different */
250 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
251 hard_disable_TSC();
252 else
253 hard_enable_TSC();
254 }
255
256 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
257 /*
258 * Copy the relevant range of the IO bitmap.
259 * Normally this is 128 bytes or less:
260 */
261 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
262 max(prev->io_bitmap_max, next->io_bitmap_max));
263 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
264 /*
265 * Clear any possible leftover bits:
266 */
267 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
268 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300269 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800270}
271
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500272/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200273 * Idle related variables and functions
274 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100275unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200276EXPORT_SYMBOL(boot_option_idle_override);
277
Len Browna476bda2013-02-09 21:45:03 -0500278static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200279
Richard Weinberger90e24012012-03-25 23:00:04 +0200280#ifndef CONFIG_SMP
281static inline void play_dead(void)
282{
283 BUG();
284}
285#endif
286
287#ifdef CONFIG_X86_64
288void enter_idle(void)
289{
Alex Shic6ae41e2012-05-11 15:35:27 +0800290 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200291 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
292}
293
294static void __exit_idle(void)
295{
296 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
297 return;
298 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
299}
300
301/* Called from interrupts to signify idle end */
302void exit_idle(void)
303{
304 /* idle loop has pid 0 */
305 if (current->pid)
306 return;
307 __exit_idle();
308}
309#endif
310
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100311void arch_cpu_idle_enter(void)
312{
313 local_touch_nmi();
314 enter_idle();
315}
Richard Weinberger90e24012012-03-25 23:00:04 +0200316
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100317void arch_cpu_idle_exit(void)
318{
319 __exit_idle();
320}
Richard Weinberger90e24012012-03-25 23:00:04 +0200321
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100322void arch_cpu_idle_dead(void)
323{
324 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200325}
326
Thomas Gleixner00dba562008-06-09 18:35:28 +0200327/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100328 * Called from the generic idle code.
329 */
330void arch_cpu_idle(void)
331{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500332 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100333}
334
335/*
336 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200337 */
338void default_idle(void)
339{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200340 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100341 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200342 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200343}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700344#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200345EXPORT_SYMBOL(default_idle);
346#endif
347
Len Brown6a377dd2013-02-09 23:08:07 -0500348#ifdef CONFIG_XEN
349bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500350{
Len Browna476bda2013-02-09 21:45:03 -0500351 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500352
Len Browna476bda2013-02-09 21:45:03 -0500353 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500354
355 return ret;
356}
Len Brown6a377dd2013-02-09 23:08:07 -0500357#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100358void stop_this_cpu(void *dummy)
359{
360 local_irq_disable();
361 /*
362 * Remove this CPU:
363 */
Rusty Russell4f062892009-03-13 14:49:54 +1030364 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100365 disable_local_APIC();
366
Len Brown27be4572013-02-10 02:28:46 -0500367 for (;;)
368 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200369}
370
Len Brown02c68a02011-04-01 16:59:53 -0400371bool amd_e400_c1e_detected;
372EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200373
Len Brown02c68a02011-04-01 16:59:53 -0400374static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200375
Len Brown02c68a02011-04-01 16:59:53 -0400376void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200377{
Len Brown02c68a02011-04-01 16:59:53 -0400378 if (amd_e400_c1e_mask != NULL)
379 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200380}
381
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200382/*
Len Brown02c68a02011-04-01 16:59:53 -0400383 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200384 * pending message MSR. If we detect C1E, then we handle it the same
385 * way as C3 power states (local apic timer and TSC stop)
386 */
Len Brown02c68a02011-04-01 16:59:53 -0400387static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200388{
Len Brown02c68a02011-04-01 16:59:53 -0400389 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200390 u32 lo, hi;
391
392 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200393
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200394 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400395 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800396 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200397 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700398 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200399 }
400 }
401
Len Brown02c68a02011-04-01 16:59:53 -0400402 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200403 int cpu = smp_processor_id();
404
Len Brown02c68a02011-04-01 16:59:53 -0400405 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
406 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner162a6882015-04-03 02:01:28 +0200407 /* Force broadcast so ACPI can not interfere. */
408 tick_broadcast_force();
Joe Perchesc767a542012-05-21 19:50:07 -0700409 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200410 }
Thomas Gleixner435c3502015-04-03 02:05:53 +0200411 tick_broadcast_enter();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200412
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200413 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200414
415 /*
416 * The switch back from broadcast mode needs to be
417 * called with interrupts disabled.
418 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200419 local_irq_disable();
Thomas Gleixner435c3502015-04-03 02:05:53 +0200420 tick_broadcast_exit();
Peter Zijlstraea811742013-09-11 12:43:13 +0200421 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200422 } else
423 default_idle();
424}
425
Len Brownb2531492014-01-15 00:37:34 -0500426/*
427 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
428 * We can't rely on cpuidle installing MWAIT, because it will not load
429 * on systems that support only C1 -- so the boot default must be MWAIT.
430 *
431 * Some AMD machines are the opposite, they depend on using HALT.
432 *
433 * So for default C1, which is used during boot until cpuidle loads,
434 * use MWAIT-C1 on Intel HW that has it, else use HALT.
435 */
436static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
437{
438 if (c->x86_vendor != X86_VENDOR_INTEL)
439 return 0;
440
441 if (!cpu_has(c, X86_FEATURE_MWAIT))
442 return 0;
443
444 return 1;
445}
446
447/*
Huang Rui0fb03282015-05-26 10:28:09 +0200448 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
449 * with interrupts enabled and no flags, which is backwards compatible with the
450 * original MWAIT implementation.
Len Brownb2531492014-01-15 00:37:34 -0500451 */
Len Brownb2531492014-01-15 00:37:34 -0500452static void mwait_idle(void)
453{
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100454 if (!current_set_polling_and_test()) {
455 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
456 smp_mb(); /* quirk */
Len Brownb2531492014-01-15 00:37:34 -0500457 clflush((void *)&current_thread_info()->flags);
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100458 smp_mb(); /* quirk */
459 }
Len Brownb2531492014-01-15 00:37:34 -0500460
461 __monitor((void *)&current_thread_info()->flags, 0, 0);
Len Brownb2531492014-01-15 00:37:34 -0500462 if (!need_resched())
463 __sti_mwait(0, 0);
464 else
465 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100466 } else {
Len Brownb2531492014-01-15 00:37:34 -0500467 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100468 }
469 __current_clr_polling();
Len Brownb2531492014-01-15 00:37:34 -0500470}
471
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400472void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200473{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100474#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100475 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700476 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200477#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100478 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200479 return;
480
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100481 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200482 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Joe Perchesc767a542012-05-21 19:50:07 -0700483 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500484 x86_idle = amd_e400_idle;
Len Brownb2531492014-01-15 00:37:34 -0500485 } else if (prefer_mwait_c1_over_halt(c)) {
486 pr_info("using mwait in idle threads\n");
487 x86_idle = mwait_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200488 } else
Len Browna476bda2013-02-09 21:45:03 -0500489 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200490}
491
Len Brown02c68a02011-04-01 16:59:53 -0400492void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030493{
Len Brown02c68a02011-04-01 16:59:53 -0400494 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500495 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400496 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030497}
498
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200499static int __init idle_setup(char *str)
500{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400501 if (!str)
502 return -EINVAL;
503
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200504 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700505 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100506 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100507 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100508 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800509 /*
510 * When the boot option of idle=halt is added, halt is
511 * forced to be used for CPU idle. In such case CPU C2/C3
512 * won't be used again.
513 * To continue to load the CPU idle driver, don't touch
514 * the boot_option_idle_override.
515 */
Len Browna476bda2013-02-09 21:45:03 -0500516 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100517 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800518 } else if (!strcmp(str, "nomwait")) {
519 /*
520 * If the boot option of "idle=nomwait" is added,
521 * it means that mwait will be disabled for CPU C2/C3
522 * states. In such case it won't touch the variable
523 * of boot_option_idle_override.
524 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100525 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800526 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200527 return -1;
528
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200529 return 0;
530}
531early_param("idle", idle_setup);
532
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400533unsigned long arch_align_stack(unsigned long sp)
534{
535 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
536 sp -= get_random_int() % 8192;
537 return sp & ~0xf;
538}
539
540unsigned long arch_randomize_brk(struct mm_struct *mm)
541{
542 unsigned long range_end = mm->brk + 0x02000000;
543 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
544}
545