Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 1 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 2 | |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 3 | #include <linux/errno.h> |
| 4 | #include <linux/kernel.h> |
| 5 | #include <linux/mm.h> |
| 6 | #include <linux/smp.h> |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 7 | #include <linux/prctl.h> |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 8 | #include <linux/slab.h> |
| 9 | #include <linux/sched.h> |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 10 | #include <linux/module.h> |
| 11 | #include <linux/pm.h> |
Thomas Gleixner | 162a688 | 2015-04-03 02:01:28 +0200 | [diff] [blame] | 12 | #include <linux/tick.h> |
Amerigo Wang | 9d62dcd | 2009-05-11 22:05:28 -0400 | [diff] [blame] | 13 | #include <linux/random.h> |
Avi Kivity | 7c68af6 | 2009-09-19 09:40:22 +0300 | [diff] [blame] | 14 | #include <linux/user-return-notifier.h> |
Andy Isaacson | 814e2c8 | 2009-12-08 00:29:42 -0800 | [diff] [blame] | 15 | #include <linux/dmi.h> |
| 16 | #include <linux/utsname.h> |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 17 | #include <linux/stackprotector.h> |
| 18 | #include <linux/tick.h> |
| 19 | #include <linux/cpuidle.h> |
Arjan van de Ven | 6161352 | 2009-09-17 16:11:28 +0200 | [diff] [blame] | 20 | #include <trace/events/power.h> |
Frederic Weisbecker | 24f1e32c | 2009-09-09 19:22:48 +0200 | [diff] [blame] | 21 | #include <linux/hw_breakpoint.h> |
Borislav Petkov | 93789b3 | 2011-01-20 15:42:52 +0100 | [diff] [blame] | 22 | #include <asm/cpu.h> |
Ivan Vecera | d3ec5ca | 2008-11-11 14:33:44 +0100 | [diff] [blame] | 23 | #include <asm/apic.h> |
Jaswinder Singh Rajput | 2c1b284 | 2009-04-11 00:03:10 +0530 | [diff] [blame] | 24 | #include <asm/syscalls.h> |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 25 | #include <asm/idle.h> |
| 26 | #include <asm/uaccess.h> |
Len Brown | b253149 | 2014-01-15 00:37:34 -0500 | [diff] [blame] | 27 | #include <asm/mwait.h> |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 28 | #include <asm/i387.h> |
Linus Torvalds | 1361b83 | 2012-02-21 13:19:22 -0800 | [diff] [blame] | 29 | #include <asm/fpu-internal.h> |
K.Prasad | 66cb591 | 2009-06-01 23:44:55 +0530 | [diff] [blame] | 30 | #include <asm/debugreg.h> |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 31 | #include <asm/nmi.h> |
Andy Lutomirski | 375074c | 2014-10-24 15:58:07 -0700 | [diff] [blame] | 32 | #include <asm/tlbflush.h> |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 33 | |
Thomas Gleixner | 4504689 | 2012-05-03 09:03:01 +0000 | [diff] [blame] | 34 | /* |
| 35 | * per-CPU TSS segments. Threads are completely 'soft' on Linux, |
| 36 | * no more per-task TSS's. The TSS size is kept cacheline-aligned |
| 37 | * so they are allowed to end up in the .data..cacheline_aligned |
| 38 | * section. Since TSS's are completely CPU-local, we want them |
| 39 | * on exact cacheline boundaries, to eliminate cacheline ping-pong. |
| 40 | */ |
Andy Lutomirski | d0a0de2 | 2015-03-05 19:19:06 -0800 | [diff] [blame] | 41 | __visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = { |
| 42 | .x86_tss = { |
Andy Lutomirski | d9e05cc | 2015-03-10 11:05:59 -0700 | [diff] [blame] | 43 | .sp0 = TOP_OF_INIT_STACK, |
Andy Lutomirski | d0a0de2 | 2015-03-05 19:19:06 -0800 | [diff] [blame] | 44 | #ifdef CONFIG_X86_32 |
| 45 | .ss0 = __KERNEL_DS, |
| 46 | .ss1 = __KERNEL_CS, |
| 47 | .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, |
| 48 | #endif |
| 49 | }, |
| 50 | #ifdef CONFIG_X86_32 |
| 51 | /* |
| 52 | * Note that the .io_bitmap member must be extra-big. This is because |
| 53 | * the CPU will access an additional byte beyond the end of the IO |
| 54 | * permission bitmap. The extra byte must be all 1 bits, and must |
| 55 | * be within the limit. |
| 56 | */ |
| 57 | .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, |
| 58 | #endif |
| 59 | }; |
Marc Dionne | de71ad2 | 2015-05-04 15:16:44 -0300 | [diff] [blame] | 60 | EXPORT_PER_CPU_SYMBOL(cpu_tss); |
Thomas Gleixner | 4504689 | 2012-05-03 09:03:01 +0000 | [diff] [blame] | 61 | |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 62 | #ifdef CONFIG_X86_64 |
| 63 | static DEFINE_PER_CPU(unsigned char, is_idle); |
| 64 | static ATOMIC_NOTIFIER_HEAD(idle_notifier); |
| 65 | |
| 66 | void idle_notifier_register(struct notifier_block *n) |
| 67 | { |
| 68 | atomic_notifier_chain_register(&idle_notifier, n); |
| 69 | } |
| 70 | EXPORT_SYMBOL_GPL(idle_notifier_register); |
| 71 | |
| 72 | void idle_notifier_unregister(struct notifier_block *n) |
| 73 | { |
| 74 | atomic_notifier_chain_unregister(&idle_notifier, n); |
| 75 | } |
| 76 | EXPORT_SYMBOL_GPL(idle_notifier_unregister); |
| 77 | #endif |
Zhao Yakui | c1e3b37 | 2008-06-24 17:58:53 +0800 | [diff] [blame] | 78 | |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 79 | struct kmem_cache *task_xstate_cachep; |
Sheng Yang | 5ee481d | 2010-05-17 17:22:23 +0800 | [diff] [blame] | 80 | EXPORT_SYMBOL_GPL(task_xstate_cachep); |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 81 | |
Suresh Siddha | 55ccf3f | 2012-05-16 15:03:51 -0700 | [diff] [blame] | 82 | /* |
| 83 | * this gets called so that we can store lazy state into memory and copy the |
| 84 | * current task into the new thread. |
| 85 | */ |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 86 | int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src) |
| 87 | { |
| 88 | *dst = *src; |
Oleg Nesterov | f185350 | 2014-09-02 19:57:23 +0200 | [diff] [blame] | 89 | |
Oleg Nesterov | dc56c0f9 | 2014-09-02 19:57:30 +0200 | [diff] [blame] | 90 | dst->thread.fpu_counter = 0; |
Oleg Nesterov | 5e23fee | 2014-09-02 19:57:27 +0200 | [diff] [blame] | 91 | dst->thread.fpu.has_fpu = 0; |
Oleg Nesterov | 5e23fee | 2014-09-02 19:57:27 +0200 | [diff] [blame] | 92 | dst->thread.fpu.state = NULL; |
Rik van Riel | 6a5fe89 | 2015-02-06 15:02:04 -0500 | [diff] [blame] | 93 | task_disable_lazy_fpu_restore(dst); |
Oleg Nesterov | f185350 | 2014-09-02 19:57:23 +0200 | [diff] [blame] | 94 | if (tsk_used_math(src)) { |
| 95 | int err = fpu_alloc(&dst->thread.fpu); |
| 96 | if (err) |
| 97 | return err; |
Suresh Siddha | 304bced | 2012-08-24 14:13:02 -0700 | [diff] [blame] | 98 | fpu_copy(dst, src); |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 99 | } |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 100 | return 0; |
| 101 | } |
| 102 | |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 103 | void free_thread_xstate(struct task_struct *tsk) |
| 104 | { |
Avi Kivity | 8660328 | 2010-05-06 11:45:46 +0300 | [diff] [blame] | 105 | fpu_free(&tsk->thread.fpu); |
Suresh Siddha | aa283f4 | 2008-03-10 15:28:05 -0700 | [diff] [blame] | 106 | } |
| 107 | |
Thomas Gleixner | 38e7c57 | 2012-05-05 15:05:42 +0000 | [diff] [blame] | 108 | void arch_release_task_struct(struct task_struct *tsk) |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 109 | { |
Thomas Gleixner | 38e7c57 | 2012-05-05 15:05:42 +0000 | [diff] [blame] | 110 | free_thread_xstate(tsk); |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 111 | } |
| 112 | |
| 113 | void arch_task_cache_init(void) |
| 114 | { |
| 115 | task_xstate_cachep = |
| 116 | kmem_cache_create("task_xstate", xstate_size, |
| 117 | __alignof__(union thread_xstate), |
Vegard Nossum | 2dff440 | 2008-05-31 15:56:17 +0200 | [diff] [blame] | 118 | SLAB_PANIC | SLAB_NOTRACK, NULL); |
Fenghua Yu | 7496d64 | 2014-05-29 11:12:44 -0700 | [diff] [blame] | 119 | setup_xstate_comp(); |
Suresh Siddha | 61c4628 | 2008-03-10 15:28:04 -0700 | [diff] [blame] | 120 | } |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 121 | |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 122 | /* |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 123 | * Free current thread data structures etc.. |
| 124 | */ |
| 125 | void exit_thread(void) |
| 126 | { |
| 127 | struct task_struct *me = current; |
| 128 | struct thread_struct *t = &me->thread; |
Thomas Gleixner | 250981e | 2009-03-16 13:07:21 +0100 | [diff] [blame] | 129 | unsigned long *bp = t->io_bitmap_ptr; |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 130 | |
Thomas Gleixner | 250981e | 2009-03-16 13:07:21 +0100 | [diff] [blame] | 131 | if (bp) { |
Andy Lutomirski | 24933b8 | 2015-03-05 19:19:05 -0800 | [diff] [blame] | 132 | struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu()); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 133 | |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 134 | t->io_bitmap_ptr = NULL; |
| 135 | clear_thread_flag(TIF_IO_BITMAP); |
| 136 | /* |
| 137 | * Careful, clear this in the TSS too: |
| 138 | */ |
| 139 | memset(tss->io_bitmap, 0xff, t->io_bitmap_max); |
| 140 | t->io_bitmap_max = 0; |
| 141 | put_cpu(); |
Thomas Gleixner | 250981e | 2009-03-16 13:07:21 +0100 | [diff] [blame] | 142 | kfree(bp); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 143 | } |
Suresh Siddha | 1dcc8d7 | 2012-05-16 15:03:54 -0700 | [diff] [blame] | 144 | |
| 145 | drop_fpu(me); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 146 | } |
| 147 | |
| 148 | void flush_thread(void) |
| 149 | { |
| 150 | struct task_struct *tsk = current; |
| 151 | |
Frederic Weisbecker | 24f1e32c | 2009-09-09 19:22:48 +0200 | [diff] [blame] | 152 | flush_ptrace_hw_breakpoint(tsk); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 153 | memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array)); |
Oleg Nesterov | 110d7f7 | 2015-01-19 19:52:12 +0100 | [diff] [blame] | 154 | |
Oleg Nesterov | f893959 | 2015-03-13 18:30:30 +0100 | [diff] [blame] | 155 | if (!use_eager_fpu()) { |
| 156 | /* FPU state will be reallocated lazily at the first use. */ |
| 157 | drop_fpu(tsk); |
Suresh Siddha | 304bced | 2012-08-24 14:13:02 -0700 | [diff] [blame] | 158 | free_thread_xstate(tsk); |
Bobby Powers | c88d474 | 2015-04-27 08:10:41 -0700 | [diff] [blame] | 159 | } else { |
| 160 | if (!tsk_used_math(tsk)) { |
| 161 | /* kthread execs. TODO: cleanup this horror. */ |
| 162 | if (WARN_ON(init_fpu(tsk))) |
| 163 | force_sig(SIGKILL, tsk); |
| 164 | user_fpu_begin(); |
| 165 | } |
Oleg Nesterov | 9cb6ce8 | 2015-03-11 18:34:49 +0100 | [diff] [blame] | 166 | restore_init_xstate(); |
Oleg Nesterov | 110d7f7 | 2015-01-19 19:52:12 +0100 | [diff] [blame] | 167 | } |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 168 | } |
| 169 | |
| 170 | static void hard_disable_TSC(void) |
| 171 | { |
Andy Lutomirski | 375074c | 2014-10-24 15:58:07 -0700 | [diff] [blame] | 172 | cr4_set_bits(X86_CR4_TSD); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 173 | } |
| 174 | |
| 175 | void disable_TSC(void) |
| 176 | { |
| 177 | preempt_disable(); |
| 178 | if (!test_and_set_thread_flag(TIF_NOTSC)) |
| 179 | /* |
| 180 | * Must flip the CPU state synchronously with |
| 181 | * TIF_NOTSC in the current running context. |
| 182 | */ |
| 183 | hard_disable_TSC(); |
| 184 | preempt_enable(); |
| 185 | } |
| 186 | |
| 187 | static void hard_enable_TSC(void) |
| 188 | { |
Andy Lutomirski | 375074c | 2014-10-24 15:58:07 -0700 | [diff] [blame] | 189 | cr4_clear_bits(X86_CR4_TSD); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 190 | } |
| 191 | |
| 192 | static void enable_TSC(void) |
| 193 | { |
| 194 | preempt_disable(); |
| 195 | if (test_and_clear_thread_flag(TIF_NOTSC)) |
| 196 | /* |
| 197 | * Must flip the CPU state synchronously with |
| 198 | * TIF_NOTSC in the current running context. |
| 199 | */ |
| 200 | hard_enable_TSC(); |
| 201 | preempt_enable(); |
| 202 | } |
| 203 | |
| 204 | int get_tsc_mode(unsigned long adr) |
| 205 | { |
| 206 | unsigned int val; |
| 207 | |
| 208 | if (test_thread_flag(TIF_NOTSC)) |
| 209 | val = PR_TSC_SIGSEGV; |
| 210 | else |
| 211 | val = PR_TSC_ENABLE; |
| 212 | |
| 213 | return put_user(val, (unsigned int __user *)adr); |
| 214 | } |
| 215 | |
| 216 | int set_tsc_mode(unsigned int val) |
| 217 | { |
| 218 | if (val == PR_TSC_SIGSEGV) |
| 219 | disable_TSC(); |
| 220 | else if (val == PR_TSC_ENABLE) |
| 221 | enable_TSC(); |
| 222 | else |
| 223 | return -EINVAL; |
| 224 | |
| 225 | return 0; |
| 226 | } |
| 227 | |
| 228 | void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p, |
| 229 | struct tss_struct *tss) |
| 230 | { |
| 231 | struct thread_struct *prev, *next; |
| 232 | |
| 233 | prev = &prev_p->thread; |
| 234 | next = &next_p->thread; |
| 235 | |
Peter Zijlstra | ea8e61b | 2010-03-25 14:51:51 +0100 | [diff] [blame] | 236 | if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^ |
| 237 | test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) { |
| 238 | unsigned long debugctl = get_debugctlmsr(); |
| 239 | |
| 240 | debugctl &= ~DEBUGCTLMSR_BTF; |
| 241 | if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) |
| 242 | debugctl |= DEBUGCTLMSR_BTF; |
| 243 | |
| 244 | update_debugctlmsr(debugctl); |
| 245 | } |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 246 | |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 247 | if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^ |
| 248 | test_tsk_thread_flag(next_p, TIF_NOTSC)) { |
| 249 | /* prev and next are different */ |
| 250 | if (test_tsk_thread_flag(next_p, TIF_NOTSC)) |
| 251 | hard_disable_TSC(); |
| 252 | else |
| 253 | hard_enable_TSC(); |
| 254 | } |
| 255 | |
| 256 | if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) { |
| 257 | /* |
| 258 | * Copy the relevant range of the IO bitmap. |
| 259 | * Normally this is 128 bytes or less: |
| 260 | */ |
| 261 | memcpy(tss->io_bitmap, next->io_bitmap_ptr, |
| 262 | max(prev->io_bitmap_max, next->io_bitmap_max)); |
| 263 | } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) { |
| 264 | /* |
| 265 | * Clear any possible leftover bits: |
| 266 | */ |
| 267 | memset(tss->io_bitmap, 0xff, prev->io_bitmap_max); |
| 268 | } |
Avi Kivity | 7c68af6 | 2009-09-19 09:40:22 +0300 | [diff] [blame] | 269 | propagate_user_return_notify(prev_p, next_p); |
Jeremy Fitzhardinge | 389d1fb | 2009-02-27 13:25:28 -0800 | [diff] [blame] | 270 | } |
| 271 | |
Brian Gerst | df59e7b | 2009-12-09 12:34:44 -0500 | [diff] [blame] | 272 | /* |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 273 | * Idle related variables and functions |
| 274 | */ |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 275 | unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE; |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 276 | EXPORT_SYMBOL(boot_option_idle_override); |
| 277 | |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 278 | static void (*x86_idle)(void); |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 279 | |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 280 | #ifndef CONFIG_SMP |
| 281 | static inline void play_dead(void) |
| 282 | { |
| 283 | BUG(); |
| 284 | } |
| 285 | #endif |
| 286 | |
| 287 | #ifdef CONFIG_X86_64 |
| 288 | void enter_idle(void) |
| 289 | { |
Alex Shi | c6ae41e | 2012-05-11 15:35:27 +0800 | [diff] [blame] | 290 | this_cpu_write(is_idle, 1); |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 291 | atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL); |
| 292 | } |
| 293 | |
| 294 | static void __exit_idle(void) |
| 295 | { |
| 296 | if (x86_test_and_clear_bit_percpu(0, is_idle) == 0) |
| 297 | return; |
| 298 | atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL); |
| 299 | } |
| 300 | |
| 301 | /* Called from interrupts to signify idle end */ |
| 302 | void exit_idle(void) |
| 303 | { |
| 304 | /* idle loop has pid 0 */ |
| 305 | if (current->pid) |
| 306 | return; |
| 307 | __exit_idle(); |
| 308 | } |
| 309 | #endif |
| 310 | |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 311 | void arch_cpu_idle_enter(void) |
| 312 | { |
| 313 | local_touch_nmi(); |
| 314 | enter_idle(); |
| 315 | } |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 316 | |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 317 | void arch_cpu_idle_exit(void) |
| 318 | { |
| 319 | __exit_idle(); |
| 320 | } |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 321 | |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 322 | void arch_cpu_idle_dead(void) |
| 323 | { |
| 324 | play_dead(); |
Richard Weinberger | 90e2401 | 2012-03-25 23:00:04 +0200 | [diff] [blame] | 325 | } |
| 326 | |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 327 | /* |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 328 | * Called from the generic idle code. |
| 329 | */ |
| 330 | void arch_cpu_idle(void) |
| 331 | { |
Nicolas Pitre | 16f8b05 | 2014-01-29 12:45:12 -0500 | [diff] [blame] | 332 | x86_idle(); |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 333 | } |
| 334 | |
| 335 | /* |
| 336 | * We use this if we don't have any better idle routine.. |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 337 | */ |
| 338 | void default_idle(void) |
| 339 | { |
Daniel Lezcano | 4d0e42c | 2012-10-25 18:13:11 +0200 | [diff] [blame] | 340 | trace_cpu_idle_rcuidle(1, smp_processor_id()); |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 341 | safe_halt(); |
Daniel Lezcano | 4d0e42c | 2012-10-25 18:13:11 +0200 | [diff] [blame] | 342 | trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id()); |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 343 | } |
Andy Whitcroft | 60b8b1d | 2011-06-14 12:45:10 -0700 | [diff] [blame] | 344 | #ifdef CONFIG_APM_MODULE |
Thomas Gleixner | 00dba56 | 2008-06-09 18:35:28 +0200 | [diff] [blame] | 345 | EXPORT_SYMBOL(default_idle); |
| 346 | #endif |
| 347 | |
Len Brown | 6a377dd | 2013-02-09 23:08:07 -0500 | [diff] [blame] | 348 | #ifdef CONFIG_XEN |
| 349 | bool xen_set_default_idle(void) |
Konrad Rzeszutek Wilk | e5fd47b | 2011-11-21 18:02:02 -0500 | [diff] [blame] | 350 | { |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 351 | bool ret = !!x86_idle; |
Konrad Rzeszutek Wilk | e5fd47b | 2011-11-21 18:02:02 -0500 | [diff] [blame] | 352 | |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 353 | x86_idle = default_idle; |
Konrad Rzeszutek Wilk | e5fd47b | 2011-11-21 18:02:02 -0500 | [diff] [blame] | 354 | |
| 355 | return ret; |
| 356 | } |
Len Brown | 6a377dd | 2013-02-09 23:08:07 -0500 | [diff] [blame] | 357 | #endif |
Ivan Vecera | d3ec5ca | 2008-11-11 14:33:44 +0100 | [diff] [blame] | 358 | void stop_this_cpu(void *dummy) |
| 359 | { |
| 360 | local_irq_disable(); |
| 361 | /* |
| 362 | * Remove this CPU: |
| 363 | */ |
Rusty Russell | 4f06289 | 2009-03-13 14:49:54 +1030 | [diff] [blame] | 364 | set_cpu_online(smp_processor_id(), false); |
Ivan Vecera | d3ec5ca | 2008-11-11 14:33:44 +0100 | [diff] [blame] | 365 | disable_local_APIC(); |
| 366 | |
Len Brown | 27be457 | 2013-02-10 02:28:46 -0500 | [diff] [blame] | 367 | for (;;) |
| 368 | halt(); |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 369 | } |
| 370 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 371 | bool amd_e400_c1e_detected; |
| 372 | EXPORT_SYMBOL(amd_e400_c1e_detected); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 373 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 374 | static cpumask_var_t amd_e400_c1e_mask; |
Thomas Gleixner | 4faac97 | 2008-09-22 18:54:29 +0200 | [diff] [blame] | 375 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 376 | void amd_e400_remove_cpu(int cpu) |
Thomas Gleixner | 4faac97 | 2008-09-22 18:54:29 +0200 | [diff] [blame] | 377 | { |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 378 | if (amd_e400_c1e_mask != NULL) |
| 379 | cpumask_clear_cpu(cpu, amd_e400_c1e_mask); |
Thomas Gleixner | 4faac97 | 2008-09-22 18:54:29 +0200 | [diff] [blame] | 380 | } |
| 381 | |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 382 | /* |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 383 | * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 384 | * pending message MSR. If we detect C1E, then we handle it the same |
| 385 | * way as C3 power states (local apic timer and TSC stop) |
| 386 | */ |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 387 | static void amd_e400_idle(void) |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 388 | { |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 389 | if (!amd_e400_c1e_detected) { |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 390 | u32 lo, hi; |
| 391 | |
| 392 | rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi); |
Michal Schmidt | e8c534e | 2010-07-27 18:53:35 +0200 | [diff] [blame] | 393 | |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 394 | if (lo & K8_INTP_C1E_ACTIVE_MASK) { |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 395 | amd_e400_c1e_detected = true; |
Venki Pallipadi | 40fb171 | 2008-11-17 16:11:37 -0800 | [diff] [blame] | 396 | if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC)) |
Andreas Herrmann | 09bfeea | 2008-09-18 21:12:10 +0200 | [diff] [blame] | 397 | mark_tsc_unstable("TSC halt in AMD C1E"); |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 398 | pr_info("System has AMD C1E enabled\n"); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 399 | } |
| 400 | } |
| 401 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 402 | if (amd_e400_c1e_detected) { |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 403 | int cpu = smp_processor_id(); |
| 404 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 405 | if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) { |
| 406 | cpumask_set_cpu(cpu, amd_e400_c1e_mask); |
Thomas Gleixner | 162a688 | 2015-04-03 02:01:28 +0200 | [diff] [blame] | 407 | /* Force broadcast so ACPI can not interfere. */ |
| 408 | tick_broadcast_force(); |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 409 | pr_info("Switch to broadcast mode on CPU%d\n", cpu); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 410 | } |
Thomas Gleixner | 435c350 | 2015-04-03 02:05:53 +0200 | [diff] [blame] | 411 | tick_broadcast_enter(); |
Thomas Gleixner | 0beefa2 | 2008-06-17 09:12:03 +0200 | [diff] [blame] | 412 | |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 413 | default_idle(); |
Thomas Gleixner | 0beefa2 | 2008-06-17 09:12:03 +0200 | [diff] [blame] | 414 | |
| 415 | /* |
| 416 | * The switch back from broadcast mode needs to be |
| 417 | * called with interrupts disabled. |
| 418 | */ |
Peter Zijlstra | ea81174 | 2013-09-11 12:43:13 +0200 | [diff] [blame] | 419 | local_irq_disable(); |
Thomas Gleixner | 435c350 | 2015-04-03 02:05:53 +0200 | [diff] [blame] | 420 | tick_broadcast_exit(); |
Peter Zijlstra | ea81174 | 2013-09-11 12:43:13 +0200 | [diff] [blame] | 421 | local_irq_enable(); |
Thomas Gleixner | aa276e1 | 2008-06-09 19:15:00 +0200 | [diff] [blame] | 422 | } else |
| 423 | default_idle(); |
| 424 | } |
| 425 | |
Len Brown | b253149 | 2014-01-15 00:37:34 -0500 | [diff] [blame] | 426 | /* |
| 427 | * Intel Core2 and older machines prefer MWAIT over HALT for C1. |
| 428 | * We can't rely on cpuidle installing MWAIT, because it will not load |
| 429 | * on systems that support only C1 -- so the boot default must be MWAIT. |
| 430 | * |
| 431 | * Some AMD machines are the opposite, they depend on using HALT. |
| 432 | * |
| 433 | * So for default C1, which is used during boot until cpuidle loads, |
| 434 | * use MWAIT-C1 on Intel HW that has it, else use HALT. |
| 435 | */ |
| 436 | static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c) |
| 437 | { |
| 438 | if (c->x86_vendor != X86_VENDOR_INTEL) |
| 439 | return 0; |
| 440 | |
| 441 | if (!cpu_has(c, X86_FEATURE_MWAIT)) |
| 442 | return 0; |
| 443 | |
| 444 | return 1; |
| 445 | } |
| 446 | |
| 447 | /* |
Huang Rui | 0fb0328 | 2015-05-26 10:28:09 +0200 | [diff] [blame^] | 448 | * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT |
| 449 | * with interrupts enabled and no flags, which is backwards compatible with the |
| 450 | * original MWAIT implementation. |
Len Brown | b253149 | 2014-01-15 00:37:34 -0500 | [diff] [blame] | 451 | */ |
Len Brown | b253149 | 2014-01-15 00:37:34 -0500 | [diff] [blame] | 452 | static void mwait_idle(void) |
| 453 | { |
Mike Galbraith | f8e617f | 2014-01-18 17:14:44 +0100 | [diff] [blame] | 454 | if (!current_set_polling_and_test()) { |
| 455 | if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) { |
| 456 | smp_mb(); /* quirk */ |
Len Brown | b253149 | 2014-01-15 00:37:34 -0500 | [diff] [blame] | 457 | clflush((void *)¤t_thread_info()->flags); |
Mike Galbraith | f8e617f | 2014-01-18 17:14:44 +0100 | [diff] [blame] | 458 | smp_mb(); /* quirk */ |
| 459 | } |
Len Brown | b253149 | 2014-01-15 00:37:34 -0500 | [diff] [blame] | 460 | |
| 461 | __monitor((void *)¤t_thread_info()->flags, 0, 0); |
Len Brown | b253149 | 2014-01-15 00:37:34 -0500 | [diff] [blame] | 462 | if (!need_resched()) |
| 463 | __sti_mwait(0, 0); |
| 464 | else |
| 465 | local_irq_enable(); |
Mike Galbraith | f8e617f | 2014-01-18 17:14:44 +0100 | [diff] [blame] | 466 | } else { |
Len Brown | b253149 | 2014-01-15 00:37:34 -0500 | [diff] [blame] | 467 | local_irq_enable(); |
Mike Galbraith | f8e617f | 2014-01-18 17:14:44 +0100 | [diff] [blame] | 468 | } |
| 469 | __current_clr_polling(); |
Len Brown | b253149 | 2014-01-15 00:37:34 -0500 | [diff] [blame] | 470 | } |
| 471 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 472 | void select_idle_routine(const struct cpuinfo_x86 *c) |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 473 | { |
Ingo Molnar | 3e5095d | 2009-01-27 17:07:08 +0100 | [diff] [blame] | 474 | #ifdef CONFIG_SMP |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 475 | if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1) |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 476 | pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n"); |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 477 | #endif |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 478 | if (x86_idle || boot_option_idle_override == IDLE_POLL) |
Thomas Gleixner | 6ddd2a2 | 2008-06-09 16:59:53 +0200 | [diff] [blame] | 479 | return; |
| 480 | |
Borislav Petkov | 7d7dc11 | 2013-03-20 15:07:28 +0100 | [diff] [blame] | 481 | if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) { |
Hans Rosenfeld | 9d8888c | 2010-07-28 19:09:31 +0200 | [diff] [blame] | 482 | /* E400: APIC timer interrupt does not wake up CPU from C1e */ |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 483 | pr_info("using AMD E400 aware idle routine\n"); |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 484 | x86_idle = amd_e400_idle; |
Len Brown | b253149 | 2014-01-15 00:37:34 -0500 | [diff] [blame] | 485 | } else if (prefer_mwait_c1_over_halt(c)) { |
| 486 | pr_info("using mwait in idle threads\n"); |
| 487 | x86_idle = mwait_idle; |
Thomas Gleixner | 6ddd2a2 | 2008-06-09 16:59:53 +0200 | [diff] [blame] | 488 | } else |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 489 | x86_idle = default_idle; |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 490 | } |
| 491 | |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 492 | void __init init_amd_e400_c1e_mask(void) |
Rusty Russell | 30e1e6d | 2009-03-17 14:50:34 +1030 | [diff] [blame] | 493 | { |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 494 | /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */ |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 495 | if (x86_idle == amd_e400_idle) |
Len Brown | 02c68a0 | 2011-04-01 16:59:53 -0400 | [diff] [blame] | 496 | zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL); |
Rusty Russell | 30e1e6d | 2009-03-17 14:50:34 +1030 | [diff] [blame] | 497 | } |
| 498 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 499 | static int __init idle_setup(char *str) |
| 500 | { |
Cyrill Gorcunov | ab6bc3e | 2008-07-05 15:53:36 +0400 | [diff] [blame] | 501 | if (!str) |
| 502 | return -EINVAL; |
| 503 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 504 | if (!strcmp(str, "poll")) { |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 505 | pr_info("using polling idle threads\n"); |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 506 | boot_option_idle_override = IDLE_POLL; |
Thomas Gleixner | 7d1a941 | 2013-03-21 22:50:03 +0100 | [diff] [blame] | 507 | cpu_idle_poll_ctrl(true); |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 508 | } else if (!strcmp(str, "halt")) { |
Zhao Yakui | c1e3b37 | 2008-06-24 17:58:53 +0800 | [diff] [blame] | 509 | /* |
| 510 | * When the boot option of idle=halt is added, halt is |
| 511 | * forced to be used for CPU idle. In such case CPU C2/C3 |
| 512 | * won't be used again. |
| 513 | * To continue to load the CPU idle driver, don't touch |
| 514 | * the boot_option_idle_override. |
| 515 | */ |
Len Brown | a476bda | 2013-02-09 21:45:03 -0500 | [diff] [blame] | 516 | x86_idle = default_idle; |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 517 | boot_option_idle_override = IDLE_HALT; |
Zhao Yakui | da5e09a | 2008-06-24 18:01:09 +0800 | [diff] [blame] | 518 | } else if (!strcmp(str, "nomwait")) { |
| 519 | /* |
| 520 | * If the boot option of "idle=nomwait" is added, |
| 521 | * it means that mwait will be disabled for CPU C2/C3 |
| 522 | * states. In such case it won't touch the variable |
| 523 | * of boot_option_idle_override. |
| 524 | */ |
Thomas Renninger | d189604 | 2010-11-03 17:06:14 +0100 | [diff] [blame] | 525 | boot_option_idle_override = IDLE_NOMWAIT; |
Zhao Yakui | c1e3b37 | 2008-06-24 17:58:53 +0800 | [diff] [blame] | 526 | } else |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 527 | return -1; |
| 528 | |
Peter Zijlstra | 7f424a8 | 2008-04-25 17:39:01 +0200 | [diff] [blame] | 529 | return 0; |
| 530 | } |
| 531 | early_param("idle", idle_setup); |
| 532 | |
Amerigo Wang | 9d62dcd | 2009-05-11 22:05:28 -0400 | [diff] [blame] | 533 | unsigned long arch_align_stack(unsigned long sp) |
| 534 | { |
| 535 | if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space) |
| 536 | sp -= get_random_int() % 8192; |
| 537 | return sp & ~0xf; |
| 538 | } |
| 539 | |
| 540 | unsigned long arch_randomize_brk(struct mm_struct *mm) |
| 541 | { |
| 542 | unsigned long range_end = mm->brk + 0x02000000; |
| 543 | return randomize_range(mm->brk, range_end, 0) ? : mm->brk; |
| 544 | } |
| 545 | |