blob: a44268c897bd713b958b1d462b455b1f600283dd [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020010#include <linux/module.h>
11#include <linux/pm.h>
Thomas Gleixneraa276e12008-06-09 19:15:00 +020012#include <linux/clockchips.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040013#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030014#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080015#include <linux/dmi.h>
16#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020017#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020020#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020021#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010022#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010023#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053024#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080025#include <asm/idle.h>
26#include <asm/uaccess.h>
27#include <asm/i387.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080028#include <asm/fpu-internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053029#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020030#include <asm/nmi.h>
31
Thomas Gleixner45046892012-05-03 09:03:01 +000032/*
33 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
34 * no more per-task TSS's. The TSS size is kept cacheline-aligned
35 * so they are allowed to end up in the .data..cacheline_aligned
36 * section. Since TSS's are completely CPU-local, we want them
37 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
38 */
Andi Kleen277d5b42013-08-05 15:02:43 -070039__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss) = INIT_TSS;
Thomas Gleixner45046892012-05-03 09:03:01 +000040
Richard Weinberger90e24012012-03-25 23:00:04 +020041#ifdef CONFIG_X86_64
42static DEFINE_PER_CPU(unsigned char, is_idle);
43static ATOMIC_NOTIFIER_HEAD(idle_notifier);
44
45void idle_notifier_register(struct notifier_block *n)
46{
47 atomic_notifier_chain_register(&idle_notifier, n);
48}
49EXPORT_SYMBOL_GPL(idle_notifier_register);
50
51void idle_notifier_unregister(struct notifier_block *n)
52{
53 atomic_notifier_chain_unregister(&idle_notifier, n);
54}
55EXPORT_SYMBOL_GPL(idle_notifier_unregister);
56#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080057
Suresh Siddhaaa283f42008-03-10 15:28:05 -070058struct kmem_cache *task_xstate_cachep;
Sheng Yang5ee481d2010-05-17 17:22:23 +080059EXPORT_SYMBOL_GPL(task_xstate_cachep);
Suresh Siddha61c46282008-03-10 15:28:04 -070060
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070061/*
62 * this gets called so that we can store lazy state into memory and copy the
63 * current task into the new thread.
64 */
Suresh Siddha61c46282008-03-10 15:28:04 -070065int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
66{
67 *dst = *src;
Oleg Nesterovf1853502014-09-02 19:57:23 +020068
Oleg Nesterov5e23fee2014-09-02 19:57:27 +020069 dst->thread.fpu.has_fpu = 0;
70 dst->thread.fpu.last_cpu = ~0;
71 dst->thread.fpu.state = NULL;
Oleg Nesterovf1853502014-09-02 19:57:23 +020072 if (tsk_used_math(src)) {
73 int err = fpu_alloc(&dst->thread.fpu);
74 if (err)
75 return err;
Suresh Siddha304bced2012-08-24 14:13:02 -070076 fpu_copy(dst, src);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070077 }
Suresh Siddha61c46282008-03-10 15:28:04 -070078 return 0;
79}
80
Suresh Siddhaaa283f42008-03-10 15:28:05 -070081void free_thread_xstate(struct task_struct *tsk)
82{
Avi Kivity86603282010-05-06 11:45:46 +030083 fpu_free(&tsk->thread.fpu);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070084}
85
Thomas Gleixner38e7c572012-05-05 15:05:42 +000086void arch_release_task_struct(struct task_struct *tsk)
Suresh Siddha61c46282008-03-10 15:28:04 -070087{
Thomas Gleixner38e7c572012-05-05 15:05:42 +000088 free_thread_xstate(tsk);
Suresh Siddha61c46282008-03-10 15:28:04 -070089}
90
91void arch_task_cache_init(void)
92{
93 task_xstate_cachep =
94 kmem_cache_create("task_xstate", xstate_size,
95 __alignof__(union thread_xstate),
Vegard Nossum2dff4402008-05-31 15:56:17 +020096 SLAB_PANIC | SLAB_NOTRACK, NULL);
Fenghua Yu7496d642014-05-29 11:12:44 -070097 setup_xstate_comp();
Suresh Siddha61c46282008-03-10 15:28:04 -070098}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020099
Thomas Gleixner00dba562008-06-09 18:35:28 +0200100/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800101 * Free current thread data structures etc..
102 */
103void exit_thread(void)
104{
105 struct task_struct *me = current;
106 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +0100107 unsigned long *bp = t->io_bitmap_ptr;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800108
Thomas Gleixner250981e2009-03-16 13:07:21 +0100109 if (bp) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800110 struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
111
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800112 t->io_bitmap_ptr = NULL;
113 clear_thread_flag(TIF_IO_BITMAP);
114 /*
115 * Careful, clear this in the TSS too:
116 */
117 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
118 t->io_bitmap_max = 0;
119 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100120 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800121 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700122
123 drop_fpu(me);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800124}
125
126void flush_thread(void)
127{
128 struct task_struct *tsk = current;
129
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200130 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800131 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Suresh Siddha304bced2012-08-24 14:13:02 -0700132 drop_init_fpu(tsk);
133 /*
134 * Free the FPU state for non xsave platforms. They get reallocated
135 * lazily at the first use.
136 */
Suresh Siddha5d2bd702012-09-06 14:58:52 -0700137 if (!use_eager_fpu())
Suresh Siddha304bced2012-08-24 14:13:02 -0700138 free_thread_xstate(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800139}
140
141static void hard_disable_TSC(void)
142{
143 write_cr4(read_cr4() | X86_CR4_TSD);
144}
145
146void disable_TSC(void)
147{
148 preempt_disable();
149 if (!test_and_set_thread_flag(TIF_NOTSC))
150 /*
151 * Must flip the CPU state synchronously with
152 * TIF_NOTSC in the current running context.
153 */
154 hard_disable_TSC();
155 preempt_enable();
156}
157
158static void hard_enable_TSC(void)
159{
160 write_cr4(read_cr4() & ~X86_CR4_TSD);
161}
162
163static void enable_TSC(void)
164{
165 preempt_disable();
166 if (test_and_clear_thread_flag(TIF_NOTSC))
167 /*
168 * Must flip the CPU state synchronously with
169 * TIF_NOTSC in the current running context.
170 */
171 hard_enable_TSC();
172 preempt_enable();
173}
174
175int get_tsc_mode(unsigned long adr)
176{
177 unsigned int val;
178
179 if (test_thread_flag(TIF_NOTSC))
180 val = PR_TSC_SIGSEGV;
181 else
182 val = PR_TSC_ENABLE;
183
184 return put_user(val, (unsigned int __user *)adr);
185}
186
187int set_tsc_mode(unsigned int val)
188{
189 if (val == PR_TSC_SIGSEGV)
190 disable_TSC();
191 else if (val == PR_TSC_ENABLE)
192 enable_TSC();
193 else
194 return -EINVAL;
195
196 return 0;
197}
198
199void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
200 struct tss_struct *tss)
201{
202 struct thread_struct *prev, *next;
203
204 prev = &prev_p->thread;
205 next = &next_p->thread;
206
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100207 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
208 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
209 unsigned long debugctl = get_debugctlmsr();
210
211 debugctl &= ~DEBUGCTLMSR_BTF;
212 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
213 debugctl |= DEBUGCTLMSR_BTF;
214
215 update_debugctlmsr(debugctl);
216 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800217
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800218 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
219 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
220 /* prev and next are different */
221 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
222 hard_disable_TSC();
223 else
224 hard_enable_TSC();
225 }
226
227 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
228 /*
229 * Copy the relevant range of the IO bitmap.
230 * Normally this is 128 bytes or less:
231 */
232 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
233 max(prev->io_bitmap_max, next->io_bitmap_max));
234 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
235 /*
236 * Clear any possible leftover bits:
237 */
238 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
239 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300240 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800241}
242
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500243/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200244 * Idle related variables and functions
245 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100246unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200247EXPORT_SYMBOL(boot_option_idle_override);
248
Len Browna476bda2013-02-09 21:45:03 -0500249static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200250
Richard Weinberger90e24012012-03-25 23:00:04 +0200251#ifndef CONFIG_SMP
252static inline void play_dead(void)
253{
254 BUG();
255}
256#endif
257
258#ifdef CONFIG_X86_64
259void enter_idle(void)
260{
Alex Shic6ae41e2012-05-11 15:35:27 +0800261 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200262 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
263}
264
265static void __exit_idle(void)
266{
267 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
268 return;
269 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
270}
271
272/* Called from interrupts to signify idle end */
273void exit_idle(void)
274{
275 /* idle loop has pid 0 */
276 if (current->pid)
277 return;
278 __exit_idle();
279}
280#endif
281
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100282void arch_cpu_idle_enter(void)
283{
284 local_touch_nmi();
285 enter_idle();
286}
Richard Weinberger90e24012012-03-25 23:00:04 +0200287
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100288void arch_cpu_idle_exit(void)
289{
290 __exit_idle();
291}
Richard Weinberger90e24012012-03-25 23:00:04 +0200292
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100293void arch_cpu_idle_dead(void)
294{
295 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200296}
297
Thomas Gleixner00dba562008-06-09 18:35:28 +0200298/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100299 * Called from the generic idle code.
300 */
301void arch_cpu_idle(void)
302{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500303 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100304}
305
306/*
307 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200308 */
309void default_idle(void)
310{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200311 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100312 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200313 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200314}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700315#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200316EXPORT_SYMBOL(default_idle);
317#endif
318
Len Brown6a377dd2013-02-09 23:08:07 -0500319#ifdef CONFIG_XEN
320bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500321{
Len Browna476bda2013-02-09 21:45:03 -0500322 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500323
Len Browna476bda2013-02-09 21:45:03 -0500324 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500325
326 return ret;
327}
Len Brown6a377dd2013-02-09 23:08:07 -0500328#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100329void stop_this_cpu(void *dummy)
330{
331 local_irq_disable();
332 /*
333 * Remove this CPU:
334 */
Rusty Russell4f062892009-03-13 14:49:54 +1030335 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100336 disable_local_APIC();
337
Len Brown27be4572013-02-10 02:28:46 -0500338 for (;;)
339 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200340}
341
Len Brown02c68a02011-04-01 16:59:53 -0400342bool amd_e400_c1e_detected;
343EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200344
Len Brown02c68a02011-04-01 16:59:53 -0400345static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200346
Len Brown02c68a02011-04-01 16:59:53 -0400347void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200348{
Len Brown02c68a02011-04-01 16:59:53 -0400349 if (amd_e400_c1e_mask != NULL)
350 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200351}
352
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200353/*
Len Brown02c68a02011-04-01 16:59:53 -0400354 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200355 * pending message MSR. If we detect C1E, then we handle it the same
356 * way as C3 power states (local apic timer and TSC stop)
357 */
Len Brown02c68a02011-04-01 16:59:53 -0400358static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200359{
Len Brown02c68a02011-04-01 16:59:53 -0400360 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200361 u32 lo, hi;
362
363 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200364
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200365 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400366 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800367 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200368 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700369 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200370 }
371 }
372
Len Brown02c68a02011-04-01 16:59:53 -0400373 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200374 int cpu = smp_processor_id();
375
Len Brown02c68a02011-04-01 16:59:53 -0400376 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
377 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200378 /*
Suresh Siddhaf833bab2009-08-17 14:34:59 -0700379 * Force broadcast so ACPI can not interfere.
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200380 */
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200381 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
382 &cpu);
Joe Perchesc767a542012-05-21 19:50:07 -0700383 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200384 }
385 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200386
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200387 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200388
389 /*
390 * The switch back from broadcast mode needs to be
391 * called with interrupts disabled.
392 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200393 local_irq_disable();
394 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
395 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200396 } else
397 default_idle();
398}
399
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400400void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200401{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100402#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100403 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700404 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200405#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100406 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200407 return;
408
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100409 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200410 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Joe Perchesc767a542012-05-21 19:50:07 -0700411 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500412 x86_idle = amd_e400_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200413 } else
Len Browna476bda2013-02-09 21:45:03 -0500414 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200415}
416
Len Brown02c68a02011-04-01 16:59:53 -0400417void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030418{
Len Brown02c68a02011-04-01 16:59:53 -0400419 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500420 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400421 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030422}
423
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200424static int __init idle_setup(char *str)
425{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400426 if (!str)
427 return -EINVAL;
428
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200429 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700430 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100431 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100432 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100433 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800434 /*
435 * When the boot option of idle=halt is added, halt is
436 * forced to be used for CPU idle. In such case CPU C2/C3
437 * won't be used again.
438 * To continue to load the CPU idle driver, don't touch
439 * the boot_option_idle_override.
440 */
Len Browna476bda2013-02-09 21:45:03 -0500441 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100442 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800443 } else if (!strcmp(str, "nomwait")) {
444 /*
445 * If the boot option of "idle=nomwait" is added,
446 * it means that mwait will be disabled for CPU C2/C3
447 * states. In such case it won't touch the variable
448 * of boot_option_idle_override.
449 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100450 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800451 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200452 return -1;
453
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200454 return 0;
455}
456early_param("idle", idle_setup);
457
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400458unsigned long arch_align_stack(unsigned long sp)
459{
460 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
461 sp -= get_random_int() % 8192;
462 return sp & ~0xf;
463}
464
465unsigned long arch_randomize_brk(struct mm_struct *mm)
466{
467 unsigned long range_end = mm->brk + 0x02000000;
468 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
469}
470