blob: 366db7782fc60d0b6cd83f8f4c4b83887377f7c0 [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Ingo Molnar4c822692017-02-01 16:36:40 +010010#include <linux/sched/idle.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010011#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010012#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010013#include <linux/sched/task_stack.h>
Paul Gortmaker186f4362016-07-13 20:18:56 -040014#include <linux/init.h>
15#include <linux/export.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020016#include <linux/pm.h>
Thomas Gleixner162a6882015-04-03 02:01:28 +020017#include <linux/tick.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040018#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030019#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080020#include <linux/dmi.h>
21#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020022#include <linux/stackprotector.h>
23#include <linux/tick.h>
24#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020025#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020026#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010027#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010028#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053029#include <asm/syscalls.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080030#include <linux/uaccess.h>
Len Brownb2531492014-01-15 00:37:34 -050031#include <asm/mwait.h>
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020032#include <asm/fpu/internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053033#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020034#include <asm/nmi.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070035#include <asm/tlbflush.h>
Ashok Raj8838eb62015-08-12 18:29:40 +020036#include <asm/mce.h>
Brian Gerst9fda6a02015-07-29 01:41:16 -040037#include <asm/vm86.h>
Brian Gerst7b32aea2016-08-13 12:38:18 -040038#include <asm/switch_to.h>
Andy Lutomirskib7ffc442017-02-20 08:56:14 -080039#include <asm/desc.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020040
Thomas Gleixner45046892012-05-03 09:03:01 +000041/*
42 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
43 * no more per-task TSS's. The TSS size is kept cacheline-aligned
44 * so they are allowed to end up in the .data..cacheline_aligned
45 * section. Since TSS's are completely CPU-local, we want them
46 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
47 */
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080048__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
49 .x86_tss = {
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -070050 .sp0 = TOP_OF_INIT_STACK,
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080051#ifdef CONFIG_X86_32
52 .ss0 = __KERNEL_DS,
53 .ss1 = __KERNEL_CS,
54 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
55#endif
56 },
57#ifdef CONFIG_X86_32
58 /*
59 * Note that the .io_bitmap member must be extra-big. This is because
60 * the CPU will access an additional byte beyond the end of the IO
61 * permission bitmap. The extra byte must be all 1 bits, and must
62 * be within the limit.
63 */
64 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
65#endif
Andy Lutomirski2a41aa42016-03-09 19:00:33 -080066#ifdef CONFIG_X86_32
67 .SYSENTER_stack_canary = STACK_END_MAGIC,
68#endif
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080069};
Marc Dionnede71ad22015-05-04 15:16:44 -030070EXPORT_PER_CPU_SYMBOL(cpu_tss);
Thomas Gleixner45046892012-05-03 09:03:01 +000071
Andy Lutomirskib7ceaec2017-02-22 07:36:16 -080072DEFINE_PER_CPU(bool, __tss_limit_invalid);
73EXPORT_PER_CPU_SYMBOL_GPL(__tss_limit_invalid);
Andy Lutomirskib7ffc442017-02-20 08:56:14 -080074
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070075/*
76 * this gets called so that we can store lazy state into memory and copy the
77 * current task into the new thread.
78 */
Suresh Siddha61c46282008-03-10 15:28:04 -070079int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
80{
Ingo Molnar5aaeb5c2015-07-17 12:28:12 +020081 memcpy(dst, src, arch_task_struct_size);
Andy Lutomirski2459ee82015-10-30 22:42:46 -070082#ifdef CONFIG_VM86
83 dst->thread.vm86 = NULL;
84#endif
Oleg Nesterovf1853502014-09-02 19:57:23 +020085
Ingo Molnarc69e0982015-04-24 02:07:15 +020086 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
Suresh Siddha61c46282008-03-10 15:28:04 -070087}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020088
Thomas Gleixner00dba562008-06-09 18:35:28 +020089/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080090 * Free current thread data structures etc..
91 */
Jiri Slabye6464692016-05-20 17:00:20 -070092void exit_thread(struct task_struct *tsk)
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080093{
Jiri Slabye6464692016-05-20 17:00:20 -070094 struct thread_struct *t = &tsk->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +010095 unsigned long *bp = t->io_bitmap_ptr;
Ingo Molnarca6787b2015-04-23 12:33:50 +020096 struct fpu *fpu = &t->fpu;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080097
Thomas Gleixner250981e2009-03-16 13:07:21 +010098 if (bp) {
Andy Lutomirski24933b82015-03-05 19:19:05 -080099 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800100
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800101 t->io_bitmap_ptr = NULL;
102 clear_thread_flag(TIF_IO_BITMAP);
103 /*
104 * Careful, clear this in the TSS too:
105 */
106 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
107 t->io_bitmap_max = 0;
108 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100109 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800110 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700111
Brian Gerst9fda6a02015-07-29 01:41:16 -0400112 free_vm86(t);
113
Ingo Molnar50338612015-04-29 19:04:31 +0200114 fpu__drop(fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800115}
116
117void flush_thread(void)
118{
119 struct task_struct *tsk = current;
120
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200121 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800122 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Oleg Nesterov110d7f72015-01-19 19:52:12 +0100123
Ingo Molnar04c8e012015-04-29 20:35:33 +0200124 fpu__clear(&tsk->thread.fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800125}
126
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800127void disable_TSC(void)
128{
129 preempt_disable();
130 if (!test_and_set_thread_flag(TIF_NOTSC))
131 /*
132 * Must flip the CPU state synchronously with
133 * TIF_NOTSC in the current running context.
134 */
Thomas Gleixner5a920152017-02-14 00:11:04 -0800135 cr4_set_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800136 preempt_enable();
137}
138
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800139static void enable_TSC(void)
140{
141 preempt_disable();
142 if (test_and_clear_thread_flag(TIF_NOTSC))
143 /*
144 * Must flip the CPU state synchronously with
145 * TIF_NOTSC in the current running context.
146 */
Thomas Gleixner5a920152017-02-14 00:11:04 -0800147 cr4_clear_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800148 preempt_enable();
149}
150
151int get_tsc_mode(unsigned long adr)
152{
153 unsigned int val;
154
155 if (test_thread_flag(TIF_NOTSC))
156 val = PR_TSC_SIGSEGV;
157 else
158 val = PR_TSC_ENABLE;
159
160 return put_user(val, (unsigned int __user *)adr);
161}
162
163int set_tsc_mode(unsigned int val)
164{
165 if (val == PR_TSC_SIGSEGV)
166 disable_TSC();
167 else if (val == PR_TSC_ENABLE)
168 enable_TSC();
169 else
170 return -EINVAL;
171
172 return 0;
173}
174
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800175static inline void switch_to_bitmap(struct tss_struct *tss,
176 struct thread_struct *prev,
177 struct thread_struct *next,
178 unsigned long tifp, unsigned long tifn)
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800179{
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800180 if (tifn & _TIF_IO_BITMAP) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800181 /*
182 * Copy the relevant range of the IO bitmap.
183 * Normally this is 128 bytes or less:
184 */
185 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
186 max(prev->io_bitmap_max, next->io_bitmap_max));
Andy Lutomirskib7ffc442017-02-20 08:56:14 -0800187 /*
188 * Make sure that the TSS limit is correct for the CPU
189 * to notice the IO bitmap.
190 */
Andy Lutomirskib7ceaec2017-02-22 07:36:16 -0800191 refresh_tss_limit();
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800192 } else if (tifp & _TIF_IO_BITMAP) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800193 /*
194 * Clear any possible leftover bits:
195 */
196 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
197 }
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800198}
199
200void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
201 struct tss_struct *tss)
202{
203 struct thread_struct *prev, *next;
204 unsigned long tifp, tifn;
205
206 prev = &prev_p->thread;
207 next = &next_p->thread;
208
209 tifn = READ_ONCE(task_thread_info(next_p)->flags);
210 tifp = READ_ONCE(task_thread_info(prev_p)->flags);
211 switch_to_bitmap(tss, prev, next, tifp, tifn);
212
Avi Kivity7c68af62009-09-19 09:40:22 +0300213 propagate_user_return_notify(prev_p, next_p);
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800214
Kyle Hueyb9894a22017-02-14 00:11:03 -0800215 if ((tifp & _TIF_BLOCKSTEP || tifn & _TIF_BLOCKSTEP) &&
216 arch_has_block_step()) {
217 unsigned long debugctl, msk;
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800218
Kyle Hueyb9894a22017-02-14 00:11:03 -0800219 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800220 debugctl &= ~DEBUGCTLMSR_BTF;
Kyle Hueyb9894a22017-02-14 00:11:03 -0800221 msk = tifn & _TIF_BLOCKSTEP;
222 debugctl |= (msk >> TIF_BLOCKSTEP) << DEBUGCTLMSR_BTF_SHIFT;
223 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
Kyle Hueyaf8b3cd2017-02-14 00:11:02 -0800224 }
225
Thomas Gleixner5a920152017-02-14 00:11:04 -0800226 if ((tifp ^ tifn) & _TIF_NOTSC)
227 cr4_toggle_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800228}
229
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500230/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200231 * Idle related variables and functions
232 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100233unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200234EXPORT_SYMBOL(boot_option_idle_override);
235
Len Browna476bda2013-02-09 21:45:03 -0500236static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200237
Richard Weinberger90e24012012-03-25 23:00:04 +0200238#ifndef CONFIG_SMP
239static inline void play_dead(void)
240{
241 BUG();
242}
243#endif
244
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100245void arch_cpu_idle_enter(void)
246{
Thomas Gleixner6a369582016-12-13 13:14:17 +0000247 tsc_verify_tsc_adjust(false);
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100248 local_touch_nmi();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100249}
Richard Weinberger90e24012012-03-25 23:00:04 +0200250
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100251void arch_cpu_idle_dead(void)
252{
253 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200254}
255
Thomas Gleixner00dba562008-06-09 18:35:28 +0200256/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100257 * Called from the generic idle code.
258 */
259void arch_cpu_idle(void)
260{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500261 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100262}
263
264/*
265 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200266 */
Chris Metcalf6727ad92016-10-07 17:02:55 -0700267void __cpuidle default_idle(void)
Thomas Gleixner00dba562008-06-09 18:35:28 +0200268{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200269 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100270 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200271 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200272}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700273#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200274EXPORT_SYMBOL(default_idle);
275#endif
276
Len Brown6a377dd2013-02-09 23:08:07 -0500277#ifdef CONFIG_XEN
278bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500279{
Len Browna476bda2013-02-09 21:45:03 -0500280 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500281
Len Browna476bda2013-02-09 21:45:03 -0500282 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500283
284 return ret;
285}
Len Brown6a377dd2013-02-09 23:08:07 -0500286#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100287void stop_this_cpu(void *dummy)
288{
289 local_irq_disable();
290 /*
291 * Remove this CPU:
292 */
Rusty Russell4f062892009-03-13 14:49:54 +1030293 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100294 disable_local_APIC();
Ashok Raj8838eb62015-08-12 18:29:40 +0200295 mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100296
Len Brown27be4572013-02-10 02:28:46 -0500297 for (;;)
298 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200299}
300
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200301/*
Borislav Petkov07c94a32016-12-09 19:29:11 +0100302 * AMD Erratum 400 aware idle routine. We handle it the same way as C3 power
303 * states (local apic timer and TSC stop).
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200304 */
Len Brown02c68a02011-04-01 16:59:53 -0400305static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200306{
Borislav Petkov07c94a32016-12-09 19:29:11 +0100307 /*
308 * We cannot use static_cpu_has_bug() here because X86_BUG_AMD_APIC_C1E
309 * gets set after static_cpu_has() places have been converted via
310 * alternatives.
311 */
312 if (!boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
313 default_idle();
314 return;
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200315 }
316
Borislav Petkov07c94a32016-12-09 19:29:11 +0100317 tick_broadcast_enter();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200318
Borislav Petkov07c94a32016-12-09 19:29:11 +0100319 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200320
Borislav Petkov07c94a32016-12-09 19:29:11 +0100321 /*
322 * The switch back from broadcast mode needs to be called with
323 * interrupts disabled.
324 */
325 local_irq_disable();
326 tick_broadcast_exit();
327 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200328}
329
Len Brownb2531492014-01-15 00:37:34 -0500330/*
331 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
332 * We can't rely on cpuidle installing MWAIT, because it will not load
333 * on systems that support only C1 -- so the boot default must be MWAIT.
334 *
335 * Some AMD machines are the opposite, they depend on using HALT.
336 *
337 * So for default C1, which is used during boot until cpuidle loads,
338 * use MWAIT-C1 on Intel HW that has it, else use HALT.
339 */
340static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
341{
342 if (c->x86_vendor != X86_VENDOR_INTEL)
343 return 0;
344
Peter Zijlstra08e237f2016-07-18 11:41:10 -0700345 if (!cpu_has(c, X86_FEATURE_MWAIT) || static_cpu_has_bug(X86_BUG_MONITOR))
Len Brownb2531492014-01-15 00:37:34 -0500346 return 0;
347
348 return 1;
349}
350
351/*
Huang Rui0fb03282015-05-26 10:28:09 +0200352 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
353 * with interrupts enabled and no flags, which is backwards compatible with the
354 * original MWAIT implementation.
Len Brownb2531492014-01-15 00:37:34 -0500355 */
Chris Metcalf6727ad92016-10-07 17:02:55 -0700356static __cpuidle void mwait_idle(void)
Len Brownb2531492014-01-15 00:37:34 -0500357{
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100358 if (!current_set_polling_and_test()) {
Jisheng Zhange43d0182015-08-20 12:54:39 +0800359 trace_cpu_idle_rcuidle(1, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100360 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
Michael S. Tsirkinca598092016-01-28 19:02:51 +0200361 mb(); /* quirk */
Len Brownb2531492014-01-15 00:37:34 -0500362 clflush((void *)&current_thread_info()->flags);
Michael S. Tsirkinca598092016-01-28 19:02:51 +0200363 mb(); /* quirk */
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100364 }
Len Brownb2531492014-01-15 00:37:34 -0500365
366 __monitor((void *)&current_thread_info()->flags, 0, 0);
Len Brownb2531492014-01-15 00:37:34 -0500367 if (!need_resched())
368 __sti_mwait(0, 0);
369 else
370 local_irq_enable();
Jisheng Zhange43d0182015-08-20 12:54:39 +0800371 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100372 } else {
Len Brownb2531492014-01-15 00:37:34 -0500373 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100374 }
375 __current_clr_polling();
Len Brownb2531492014-01-15 00:37:34 -0500376}
377
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400378void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200379{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100380#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100381 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700382 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200383#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100384 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200385 return;
386
Thomas Gleixner3344ed32016-12-09 19:29:09 +0100387 if (boot_cpu_has_bug(X86_BUG_AMD_E400)) {
Joe Perchesc767a542012-05-21 19:50:07 -0700388 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500389 x86_idle = amd_e400_idle;
Len Brownb2531492014-01-15 00:37:34 -0500390 } else if (prefer_mwait_c1_over_halt(c)) {
391 pr_info("using mwait in idle threads\n");
392 x86_idle = mwait_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200393 } else
Len Browna476bda2013-02-09 21:45:03 -0500394 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200395}
396
Borislav Petkov07c94a32016-12-09 19:29:11 +0100397void amd_e400_c1e_apic_setup(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030398{
Borislav Petkov07c94a32016-12-09 19:29:11 +0100399 if (boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
400 pr_info("Switch to broadcast mode on CPU%d\n", smp_processor_id());
401 local_irq_disable();
402 tick_broadcast_force();
403 local_irq_enable();
404 }
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030405}
406
Thomas Gleixnere7ff3a42016-12-09 19:29:10 +0100407void __init arch_post_acpi_subsys_init(void)
408{
409 u32 lo, hi;
410
411 if (!boot_cpu_has_bug(X86_BUG_AMD_E400))
412 return;
413
414 /*
415 * AMD E400 detection needs to happen after ACPI has been enabled. If
416 * the machine is affected K8_INTP_C1E_ACTIVE_MASK bits are set in
417 * MSR_K8_INT_PENDING_MSG.
418 */
419 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
420 if (!(lo & K8_INTP_C1E_ACTIVE_MASK))
421 return;
422
423 boot_cpu_set_bug(X86_BUG_AMD_APIC_C1E);
424
425 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
426 mark_tsc_unstable("TSC halt in AMD C1E");
427 pr_info("System has AMD C1E enabled\n");
428}
429
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200430static int __init idle_setup(char *str)
431{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400432 if (!str)
433 return -EINVAL;
434
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200435 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700436 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100437 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100438 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100439 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800440 /*
441 * When the boot option of idle=halt is added, halt is
442 * forced to be used for CPU idle. In such case CPU C2/C3
443 * won't be used again.
444 * To continue to load the CPU idle driver, don't touch
445 * the boot_option_idle_override.
446 */
Len Browna476bda2013-02-09 21:45:03 -0500447 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100448 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800449 } else if (!strcmp(str, "nomwait")) {
450 /*
451 * If the boot option of "idle=nomwait" is added,
452 * it means that mwait will be disabled for CPU C2/C3
453 * states. In such case it won't touch the variable
454 * of boot_option_idle_override.
455 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100456 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800457 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200458 return -1;
459
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200460 return 0;
461}
462early_param("idle", idle_setup);
463
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400464unsigned long arch_align_stack(unsigned long sp)
465{
466 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
467 sp -= get_random_int() % 8192;
468 return sp & ~0xf;
469}
470
471unsigned long arch_randomize_brk(struct mm_struct *mm)
472{
Jason Cooper9c6f0902016-10-11 13:53:56 -0700473 return randomize_page(mm->brk, 0x02000000);
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400474}
475
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000476/*
Brian Gerstffcb0432016-08-13 12:38:21 -0400477 * Return saved PC of a blocked thread.
478 * What is this good for? it will be always the scheduler or ret_from_fork.
479 */
480unsigned long thread_saved_pc(struct task_struct *tsk)
481{
482 struct inactive_task_frame *frame =
483 (struct inactive_task_frame *) READ_ONCE(tsk->thread.sp);
484 return READ_ONCE_NOCHECK(frame->ret_addr);
485}
486
487/*
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000488 * Called from fs/proc with a reference on @p to find the function
489 * which called into schedule(). This needs to be done carefully
490 * because the task might wake up and we might look at a stack
491 * changing under us.
492 */
493unsigned long get_wchan(struct task_struct *p)
494{
Andy Lutomirski74327a32016-09-15 22:45:46 -0700495 unsigned long start, bottom, top, sp, fp, ip, ret = 0;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000496 int count = 0;
497
498 if (!p || p == current || p->state == TASK_RUNNING)
499 return 0;
500
Andy Lutomirski74327a32016-09-15 22:45:46 -0700501 if (!try_get_task_stack(p))
502 return 0;
503
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000504 start = (unsigned long)task_stack_page(p);
505 if (!start)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700506 goto out;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000507
508 /*
509 * Layout of the stack page:
510 *
511 * ----------- topmax = start + THREAD_SIZE - sizeof(unsigned long)
512 * PADDING
513 * ----------- top = topmax - TOP_OF_KERNEL_STACK_PADDING
514 * stack
Andy Lutomirski15f4eae2016-09-13 14:29:25 -0700515 * ----------- bottom = start
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000516 *
517 * The tasks stack pointer points at the location where the
518 * framepointer is stored. The data on the stack is:
519 * ... IP FP ... IP FP
520 *
521 * We need to read FP and IP, so we need to adjust the upper
522 * bound by another unsigned long.
523 */
524 top = start + THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;
525 top -= 2 * sizeof(unsigned long);
Andy Lutomirski15f4eae2016-09-13 14:29:25 -0700526 bottom = start;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000527
528 sp = READ_ONCE(p->thread.sp);
529 if (sp < bottom || sp > top)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700530 goto out;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000531
Brian Gerst7b32aea2016-08-13 12:38:18 -0400532 fp = READ_ONCE_NOCHECK(((struct inactive_task_frame *)sp)->bp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000533 do {
534 if (fp < bottom || fp > top)
Andy Lutomirski74327a32016-09-15 22:45:46 -0700535 goto out;
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300536 ip = READ_ONCE_NOCHECK(*(unsigned long *)(fp + sizeof(unsigned long)));
Andy Lutomirski74327a32016-09-15 22:45:46 -0700537 if (!in_sched_functions(ip)) {
538 ret = ip;
539 goto out;
540 }
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300541 fp = READ_ONCE_NOCHECK(*(unsigned long *)fp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000542 } while (count++ < 16 && p->state != TASK_RUNNING);
Andy Lutomirski74327a32016-09-15 22:45:46 -0700543
544out:
545 put_task_stack(p);
546 return ret;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000547}