blob: 53aa8e53292e3881052fcf33dba0701fc8a45cc9 [file] [log] [blame]
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +04001/*
2 * Optimizations for Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2010 Samsung Electronics.
5 * Contributed by Kirill Batuzov <batuzovk@ispras.ru>
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
25
Peter Maydell757e7252016-01-26 18:17:08 +000026#include "qemu/osdep.h"
Philippe Mathieu-Daudédcb32f12020-01-01 12:23:00 +010027#include "tcg/tcg-op.h"
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +040028
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +040029#define CASE_OP_32_64(x) \
30 glue(glue(case INDEX_op_, x), _i32): \
31 glue(glue(case INDEX_op_, x), _i64)
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +040032
Richard Henderson170ba882017-11-22 09:07:11 +010033#define CASE_OP_32_64_VEC(x) \
34 glue(glue(case INDEX_op_, x), _i32): \
35 glue(glue(case INDEX_op_, x), _i64): \
36 glue(glue(case INDEX_op_, x), _vec)
37
Kirill Batuzov22613af2011-07-07 16:37:13 +040038struct tcg_temp_info {
Aurelien Jarnob41059d2015-07-27 12:41:44 +020039 bool is_const;
Richard Henderson63490392017-06-20 13:43:15 -070040 TCGTemp *prev_copy;
41 TCGTemp *next_copy;
Kirill Batuzov22613af2011-07-07 16:37:13 +040042 tcg_target_ulong val;
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -080043 tcg_target_ulong mask;
Kirill Batuzov22613af2011-07-07 16:37:13 +040044};
45
Richard Henderson63490392017-06-20 13:43:15 -070046static inline struct tcg_temp_info *ts_info(TCGTemp *ts)
Aurelien Jarnod9c769c2015-07-27 12:41:44 +020047{
Richard Henderson63490392017-06-20 13:43:15 -070048 return ts->state_ptr;
Aurelien Jarnod9c769c2015-07-27 12:41:44 +020049}
50
Richard Henderson63490392017-06-20 13:43:15 -070051static inline struct tcg_temp_info *arg_info(TCGArg arg)
Aurelien Jarnod9c769c2015-07-27 12:41:44 +020052{
Richard Henderson63490392017-06-20 13:43:15 -070053 return ts_info(arg_temp(arg));
54}
55
56static inline bool ts_is_const(TCGTemp *ts)
57{
58 return ts_info(ts)->is_const;
59}
60
61static inline bool arg_is_const(TCGArg arg)
62{
63 return ts_is_const(arg_temp(arg));
64}
65
66static inline bool ts_is_copy(TCGTemp *ts)
67{
68 return ts_info(ts)->next_copy != ts;
Aurelien Jarnod9c769c2015-07-27 12:41:44 +020069}
70
Aurelien Jarnob41059d2015-07-27 12:41:44 +020071/* Reset TEMP's state, possibly removing the temp for the list of copies. */
Richard Henderson63490392017-06-20 13:43:15 -070072static void reset_ts(TCGTemp *ts)
Kirill Batuzov22613af2011-07-07 16:37:13 +040073{
Richard Henderson63490392017-06-20 13:43:15 -070074 struct tcg_temp_info *ti = ts_info(ts);
75 struct tcg_temp_info *pi = ts_info(ti->prev_copy);
76 struct tcg_temp_info *ni = ts_info(ti->next_copy);
77
78 ni->prev_copy = ti->prev_copy;
79 pi->next_copy = ti->next_copy;
80 ti->next_copy = ts;
81 ti->prev_copy = ts;
82 ti->is_const = false;
83 ti->mask = -1;
84}
85
86static void reset_temp(TCGArg arg)
87{
88 reset_ts(arg_temp(arg));
Kirill Batuzov22613af2011-07-07 16:37:13 +040089}
90
Aurelien Jarno1208d7d2015-07-27 12:41:44 +020091/* Initialize and activate a temporary. */
Emilio G. Cota34184b02017-07-19 14:32:24 -040092static void init_ts_info(struct tcg_temp_info *infos,
93 TCGTempSet *temps_used, TCGTemp *ts)
Aurelien Jarno1208d7d2015-07-27 12:41:44 +020094{
Richard Henderson63490392017-06-20 13:43:15 -070095 size_t idx = temp_idx(ts);
Emilio G. Cota34184b02017-07-19 14:32:24 -040096 if (!test_bit(idx, temps_used->l)) {
97 struct tcg_temp_info *ti = &infos[idx];
Richard Henderson63490392017-06-20 13:43:15 -070098
99 ts->state_ptr = ti;
100 ti->next_copy = ts;
101 ti->prev_copy = ts;
102 ti->is_const = false;
103 ti->mask = -1;
Emilio G. Cota34184b02017-07-19 14:32:24 -0400104 set_bit(idx, temps_used->l);
Aurelien Jarno1208d7d2015-07-27 12:41:44 +0200105 }
106}
107
Emilio G. Cota34184b02017-07-19 14:32:24 -0400108static void init_arg_info(struct tcg_temp_info *infos,
109 TCGTempSet *temps_used, TCGArg arg)
Richard Henderson63490392017-06-20 13:43:15 -0700110{
Emilio G. Cota34184b02017-07-19 14:32:24 -0400111 init_ts_info(infos, temps_used, arg_temp(arg));
Richard Henderson63490392017-06-20 13:43:15 -0700112}
113
Richard Henderson63490392017-06-20 13:43:15 -0700114static TCGTemp *find_better_copy(TCGContext *s, TCGTemp *ts)
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200115{
Richard Henderson63490392017-06-20 13:43:15 -0700116 TCGTemp *i;
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200117
118 /* If this is already a global, we can't do better. */
Richard Hendersonfa477d22016-11-02 11:20:15 -0600119 if (ts->temp_global) {
Richard Henderson63490392017-06-20 13:43:15 -0700120 return ts;
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200121 }
122
123 /* Search for a global first. */
Richard Henderson63490392017-06-20 13:43:15 -0700124 for (i = ts_info(ts)->next_copy; i != ts; i = ts_info(i)->next_copy) {
125 if (i->temp_global) {
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200126 return i;
127 }
128 }
129
130 /* If it is a temp, search for a temp local. */
Richard Hendersonfa477d22016-11-02 11:20:15 -0600131 if (!ts->temp_local) {
Richard Henderson63490392017-06-20 13:43:15 -0700132 for (i = ts_info(ts)->next_copy; i != ts; i = ts_info(i)->next_copy) {
133 if (ts->temp_local) {
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200134 return i;
135 }
136 }
137 }
138
139 /* Failure to find a better representation, return the same temp. */
Richard Henderson63490392017-06-20 13:43:15 -0700140 return ts;
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200141}
142
Richard Henderson63490392017-06-20 13:43:15 -0700143static bool ts_are_copies(TCGTemp *ts1, TCGTemp *ts2)
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200144{
Richard Henderson63490392017-06-20 13:43:15 -0700145 TCGTemp *i;
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200146
Richard Henderson63490392017-06-20 13:43:15 -0700147 if (ts1 == ts2) {
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200148 return true;
149 }
150
Richard Henderson63490392017-06-20 13:43:15 -0700151 if (!ts_is_copy(ts1) || !ts_is_copy(ts2)) {
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200152 return false;
153 }
154
Richard Henderson63490392017-06-20 13:43:15 -0700155 for (i = ts_info(ts1)->next_copy; i != ts1; i = ts_info(i)->next_copy) {
156 if (i == ts2) {
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200157 return true;
158 }
159 }
160
161 return false;
162}
163
Richard Henderson63490392017-06-20 13:43:15 -0700164static bool args_are_copies(TCGArg arg1, TCGArg arg2)
165{
166 return ts_are_copies(arg_temp(arg1), arg_temp(arg2));
167}
168
Richard Hendersonacd93702016-12-08 12:28:42 -0800169static void tcg_opt_gen_movi(TCGContext *s, TCGOp *op, TCGArg dst, TCGArg val)
Aurelien Jarno97a79eb2015-06-05 11:19:18 +0200170{
Richard Henderson170ba882017-11-22 09:07:11 +0100171 const TCGOpDef *def;
172 TCGOpcode new_op;
Aurelien Jarno97a79eb2015-06-05 11:19:18 +0200173 tcg_target_ulong mask;
Richard Henderson63490392017-06-20 13:43:15 -0700174 struct tcg_temp_info *di = arg_info(dst);
Aurelien Jarno97a79eb2015-06-05 11:19:18 +0200175
Richard Henderson170ba882017-11-22 09:07:11 +0100176 def = &tcg_op_defs[op->opc];
177 if (def->flags & TCG_OPF_VECTOR) {
178 new_op = INDEX_op_dupi_vec;
179 } else if (def->flags & TCG_OPF_64BIT) {
180 new_op = INDEX_op_movi_i64;
181 } else {
182 new_op = INDEX_op_movi_i32;
183 }
Aurelien Jarno97a79eb2015-06-05 11:19:18 +0200184 op->opc = new_op;
Richard Henderson170ba882017-11-22 09:07:11 +0100185 /* TCGOP_VECL and TCGOP_VECE remain unchanged. */
186 op->args[0] = dst;
187 op->args[1] = val;
Aurelien Jarno97a79eb2015-06-05 11:19:18 +0200188
189 reset_temp(dst);
Richard Henderson63490392017-06-20 13:43:15 -0700190 di->is_const = true;
191 di->val = val;
Aurelien Jarno97a79eb2015-06-05 11:19:18 +0200192 mask = val;
Aurelien Jarno96152122015-07-10 18:03:30 +0200193 if (TCG_TARGET_REG_BITS > 32 && new_op == INDEX_op_movi_i32) {
Aurelien Jarno97a79eb2015-06-05 11:19:18 +0200194 /* High bits of the destination are now garbage. */
195 mask |= ~0xffffffffull;
196 }
Richard Henderson63490392017-06-20 13:43:15 -0700197 di->mask = mask;
Aurelien Jarno97a79eb2015-06-05 11:19:18 +0200198}
199
Richard Hendersonacd93702016-12-08 12:28:42 -0800200static void tcg_opt_gen_mov(TCGContext *s, TCGOp *op, TCGArg dst, TCGArg src)
Kirill Batuzov22613af2011-07-07 16:37:13 +0400201{
Richard Henderson63490392017-06-20 13:43:15 -0700202 TCGTemp *dst_ts = arg_temp(dst);
203 TCGTemp *src_ts = arg_temp(src);
Richard Henderson170ba882017-11-22 09:07:11 +0100204 const TCGOpDef *def;
Richard Henderson63490392017-06-20 13:43:15 -0700205 struct tcg_temp_info *di;
206 struct tcg_temp_info *si;
207 tcg_target_ulong mask;
208 TCGOpcode new_op;
209
210 if (ts_are_copies(dst_ts, src_ts)) {
Aurelien Jarno53657182015-06-04 21:53:25 +0200211 tcg_op_remove(s, op);
212 return;
213 }
214
Richard Henderson63490392017-06-20 13:43:15 -0700215 reset_ts(dst_ts);
216 di = ts_info(dst_ts);
217 si = ts_info(src_ts);
Richard Henderson170ba882017-11-22 09:07:11 +0100218 def = &tcg_op_defs[op->opc];
219 if (def->flags & TCG_OPF_VECTOR) {
220 new_op = INDEX_op_mov_vec;
221 } else if (def->flags & TCG_OPF_64BIT) {
222 new_op = INDEX_op_mov_i64;
223 } else {
224 new_op = INDEX_op_mov_i32;
225 }
Richard Hendersonc45cb8b2014-09-19 13:49:15 -0700226 op->opc = new_op;
Richard Henderson170ba882017-11-22 09:07:11 +0100227 /* TCGOP_VECL and TCGOP_VECE remain unchanged. */
Richard Henderson63490392017-06-20 13:43:15 -0700228 op->args[0] = dst;
229 op->args[1] = src;
Richard Hendersona62f6f52014-05-22 10:59:12 -0700230
Richard Henderson63490392017-06-20 13:43:15 -0700231 mask = si->mask;
Richard Henderson24666ba2014-05-22 11:14:10 -0700232 if (TCG_TARGET_REG_BITS > 32 && new_op == INDEX_op_mov_i32) {
233 /* High bits of the destination are now garbage. */
234 mask |= ~0xffffffffull;
235 }
Richard Henderson63490392017-06-20 13:43:15 -0700236 di->mask = mask;
Richard Henderson24666ba2014-05-22 11:14:10 -0700237
Richard Henderson63490392017-06-20 13:43:15 -0700238 if (src_ts->type == dst_ts->type) {
239 struct tcg_temp_info *ni = ts_info(si->next_copy);
240
241 di->next_copy = si->next_copy;
242 di->prev_copy = src_ts;
243 ni->prev_copy = dst_ts;
244 si->next_copy = dst_ts;
245 di->is_const = si->is_const;
246 di->val = si->val;
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800247 }
Kirill Batuzov22613af2011-07-07 16:37:13 +0400248}
249
Blue Swirlfe0de7a2011-07-30 19:18:32 +0000250static TCGArg do_constant_folding_2(TCGOpcode op, TCGArg x, TCGArg y)
Kirill Batuzov53108fb2011-07-07 16:37:14 +0400251{
Richard Henderson03271522013-08-14 14:35:56 -0700252 uint64_t l64, h64;
253
Kirill Batuzov53108fb2011-07-07 16:37:14 +0400254 switch (op) {
255 CASE_OP_32_64(add):
256 return x + y;
257
258 CASE_OP_32_64(sub):
259 return x - y;
260
261 CASE_OP_32_64(mul):
262 return x * y;
263
Kirill Batuzov9a810902011-07-07 16:37:15 +0400264 CASE_OP_32_64(and):
265 return x & y;
266
267 CASE_OP_32_64(or):
268 return x | y;
269
270 CASE_OP_32_64(xor):
271 return x ^ y;
272
Kirill Batuzov55c09752011-07-07 16:37:16 +0400273 case INDEX_op_shl_i32:
Richard Henderson50c5c4d2014-03-18 07:45:39 -0700274 return (uint32_t)x << (y & 31);
Kirill Batuzov55c09752011-07-07 16:37:16 +0400275
Kirill Batuzov55c09752011-07-07 16:37:16 +0400276 case INDEX_op_shl_i64:
Richard Henderson50c5c4d2014-03-18 07:45:39 -0700277 return (uint64_t)x << (y & 63);
Kirill Batuzov55c09752011-07-07 16:37:16 +0400278
279 case INDEX_op_shr_i32:
Richard Henderson50c5c4d2014-03-18 07:45:39 -0700280 return (uint32_t)x >> (y & 31);
Kirill Batuzov55c09752011-07-07 16:37:16 +0400281
Kirill Batuzov55c09752011-07-07 16:37:16 +0400282 case INDEX_op_shr_i64:
Richard Henderson50c5c4d2014-03-18 07:45:39 -0700283 return (uint64_t)x >> (y & 63);
Kirill Batuzov55c09752011-07-07 16:37:16 +0400284
285 case INDEX_op_sar_i32:
Richard Henderson50c5c4d2014-03-18 07:45:39 -0700286 return (int32_t)x >> (y & 31);
Kirill Batuzov55c09752011-07-07 16:37:16 +0400287
Kirill Batuzov55c09752011-07-07 16:37:16 +0400288 case INDEX_op_sar_i64:
Richard Henderson50c5c4d2014-03-18 07:45:39 -0700289 return (int64_t)x >> (y & 63);
Kirill Batuzov55c09752011-07-07 16:37:16 +0400290
291 case INDEX_op_rotr_i32:
Richard Henderson50c5c4d2014-03-18 07:45:39 -0700292 return ror32(x, y & 31);
Kirill Batuzov55c09752011-07-07 16:37:16 +0400293
Kirill Batuzov55c09752011-07-07 16:37:16 +0400294 case INDEX_op_rotr_i64:
Richard Henderson50c5c4d2014-03-18 07:45:39 -0700295 return ror64(x, y & 63);
Kirill Batuzov55c09752011-07-07 16:37:16 +0400296
297 case INDEX_op_rotl_i32:
Richard Henderson50c5c4d2014-03-18 07:45:39 -0700298 return rol32(x, y & 31);
Kirill Batuzov55c09752011-07-07 16:37:16 +0400299
Kirill Batuzov55c09752011-07-07 16:37:16 +0400300 case INDEX_op_rotl_i64:
Richard Henderson50c5c4d2014-03-18 07:45:39 -0700301 return rol64(x, y & 63);
Kirill Batuzov55c09752011-07-07 16:37:16 +0400302
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700303 CASE_OP_32_64(not):
Kirill Batuzova640f032011-07-07 16:37:17 +0400304 return ~x;
305
Richard Hendersoncb25c802011-08-17 14:11:47 -0700306 CASE_OP_32_64(neg):
307 return -x;
308
309 CASE_OP_32_64(andc):
310 return x & ~y;
311
312 CASE_OP_32_64(orc):
313 return x | ~y;
314
315 CASE_OP_32_64(eqv):
316 return ~(x ^ y);
317
318 CASE_OP_32_64(nand):
319 return ~(x & y);
320
321 CASE_OP_32_64(nor):
322 return ~(x | y);
323
Richard Henderson0e28d002016-11-16 09:23:28 +0100324 case INDEX_op_clz_i32:
325 return (uint32_t)x ? clz32(x) : y;
326
327 case INDEX_op_clz_i64:
328 return x ? clz64(x) : y;
329
330 case INDEX_op_ctz_i32:
331 return (uint32_t)x ? ctz32(x) : y;
332
333 case INDEX_op_ctz_i64:
334 return x ? ctz64(x) : y;
335
Richard Hendersona768e4e2016-11-21 11:13:39 +0100336 case INDEX_op_ctpop_i32:
337 return ctpop32(x);
338
339 case INDEX_op_ctpop_i64:
340 return ctpop64(x);
341
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700342 CASE_OP_32_64(ext8s):
Kirill Batuzova640f032011-07-07 16:37:17 +0400343 return (int8_t)x;
344
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700345 CASE_OP_32_64(ext16s):
Kirill Batuzova640f032011-07-07 16:37:17 +0400346 return (int16_t)x;
347
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700348 CASE_OP_32_64(ext8u):
Kirill Batuzova640f032011-07-07 16:37:17 +0400349 return (uint8_t)x;
350
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700351 CASE_OP_32_64(ext16u):
Kirill Batuzova640f032011-07-07 16:37:17 +0400352 return (uint16_t)x;
353
Richard Henderson64985942018-11-20 08:53:34 +0100354 CASE_OP_32_64(bswap16):
355 return bswap16(x);
356
357 CASE_OP_32_64(bswap32):
358 return bswap32(x);
359
360 case INDEX_op_bswap64_i64:
361 return bswap64(x);
362
Aurelien Jarno8bcb5c82015-07-27 12:41:45 +0200363 case INDEX_op_ext_i32_i64:
Kirill Batuzova640f032011-07-07 16:37:17 +0400364 case INDEX_op_ext32s_i64:
365 return (int32_t)x;
366
Aurelien Jarno8bcb5c82015-07-27 12:41:45 +0200367 case INDEX_op_extu_i32_i64:
Richard Henderson609ad702015-07-24 07:16:00 -0700368 case INDEX_op_extrl_i64_i32:
Kirill Batuzova640f032011-07-07 16:37:17 +0400369 case INDEX_op_ext32u_i64:
370 return (uint32_t)x;
Kirill Batuzova640f032011-07-07 16:37:17 +0400371
Richard Henderson609ad702015-07-24 07:16:00 -0700372 case INDEX_op_extrh_i64_i32:
373 return (uint64_t)x >> 32;
374
Richard Henderson03271522013-08-14 14:35:56 -0700375 case INDEX_op_muluh_i32:
376 return ((uint64_t)(uint32_t)x * (uint32_t)y) >> 32;
377 case INDEX_op_mulsh_i32:
378 return ((int64_t)(int32_t)x * (int32_t)y) >> 32;
379
380 case INDEX_op_muluh_i64:
381 mulu64(&l64, &h64, x, y);
382 return h64;
383 case INDEX_op_mulsh_i64:
384 muls64(&l64, &h64, x, y);
385 return h64;
386
Richard Henderson01547f72013-08-14 15:22:46 -0700387 case INDEX_op_div_i32:
388 /* Avoid crashing on divide by zero, otherwise undefined. */
389 return (int32_t)x / ((int32_t)y ? : 1);
390 case INDEX_op_divu_i32:
391 return (uint32_t)x / ((uint32_t)y ? : 1);
392 case INDEX_op_div_i64:
393 return (int64_t)x / ((int64_t)y ? : 1);
394 case INDEX_op_divu_i64:
395 return (uint64_t)x / ((uint64_t)y ? : 1);
396
397 case INDEX_op_rem_i32:
398 return (int32_t)x % ((int32_t)y ? : 1);
399 case INDEX_op_remu_i32:
400 return (uint32_t)x % ((uint32_t)y ? : 1);
401 case INDEX_op_rem_i64:
402 return (int64_t)x % ((int64_t)y ? : 1);
403 case INDEX_op_remu_i64:
404 return (uint64_t)x % ((uint64_t)y ? : 1);
405
Kirill Batuzov53108fb2011-07-07 16:37:14 +0400406 default:
407 fprintf(stderr,
408 "Unrecognized operation %d in do_constant_folding.\n", op);
409 tcg_abort();
410 }
411}
412
Blue Swirlfe0de7a2011-07-30 19:18:32 +0000413static TCGArg do_constant_folding(TCGOpcode op, TCGArg x, TCGArg y)
Kirill Batuzov53108fb2011-07-07 16:37:14 +0400414{
Richard Henderson170ba882017-11-22 09:07:11 +0100415 const TCGOpDef *def = &tcg_op_defs[op];
Kirill Batuzov53108fb2011-07-07 16:37:14 +0400416 TCGArg res = do_constant_folding_2(op, x, y);
Richard Henderson170ba882017-11-22 09:07:11 +0100417 if (!(def->flags & TCG_OPF_64BIT)) {
Aurelien Jarno29f3ff82015-07-10 18:03:31 +0200418 res = (int32_t)res;
Kirill Batuzov53108fb2011-07-07 16:37:14 +0400419 }
Kirill Batuzov53108fb2011-07-07 16:37:14 +0400420 return res;
421}
422
Richard Henderson9519da72012-10-02 11:32:26 -0700423static bool do_constant_folding_cond_32(uint32_t x, uint32_t y, TCGCond c)
424{
425 switch (c) {
426 case TCG_COND_EQ:
427 return x == y;
428 case TCG_COND_NE:
429 return x != y;
430 case TCG_COND_LT:
431 return (int32_t)x < (int32_t)y;
432 case TCG_COND_GE:
433 return (int32_t)x >= (int32_t)y;
434 case TCG_COND_LE:
435 return (int32_t)x <= (int32_t)y;
436 case TCG_COND_GT:
437 return (int32_t)x > (int32_t)y;
438 case TCG_COND_LTU:
439 return x < y;
440 case TCG_COND_GEU:
441 return x >= y;
442 case TCG_COND_LEU:
443 return x <= y;
444 case TCG_COND_GTU:
445 return x > y;
446 default:
447 tcg_abort();
448 }
449}
450
451static bool do_constant_folding_cond_64(uint64_t x, uint64_t y, TCGCond c)
452{
453 switch (c) {
454 case TCG_COND_EQ:
455 return x == y;
456 case TCG_COND_NE:
457 return x != y;
458 case TCG_COND_LT:
459 return (int64_t)x < (int64_t)y;
460 case TCG_COND_GE:
461 return (int64_t)x >= (int64_t)y;
462 case TCG_COND_LE:
463 return (int64_t)x <= (int64_t)y;
464 case TCG_COND_GT:
465 return (int64_t)x > (int64_t)y;
466 case TCG_COND_LTU:
467 return x < y;
468 case TCG_COND_GEU:
469 return x >= y;
470 case TCG_COND_LEU:
471 return x <= y;
472 case TCG_COND_GTU:
473 return x > y;
474 default:
475 tcg_abort();
476 }
477}
478
479static bool do_constant_folding_cond_eq(TCGCond c)
480{
481 switch (c) {
482 case TCG_COND_GT:
483 case TCG_COND_LTU:
484 case TCG_COND_LT:
485 case TCG_COND_GTU:
486 case TCG_COND_NE:
487 return 0;
488 case TCG_COND_GE:
489 case TCG_COND_GEU:
490 case TCG_COND_LE:
491 case TCG_COND_LEU:
492 case TCG_COND_EQ:
493 return 1;
494 default:
495 tcg_abort();
496 }
497}
498
Aurelien Jarnob336ceb2012-09-18 19:37:00 +0200499/* Return 2 if the condition can't be simplified, and the result
500 of the condition (0 or 1) if it can */
Aurelien Jarnof8dd19e2012-09-06 16:47:14 +0200501static TCGArg do_constant_folding_cond(TCGOpcode op, TCGArg x,
502 TCGArg y, TCGCond c)
503{
Richard Henderson63490392017-06-20 13:43:15 -0700504 tcg_target_ulong xv = arg_info(x)->val;
505 tcg_target_ulong yv = arg_info(y)->val;
506 if (arg_is_const(x) && arg_is_const(y)) {
Richard Henderson170ba882017-11-22 09:07:11 +0100507 const TCGOpDef *def = &tcg_op_defs[op];
508 tcg_debug_assert(!(def->flags & TCG_OPF_VECTOR));
509 if (def->flags & TCG_OPF_64BIT) {
Richard Henderson63490392017-06-20 13:43:15 -0700510 return do_constant_folding_cond_64(xv, yv, c);
Richard Henderson170ba882017-11-22 09:07:11 +0100511 } else {
512 return do_constant_folding_cond_32(xv, yv, c);
Aurelien Jarnof8dd19e2012-09-06 16:47:14 +0200513 }
Richard Henderson63490392017-06-20 13:43:15 -0700514 } else if (args_are_copies(x, y)) {
Richard Henderson9519da72012-10-02 11:32:26 -0700515 return do_constant_folding_cond_eq(c);
Richard Henderson63490392017-06-20 13:43:15 -0700516 } else if (arg_is_const(y) && yv == 0) {
Aurelien Jarnob336ceb2012-09-18 19:37:00 +0200517 switch (c) {
518 case TCG_COND_LTU:
519 return 0;
520 case TCG_COND_GEU:
521 return 1;
522 default:
523 return 2;
524 }
Aurelien Jarnof8dd19e2012-09-06 16:47:14 +0200525 }
Alex Bennée550276a2016-09-30 22:30:55 +0100526 return 2;
Aurelien Jarnof8dd19e2012-09-06 16:47:14 +0200527}
528
Richard Henderson6c4382f2012-10-02 11:32:27 -0700529/* Return 2 if the condition can't be simplified, and the result
530 of the condition (0 or 1) if it can */
531static TCGArg do_constant_folding_cond2(TCGArg *p1, TCGArg *p2, TCGCond c)
532{
533 TCGArg al = p1[0], ah = p1[1];
534 TCGArg bl = p2[0], bh = p2[1];
535
Richard Henderson63490392017-06-20 13:43:15 -0700536 if (arg_is_const(bl) && arg_is_const(bh)) {
537 tcg_target_ulong blv = arg_info(bl)->val;
538 tcg_target_ulong bhv = arg_info(bh)->val;
539 uint64_t b = deposit64(blv, 32, 32, bhv);
Richard Henderson6c4382f2012-10-02 11:32:27 -0700540
Richard Henderson63490392017-06-20 13:43:15 -0700541 if (arg_is_const(al) && arg_is_const(ah)) {
542 tcg_target_ulong alv = arg_info(al)->val;
543 tcg_target_ulong ahv = arg_info(ah)->val;
544 uint64_t a = deposit64(alv, 32, 32, ahv);
Richard Henderson6c4382f2012-10-02 11:32:27 -0700545 return do_constant_folding_cond_64(a, b, c);
546 }
547 if (b == 0) {
548 switch (c) {
549 case TCG_COND_LTU:
550 return 0;
551 case TCG_COND_GEU:
552 return 1;
553 default:
554 break;
555 }
556 }
557 }
Richard Henderson63490392017-06-20 13:43:15 -0700558 if (args_are_copies(al, bl) && args_are_copies(ah, bh)) {
Richard Henderson6c4382f2012-10-02 11:32:27 -0700559 return do_constant_folding_cond_eq(c);
560 }
561 return 2;
562}
563
Richard Henderson24c9ae42012-10-02 11:32:21 -0700564static bool swap_commutative(TCGArg dest, TCGArg *p1, TCGArg *p2)
565{
566 TCGArg a1 = *p1, a2 = *p2;
567 int sum = 0;
Richard Henderson63490392017-06-20 13:43:15 -0700568 sum += arg_is_const(a1);
569 sum -= arg_is_const(a2);
Richard Henderson24c9ae42012-10-02 11:32:21 -0700570
571 /* Prefer the constant in second argument, and then the form
572 op a, a, b, which is better handled on non-RISC hosts. */
573 if (sum > 0 || (sum == 0 && dest == a2)) {
574 *p1 = a2;
575 *p2 = a1;
576 return true;
577 }
578 return false;
579}
580
Richard Henderson0bfcb862012-10-02 11:32:23 -0700581static bool swap_commutative2(TCGArg *p1, TCGArg *p2)
582{
583 int sum = 0;
Richard Henderson63490392017-06-20 13:43:15 -0700584 sum += arg_is_const(p1[0]);
585 sum += arg_is_const(p1[1]);
586 sum -= arg_is_const(p2[0]);
587 sum -= arg_is_const(p2[1]);
Richard Henderson0bfcb862012-10-02 11:32:23 -0700588 if (sum > 0) {
589 TCGArg t;
590 t = p1[0], p1[0] = p2[0], p2[0] = t;
591 t = p1[1], p1[1] = p2[1], p2[1] = t;
592 return true;
593 }
594 return false;
595}
596
Kirill Batuzov22613af2011-07-07 16:37:13 +0400597/* Propagate constants and copies, fold constant expressions. */
Aurelien Jarno36e60ef2015-06-04 21:53:27 +0200598void tcg_optimize(TCGContext *s)
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +0400599{
Richard Henderson15fa08f2017-11-02 15:19:14 +0100600 int nb_temps, nb_globals;
601 TCGOp *op, *op_next, *prev_mb = NULL;
Emilio G. Cota34184b02017-07-19 14:32:24 -0400602 struct tcg_temp_info *infos;
603 TCGTempSet temps_used;
Richard Henderson5d8f5362012-09-21 10:13:38 -0700604
Kirill Batuzov22613af2011-07-07 16:37:13 +0400605 /* Array VALS has an element for each temp.
606 If this temp holds a constant then its value is kept in VALS' element.
Aurelien Jarnoe590d4e2012-09-11 12:31:21 +0200607 If this temp is a copy of other ones then the other copies are
608 available through the doubly linked circular list. */
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +0400609
610 nb_temps = s->nb_temps;
611 nb_globals = s->nb_globals;
Emilio G. Cota34184b02017-07-19 14:32:24 -0400612 bitmap_zero(temps_used.l, nb_temps);
613 infos = tcg_malloc(sizeof(struct tcg_temp_info) * nb_temps);
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +0400614
Richard Henderson15fa08f2017-11-02 15:19:14 +0100615 QTAILQ_FOREACH_SAFE(op, &s->ops, link, op_next) {
Richard Henderson24666ba2014-05-22 11:14:10 -0700616 tcg_target_ulong mask, partmask, affected;
Richard Hendersonc45cb8b2014-09-19 13:49:15 -0700617 int nb_oargs, nb_iargs, i;
Richard Hendersoncf066672014-03-22 20:06:52 -0700618 TCGArg tmp;
Richard Hendersonc45cb8b2014-09-19 13:49:15 -0700619 TCGOpcode opc = op->opc;
620 const TCGOpDef *def = &tcg_op_defs[opc];
621
Aurelien Jarno1208d7d2015-07-27 12:41:44 +0200622 /* Count the arguments, and initialize the temps that are
623 going to be used */
Richard Hendersonc45cb8b2014-09-19 13:49:15 -0700624 if (opc == INDEX_op_call) {
Richard Hendersoncd9090a2017-11-14 13:02:51 +0100625 nb_oargs = TCGOP_CALLO(op);
626 nb_iargs = TCGOP_CALLI(op);
Aurelien Jarno1208d7d2015-07-27 12:41:44 +0200627 for (i = 0; i < nb_oargs + nb_iargs; i++) {
Richard Henderson63490392017-06-20 13:43:15 -0700628 TCGTemp *ts = arg_temp(op->args[i]);
629 if (ts) {
Emilio G. Cota34184b02017-07-19 14:32:24 -0400630 init_ts_info(infos, &temps_used, ts);
Aurelien Jarno1208d7d2015-07-27 12:41:44 +0200631 }
632 }
Aurelien Jarno1ff8c542012-09-11 16:18:49 +0200633 } else {
Richard Hendersoncf066672014-03-22 20:06:52 -0700634 nb_oargs = def->nb_oargs;
635 nb_iargs = def->nb_iargs;
Aurelien Jarno1208d7d2015-07-27 12:41:44 +0200636 for (i = 0; i < nb_oargs + nb_iargs; i++) {
Emilio G. Cota34184b02017-07-19 14:32:24 -0400637 init_arg_info(infos, &temps_used, op->args[i]);
Aurelien Jarno1208d7d2015-07-27 12:41:44 +0200638 }
Richard Hendersoncf066672014-03-22 20:06:52 -0700639 }
640
641 /* Do copy propagation */
642 for (i = nb_oargs; i < nb_oargs + nb_iargs; i++) {
Richard Henderson63490392017-06-20 13:43:15 -0700643 TCGTemp *ts = arg_temp(op->args[i]);
644 if (ts && ts_is_copy(ts)) {
645 op->args[i] = temp_arg(find_better_copy(s, ts));
Kirill Batuzov22613af2011-07-07 16:37:13 +0400646 }
647 }
648
Kirill Batuzov53108fb2011-07-07 16:37:14 +0400649 /* For commutative operations make constant second argument */
Richard Hendersonc45cb8b2014-09-19 13:49:15 -0700650 switch (opc) {
Richard Henderson170ba882017-11-22 09:07:11 +0100651 CASE_OP_32_64_VEC(add):
652 CASE_OP_32_64_VEC(mul):
653 CASE_OP_32_64_VEC(and):
654 CASE_OP_32_64_VEC(or):
655 CASE_OP_32_64_VEC(xor):
Richard Hendersoncb25c802011-08-17 14:11:47 -0700656 CASE_OP_32_64(eqv):
657 CASE_OP_32_64(nand):
658 CASE_OP_32_64(nor):
Richard Henderson03271522013-08-14 14:35:56 -0700659 CASE_OP_32_64(muluh):
660 CASE_OP_32_64(mulsh):
Richard Hendersonacd93702016-12-08 12:28:42 -0800661 swap_commutative(op->args[0], &op->args[1], &op->args[2]);
Kirill Batuzov53108fb2011-07-07 16:37:14 +0400662 break;
Aurelien Jarno65a7cce2012-09-06 16:47:14 +0200663 CASE_OP_32_64(brcond):
Richard Hendersonacd93702016-12-08 12:28:42 -0800664 if (swap_commutative(-1, &op->args[0], &op->args[1])) {
665 op->args[2] = tcg_swap_cond(op->args[2]);
Aurelien Jarno65a7cce2012-09-06 16:47:14 +0200666 }
667 break;
668 CASE_OP_32_64(setcond):
Richard Hendersonacd93702016-12-08 12:28:42 -0800669 if (swap_commutative(op->args[0], &op->args[1], &op->args[2])) {
670 op->args[3] = tcg_swap_cond(op->args[3]);
Aurelien Jarno65a7cce2012-09-06 16:47:14 +0200671 }
672 break;
Richard Hendersonfa01a202012-09-21 10:13:37 -0700673 CASE_OP_32_64(movcond):
Richard Hendersonacd93702016-12-08 12:28:42 -0800674 if (swap_commutative(-1, &op->args[1], &op->args[2])) {
675 op->args[5] = tcg_swap_cond(op->args[5]);
Richard Hendersonfa01a202012-09-21 10:13:37 -0700676 }
Richard Henderson5d8f5362012-09-21 10:13:38 -0700677 /* For movcond, we canonicalize the "false" input reg to match
678 the destination reg so that the tcg backend can implement
679 a "move if true" operation. */
Richard Hendersonacd93702016-12-08 12:28:42 -0800680 if (swap_commutative(op->args[0], &op->args[4], &op->args[3])) {
681 op->args[5] = tcg_invert_cond(op->args[5]);
Richard Henderson5d8f5362012-09-21 10:13:38 -0700682 }
Richard Henderson1e484e62012-10-02 11:32:22 -0700683 break;
Richard Hendersond7156f72013-02-19 23:51:52 -0800684 CASE_OP_32_64(add2):
Richard Hendersonacd93702016-12-08 12:28:42 -0800685 swap_commutative(op->args[0], &op->args[2], &op->args[4]);
686 swap_commutative(op->args[1], &op->args[3], &op->args[5]);
Richard Henderson1e484e62012-10-02 11:32:22 -0700687 break;
Richard Hendersond7156f72013-02-19 23:51:52 -0800688 CASE_OP_32_64(mulu2):
Richard Henderson4d3203f2013-02-19 23:51:53 -0800689 CASE_OP_32_64(muls2):
Richard Hendersonacd93702016-12-08 12:28:42 -0800690 swap_commutative(op->args[0], &op->args[2], &op->args[3]);
Richard Henderson14149682012-10-02 11:32:30 -0700691 break;
Richard Henderson0bfcb862012-10-02 11:32:23 -0700692 case INDEX_op_brcond2_i32:
Richard Hendersonacd93702016-12-08 12:28:42 -0800693 if (swap_commutative2(&op->args[0], &op->args[2])) {
694 op->args[4] = tcg_swap_cond(op->args[4]);
Richard Henderson0bfcb862012-10-02 11:32:23 -0700695 }
696 break;
697 case INDEX_op_setcond2_i32:
Richard Hendersonacd93702016-12-08 12:28:42 -0800698 if (swap_commutative2(&op->args[1], &op->args[3])) {
699 op->args[5] = tcg_swap_cond(op->args[5]);
Richard Henderson0bfcb862012-10-02 11:32:23 -0700700 }
701 break;
Kirill Batuzov53108fb2011-07-07 16:37:14 +0400702 default:
703 break;
704 }
705
Richard Henderson2d497542013-03-21 09:13:33 -0700706 /* Simplify expressions for "shift/rot r, 0, a => movi r, 0",
707 and "sub r, 0, a => neg r, a" case. */
Richard Hendersonc45cb8b2014-09-19 13:49:15 -0700708 switch (opc) {
Aurelien Jarno01ee5282012-09-06 16:47:14 +0200709 CASE_OP_32_64(shl):
710 CASE_OP_32_64(shr):
711 CASE_OP_32_64(sar):
712 CASE_OP_32_64(rotl):
713 CASE_OP_32_64(rotr):
Richard Henderson63490392017-06-20 13:43:15 -0700714 if (arg_is_const(op->args[1])
715 && arg_info(op->args[1])->val == 0) {
Richard Hendersonacd93702016-12-08 12:28:42 -0800716 tcg_opt_gen_movi(s, op, op->args[0], 0);
Aurelien Jarno01ee5282012-09-06 16:47:14 +0200717 continue;
718 }
719 break;
Richard Henderson170ba882017-11-22 09:07:11 +0100720 CASE_OP_32_64_VEC(sub):
Richard Henderson2d497542013-03-21 09:13:33 -0700721 {
722 TCGOpcode neg_op;
723 bool have_neg;
724
Richard Henderson63490392017-06-20 13:43:15 -0700725 if (arg_is_const(op->args[2])) {
Richard Henderson2d497542013-03-21 09:13:33 -0700726 /* Proceed with possible constant folding. */
727 break;
728 }
Richard Hendersonc45cb8b2014-09-19 13:49:15 -0700729 if (opc == INDEX_op_sub_i32) {
Richard Henderson2d497542013-03-21 09:13:33 -0700730 neg_op = INDEX_op_neg_i32;
731 have_neg = TCG_TARGET_HAS_neg_i32;
Richard Henderson170ba882017-11-22 09:07:11 +0100732 } else if (opc == INDEX_op_sub_i64) {
Richard Henderson2d497542013-03-21 09:13:33 -0700733 neg_op = INDEX_op_neg_i64;
734 have_neg = TCG_TARGET_HAS_neg_i64;
Richard Hendersonac383dd2019-04-20 00:27:24 +0000735 } else if (TCG_TARGET_HAS_neg_vec) {
736 TCGType type = TCGOP_VECL(op) + TCG_TYPE_V64;
737 unsigned vece = TCGOP_VECE(op);
Richard Henderson170ba882017-11-22 09:07:11 +0100738 neg_op = INDEX_op_neg_vec;
Richard Hendersonac383dd2019-04-20 00:27:24 +0000739 have_neg = tcg_can_emit_vec_op(neg_op, type, vece) > 0;
740 } else {
741 break;
Richard Henderson2d497542013-03-21 09:13:33 -0700742 }
743 if (!have_neg) {
744 break;
745 }
Richard Henderson63490392017-06-20 13:43:15 -0700746 if (arg_is_const(op->args[1])
747 && arg_info(op->args[1])->val == 0) {
Richard Hendersonc45cb8b2014-09-19 13:49:15 -0700748 op->opc = neg_op;
Richard Hendersonacd93702016-12-08 12:28:42 -0800749 reset_temp(op->args[0]);
750 op->args[1] = op->args[2];
Richard Henderson2d497542013-03-21 09:13:33 -0700751 continue;
752 }
753 }
754 break;
Richard Henderson170ba882017-11-22 09:07:11 +0100755 CASE_OP_32_64_VEC(xor):
Richard Hendersone201b562014-01-28 13:15:38 -0800756 CASE_OP_32_64(nand):
Richard Henderson63490392017-06-20 13:43:15 -0700757 if (!arg_is_const(op->args[1])
758 && arg_is_const(op->args[2])
759 && arg_info(op->args[2])->val == -1) {
Richard Hendersone201b562014-01-28 13:15:38 -0800760 i = 1;
761 goto try_not;
762 }
763 break;
764 CASE_OP_32_64(nor):
Richard Henderson63490392017-06-20 13:43:15 -0700765 if (!arg_is_const(op->args[1])
766 && arg_is_const(op->args[2])
767 && arg_info(op->args[2])->val == 0) {
Richard Hendersone201b562014-01-28 13:15:38 -0800768 i = 1;
769 goto try_not;
770 }
771 break;
Richard Henderson170ba882017-11-22 09:07:11 +0100772 CASE_OP_32_64_VEC(andc):
Richard Henderson63490392017-06-20 13:43:15 -0700773 if (!arg_is_const(op->args[2])
774 && arg_is_const(op->args[1])
775 && arg_info(op->args[1])->val == -1) {
Richard Hendersone201b562014-01-28 13:15:38 -0800776 i = 2;
777 goto try_not;
778 }
779 break;
Richard Henderson170ba882017-11-22 09:07:11 +0100780 CASE_OP_32_64_VEC(orc):
Richard Hendersone201b562014-01-28 13:15:38 -0800781 CASE_OP_32_64(eqv):
Richard Henderson63490392017-06-20 13:43:15 -0700782 if (!arg_is_const(op->args[2])
783 && arg_is_const(op->args[1])
784 && arg_info(op->args[1])->val == 0) {
Richard Hendersone201b562014-01-28 13:15:38 -0800785 i = 2;
786 goto try_not;
787 }
788 break;
789 try_not:
790 {
791 TCGOpcode not_op;
792 bool have_not;
793
Richard Henderson170ba882017-11-22 09:07:11 +0100794 if (def->flags & TCG_OPF_VECTOR) {
795 not_op = INDEX_op_not_vec;
796 have_not = TCG_TARGET_HAS_not_vec;
797 } else if (def->flags & TCG_OPF_64BIT) {
Richard Hendersone201b562014-01-28 13:15:38 -0800798 not_op = INDEX_op_not_i64;
799 have_not = TCG_TARGET_HAS_not_i64;
800 } else {
801 not_op = INDEX_op_not_i32;
802 have_not = TCG_TARGET_HAS_not_i32;
803 }
804 if (!have_not) {
805 break;
806 }
Richard Hendersonc45cb8b2014-09-19 13:49:15 -0700807 op->opc = not_op;
Richard Hendersonacd93702016-12-08 12:28:42 -0800808 reset_temp(op->args[0]);
809 op->args[1] = op->args[i];
Richard Hendersone201b562014-01-28 13:15:38 -0800810 continue;
811 }
Aurelien Jarno01ee5282012-09-06 16:47:14 +0200812 default:
813 break;
814 }
815
Richard Henderson464a1442014-01-31 07:42:11 -0600816 /* Simplify expression for "op r, a, const => mov r, a" cases */
Richard Hendersonc45cb8b2014-09-19 13:49:15 -0700817 switch (opc) {
Richard Henderson170ba882017-11-22 09:07:11 +0100818 CASE_OP_32_64_VEC(add):
819 CASE_OP_32_64_VEC(sub):
820 CASE_OP_32_64_VEC(or):
821 CASE_OP_32_64_VEC(xor):
822 CASE_OP_32_64_VEC(andc):
Kirill Batuzov55c09752011-07-07 16:37:16 +0400823 CASE_OP_32_64(shl):
824 CASE_OP_32_64(shr):
825 CASE_OP_32_64(sar):
Richard Henderson25c4d9c2011-08-17 14:11:46 -0700826 CASE_OP_32_64(rotl):
827 CASE_OP_32_64(rotr):
Richard Henderson63490392017-06-20 13:43:15 -0700828 if (!arg_is_const(op->args[1])
829 && arg_is_const(op->args[2])
830 && arg_info(op->args[2])->val == 0) {
Richard Hendersonacd93702016-12-08 12:28:42 -0800831 tcg_opt_gen_mov(s, op, op->args[0], op->args[1]);
Aurelien Jarno97a79eb2015-06-05 11:19:18 +0200832 continue;
Kirill Batuzov53108fb2011-07-07 16:37:14 +0400833 }
834 break;
Richard Henderson170ba882017-11-22 09:07:11 +0100835 CASE_OP_32_64_VEC(and):
836 CASE_OP_32_64_VEC(orc):
Richard Henderson464a1442014-01-31 07:42:11 -0600837 CASE_OP_32_64(eqv):
Richard Henderson63490392017-06-20 13:43:15 -0700838 if (!arg_is_const(op->args[1])
839 && arg_is_const(op->args[2])
840 && arg_info(op->args[2])->val == -1) {
Richard Hendersonacd93702016-12-08 12:28:42 -0800841 tcg_opt_gen_mov(s, op, op->args[0], op->args[1]);
Aurelien Jarno97a79eb2015-06-05 11:19:18 +0200842 continue;
Richard Henderson464a1442014-01-31 07:42:11 -0600843 }
844 break;
Aurelien Jarno56e49432012-09-06 16:47:13 +0200845 default:
846 break;
847 }
848
Aurelien Jarno30312442013-09-03 08:27:38 +0200849 /* Simplify using known-zero bits. Currently only ops with a single
850 output argument is supported. */
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800851 mask = -1;
Paolo Bonzini633f6502013-01-11 15:42:53 -0800852 affected = -1;
Richard Hendersonc45cb8b2014-09-19 13:49:15 -0700853 switch (opc) {
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800854 CASE_OP_32_64(ext8s):
Richard Henderson63490392017-06-20 13:43:15 -0700855 if ((arg_info(op->args[1])->mask & 0x80) != 0) {
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800856 break;
857 }
858 CASE_OP_32_64(ext8u):
859 mask = 0xff;
860 goto and_const;
861 CASE_OP_32_64(ext16s):
Richard Henderson63490392017-06-20 13:43:15 -0700862 if ((arg_info(op->args[1])->mask & 0x8000) != 0) {
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800863 break;
864 }
865 CASE_OP_32_64(ext16u):
866 mask = 0xffff;
867 goto and_const;
868 case INDEX_op_ext32s_i64:
Richard Henderson63490392017-06-20 13:43:15 -0700869 if ((arg_info(op->args[1])->mask & 0x80000000) != 0) {
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800870 break;
871 }
872 case INDEX_op_ext32u_i64:
873 mask = 0xffffffffU;
874 goto and_const;
875
876 CASE_OP_32_64(and):
Richard Henderson63490392017-06-20 13:43:15 -0700877 mask = arg_info(op->args[2])->mask;
878 if (arg_is_const(op->args[2])) {
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800879 and_const:
Richard Henderson63490392017-06-20 13:43:15 -0700880 affected = arg_info(op->args[1])->mask & ~mask;
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800881 }
Richard Henderson63490392017-06-20 13:43:15 -0700882 mask = arg_info(op->args[1])->mask & mask;
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800883 break;
884
Aurelien Jarno8bcb5c82015-07-27 12:41:45 +0200885 case INDEX_op_ext_i32_i64:
Richard Henderson63490392017-06-20 13:43:15 -0700886 if ((arg_info(op->args[1])->mask & 0x80000000) != 0) {
Aurelien Jarno8bcb5c82015-07-27 12:41:45 +0200887 break;
888 }
889 case INDEX_op_extu_i32_i64:
890 /* We do not compute affected as it is a size changing op. */
Richard Henderson63490392017-06-20 13:43:15 -0700891 mask = (uint32_t)arg_info(op->args[1])->mask;
Aurelien Jarno8bcb5c82015-07-27 12:41:45 +0200892 break;
893
Richard Henderson23ec69ed2014-01-28 12:03:24 -0800894 CASE_OP_32_64(andc):
895 /* Known-zeros does not imply known-ones. Therefore unless
Richard Hendersonacd93702016-12-08 12:28:42 -0800896 op->args[2] is constant, we can't infer anything from it. */
Richard Henderson63490392017-06-20 13:43:15 -0700897 if (arg_is_const(op->args[2])) {
898 mask = ~arg_info(op->args[2])->mask;
Richard Henderson23ec69ed2014-01-28 12:03:24 -0800899 goto and_const;
900 }
Richard Henderson63490392017-06-20 13:43:15 -0700901 /* But we certainly know nothing outside args[1] may be set. */
902 mask = arg_info(op->args[1])->mask;
Richard Henderson23ec69ed2014-01-28 12:03:24 -0800903 break;
904
Aurelien Jarnoe46b2252013-09-03 08:27:38 +0200905 case INDEX_op_sar_i32:
Richard Henderson63490392017-06-20 13:43:15 -0700906 if (arg_is_const(op->args[2])) {
907 tmp = arg_info(op->args[2])->val & 31;
908 mask = (int32_t)arg_info(op->args[1])->mask >> tmp;
Aurelien Jarnoe46b2252013-09-03 08:27:38 +0200909 }
910 break;
911 case INDEX_op_sar_i64:
Richard Henderson63490392017-06-20 13:43:15 -0700912 if (arg_is_const(op->args[2])) {
913 tmp = arg_info(op->args[2])->val & 63;
914 mask = (int64_t)arg_info(op->args[1])->mask >> tmp;
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800915 }
916 break;
917
Aurelien Jarnoe46b2252013-09-03 08:27:38 +0200918 case INDEX_op_shr_i32:
Richard Henderson63490392017-06-20 13:43:15 -0700919 if (arg_is_const(op->args[2])) {
920 tmp = arg_info(op->args[2])->val & 31;
921 mask = (uint32_t)arg_info(op->args[1])->mask >> tmp;
Aurelien Jarnoe46b2252013-09-03 08:27:38 +0200922 }
923 break;
924 case INDEX_op_shr_i64:
Richard Henderson63490392017-06-20 13:43:15 -0700925 if (arg_is_const(op->args[2])) {
926 tmp = arg_info(op->args[2])->val & 63;
927 mask = (uint64_t)arg_info(op->args[1])->mask >> tmp;
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800928 }
929 break;
930
Richard Henderson609ad702015-07-24 07:16:00 -0700931 case INDEX_op_extrl_i64_i32:
Richard Henderson63490392017-06-20 13:43:15 -0700932 mask = (uint32_t)arg_info(op->args[1])->mask;
Richard Henderson609ad702015-07-24 07:16:00 -0700933 break;
934 case INDEX_op_extrh_i64_i32:
Richard Henderson63490392017-06-20 13:43:15 -0700935 mask = (uint64_t)arg_info(op->args[1])->mask >> 32;
Richard Henderson4bb7a412013-09-09 17:03:24 -0700936 break;
937
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800938 CASE_OP_32_64(shl):
Richard Henderson63490392017-06-20 13:43:15 -0700939 if (arg_is_const(op->args[2])) {
940 tmp = arg_info(op->args[2])->val & (TCG_TARGET_REG_BITS - 1);
941 mask = arg_info(op->args[1])->mask << tmp;
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800942 }
943 break;
944
945 CASE_OP_32_64(neg):
946 /* Set to 1 all bits to the left of the rightmost. */
Richard Henderson63490392017-06-20 13:43:15 -0700947 mask = -(arg_info(op->args[1])->mask
948 & -arg_info(op->args[1])->mask);
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800949 break;
950
951 CASE_OP_32_64(deposit):
Richard Henderson63490392017-06-20 13:43:15 -0700952 mask = deposit64(arg_info(op->args[1])->mask,
953 op->args[3], op->args[4],
954 arg_info(op->args[2])->mask);
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800955 break;
956
Richard Henderson7ec8bab2016-10-14 12:04:32 -0500957 CASE_OP_32_64(extract):
Richard Henderson63490392017-06-20 13:43:15 -0700958 mask = extract64(arg_info(op->args[1])->mask,
959 op->args[2], op->args[3]);
Richard Hendersonacd93702016-12-08 12:28:42 -0800960 if (op->args[2] == 0) {
Richard Henderson63490392017-06-20 13:43:15 -0700961 affected = arg_info(op->args[1])->mask & ~mask;
Richard Henderson7ec8bab2016-10-14 12:04:32 -0500962 }
963 break;
964 CASE_OP_32_64(sextract):
Richard Henderson63490392017-06-20 13:43:15 -0700965 mask = sextract64(arg_info(op->args[1])->mask,
Richard Hendersonacd93702016-12-08 12:28:42 -0800966 op->args[2], op->args[3]);
967 if (op->args[2] == 0 && (tcg_target_long)mask >= 0) {
Richard Henderson63490392017-06-20 13:43:15 -0700968 affected = arg_info(op->args[1])->mask & ~mask;
Richard Henderson7ec8bab2016-10-14 12:04:32 -0500969 }
970 break;
971
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800972 CASE_OP_32_64(or):
973 CASE_OP_32_64(xor):
Richard Henderson63490392017-06-20 13:43:15 -0700974 mask = arg_info(op->args[1])->mask | arg_info(op->args[2])->mask;
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800975 break;
976
Richard Henderson0e28d002016-11-16 09:23:28 +0100977 case INDEX_op_clz_i32:
978 case INDEX_op_ctz_i32:
Richard Henderson63490392017-06-20 13:43:15 -0700979 mask = arg_info(op->args[2])->mask | 31;
Richard Henderson0e28d002016-11-16 09:23:28 +0100980 break;
981
982 case INDEX_op_clz_i64:
983 case INDEX_op_ctz_i64:
Richard Henderson63490392017-06-20 13:43:15 -0700984 mask = arg_info(op->args[2])->mask | 63;
Richard Henderson0e28d002016-11-16 09:23:28 +0100985 break;
986
Richard Hendersona768e4e2016-11-21 11:13:39 +0100987 case INDEX_op_ctpop_i32:
988 mask = 32 | 31;
989 break;
990 case INDEX_op_ctpop_i64:
991 mask = 64 | 63;
992 break;
993
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800994 CASE_OP_32_64(setcond):
Richard Hendersona7635512014-04-23 22:18:30 -0700995 case INDEX_op_setcond2_i32:
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -0800996 mask = 1;
997 break;
998
999 CASE_OP_32_64(movcond):
Richard Henderson63490392017-06-20 13:43:15 -07001000 mask = arg_info(op->args[3])->mask | arg_info(op->args[4])->mask;
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -08001001 break;
1002
Aurelien Jarnoc8d70272013-09-03 08:27:39 +02001003 CASE_OP_32_64(ld8u):
Aurelien Jarnoc8d70272013-09-03 08:27:39 +02001004 mask = 0xff;
1005 break;
1006 CASE_OP_32_64(ld16u):
Aurelien Jarnoc8d70272013-09-03 08:27:39 +02001007 mask = 0xffff;
1008 break;
1009 case INDEX_op_ld32u_i64:
Aurelien Jarnoc8d70272013-09-03 08:27:39 +02001010 mask = 0xffffffffu;
1011 break;
1012
1013 CASE_OP_32_64(qemu_ld):
1014 {
Richard Hendersonacd93702016-12-08 12:28:42 -08001015 TCGMemOpIdx oi = op->args[nb_oargs + nb_iargs];
Tony Nguyen14776ab2019-08-24 04:10:58 +10001016 MemOp mop = get_memop(oi);
Aurelien Jarnoc8d70272013-09-03 08:27:39 +02001017 if (!(mop & MO_SIGN)) {
1018 mask = (2ULL << ((8 << (mop & MO_SIZE)) - 1)) - 1;
1019 }
1020 }
1021 break;
1022
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -08001023 default:
1024 break;
1025 }
1026
Richard Hendersonbc8d6882014-06-08 18:24:14 -07001027 /* 32-bit ops generate 32-bit results. For the result is zero test
1028 below, we can ignore high bits, but for further optimizations we
1029 need to record that the high bits contain garbage. */
Richard Henderson24666ba2014-05-22 11:14:10 -07001030 partmask = mask;
Richard Hendersonbc8d6882014-06-08 18:24:14 -07001031 if (!(def->flags & TCG_OPF_64BIT)) {
Richard Henderson24666ba2014-05-22 11:14:10 -07001032 mask |= ~(tcg_target_ulong)0xffffffffu;
1033 partmask &= 0xffffffffu;
1034 affected &= 0xffffffffu;
Aurelien Jarnof096dc92013-09-03 08:27:38 +02001035 }
1036
Richard Henderson24666ba2014-05-22 11:14:10 -07001037 if (partmask == 0) {
Aurelien Jarnoeabb7b92016-04-21 10:48:49 +02001038 tcg_debug_assert(nb_oargs == 1);
Richard Hendersonacd93702016-12-08 12:28:42 -08001039 tcg_opt_gen_movi(s, op, op->args[0], 0);
Paolo Bonzini633f6502013-01-11 15:42:53 -08001040 continue;
1041 }
1042 if (affected == 0) {
Aurelien Jarnoeabb7b92016-04-21 10:48:49 +02001043 tcg_debug_assert(nb_oargs == 1);
Richard Hendersonacd93702016-12-08 12:28:42 -08001044 tcg_opt_gen_mov(s, op, op->args[0], op->args[1]);
Paolo Bonzini633f6502013-01-11 15:42:53 -08001045 continue;
1046 }
1047
Aurelien Jarno56e49432012-09-06 16:47:13 +02001048 /* Simplify expression for "op r, a, 0 => movi r, 0" cases */
Richard Hendersonc45cb8b2014-09-19 13:49:15 -07001049 switch (opc) {
Richard Henderson170ba882017-11-22 09:07:11 +01001050 CASE_OP_32_64_VEC(and):
1051 CASE_OP_32_64_VEC(mul):
Richard Henderson03271522013-08-14 14:35:56 -07001052 CASE_OP_32_64(muluh):
1053 CASE_OP_32_64(mulsh):
Richard Henderson63490392017-06-20 13:43:15 -07001054 if (arg_is_const(op->args[2])
1055 && arg_info(op->args[2])->val == 0) {
Richard Hendersonacd93702016-12-08 12:28:42 -08001056 tcg_opt_gen_movi(s, op, op->args[0], 0);
Kirill Batuzov53108fb2011-07-07 16:37:14 +04001057 continue;
1058 }
1059 break;
Aurelien Jarno56e49432012-09-06 16:47:13 +02001060 default:
1061 break;
1062 }
1063
1064 /* Simplify expression for "op r, a, a => mov r, a" cases */
Richard Hendersonc45cb8b2014-09-19 13:49:15 -07001065 switch (opc) {
Richard Henderson170ba882017-11-22 09:07:11 +01001066 CASE_OP_32_64_VEC(or):
1067 CASE_OP_32_64_VEC(and):
Richard Henderson63490392017-06-20 13:43:15 -07001068 if (args_are_copies(op->args[1], op->args[2])) {
Richard Hendersonacd93702016-12-08 12:28:42 -08001069 tcg_opt_gen_mov(s, op, op->args[0], op->args[1]);
Kirill Batuzov9a810902011-07-07 16:37:15 +04001070 continue;
1071 }
1072 break;
Blue Swirlfe0de7a2011-07-30 19:18:32 +00001073 default:
1074 break;
Kirill Batuzov53108fb2011-07-07 16:37:14 +04001075 }
1076
Aurelien Jarno3c941932012-09-18 19:12:36 +02001077 /* Simplify expression for "op r, a, a => movi r, 0" cases */
Richard Hendersonc45cb8b2014-09-19 13:49:15 -07001078 switch (opc) {
Richard Henderson170ba882017-11-22 09:07:11 +01001079 CASE_OP_32_64_VEC(andc):
1080 CASE_OP_32_64_VEC(sub):
1081 CASE_OP_32_64_VEC(xor):
Richard Henderson63490392017-06-20 13:43:15 -07001082 if (args_are_copies(op->args[1], op->args[2])) {
Richard Hendersonacd93702016-12-08 12:28:42 -08001083 tcg_opt_gen_movi(s, op, op->args[0], 0);
Aurelien Jarno3c941932012-09-18 19:12:36 +02001084 continue;
1085 }
1086 break;
1087 default:
1088 break;
1089 }
1090
Kirill Batuzov22613af2011-07-07 16:37:13 +04001091 /* Propagate constants through copy operations and do constant
1092 folding. Constants will be substituted to arguments by register
1093 allocator where needed and possible. Also detect copies. */
Richard Hendersonc45cb8b2014-09-19 13:49:15 -07001094 switch (opc) {
Richard Henderson170ba882017-11-22 09:07:11 +01001095 CASE_OP_32_64_VEC(mov):
Richard Hendersonacd93702016-12-08 12:28:42 -08001096 tcg_opt_gen_mov(s, op, op->args[0], op->args[1]);
Aurelien Jarno97a79eb2015-06-05 11:19:18 +02001097 break;
Kirill Batuzov22613af2011-07-07 16:37:13 +04001098 CASE_OP_32_64(movi):
Richard Henderson170ba882017-11-22 09:07:11 +01001099 case INDEX_op_dupi_vec:
Richard Hendersonacd93702016-12-08 12:28:42 -08001100 tcg_opt_gen_movi(s, op, op->args[0], op->args[1]);
Kirill Batuzov22613af2011-07-07 16:37:13 +04001101 break;
Richard Henderson6e14e912012-10-02 11:32:24 -07001102
Richard Henderson170ba882017-11-22 09:07:11 +01001103 case INDEX_op_dup_vec:
1104 if (arg_is_const(op->args[1])) {
1105 tmp = arg_info(op->args[1])->val;
1106 tmp = dup_const(TCGOP_VECE(op), tmp);
1107 tcg_opt_gen_movi(s, op, op->args[0], tmp);
Richard Henderson1fb57da72018-08-05 16:32:58 -07001108 break;
Richard Henderson170ba882017-11-22 09:07:11 +01001109 }
Richard Henderson1fb57da72018-08-05 16:32:58 -07001110 goto do_default;
Richard Henderson170ba882017-11-22 09:07:11 +01001111
Kirill Batuzova640f032011-07-07 16:37:17 +04001112 CASE_OP_32_64(not):
Richard Hendersoncb25c802011-08-17 14:11:47 -07001113 CASE_OP_32_64(neg):
Richard Henderson25c4d9c2011-08-17 14:11:46 -07001114 CASE_OP_32_64(ext8s):
1115 CASE_OP_32_64(ext8u):
1116 CASE_OP_32_64(ext16s):
1117 CASE_OP_32_64(ext16u):
Richard Hendersona768e4e2016-11-21 11:13:39 +01001118 CASE_OP_32_64(ctpop):
Richard Henderson64985942018-11-20 08:53:34 +01001119 CASE_OP_32_64(bswap16):
1120 CASE_OP_32_64(bswap32):
1121 case INDEX_op_bswap64_i64:
Kirill Batuzova640f032011-07-07 16:37:17 +04001122 case INDEX_op_ext32s_i64:
1123 case INDEX_op_ext32u_i64:
Aurelien Jarno8bcb5c82015-07-27 12:41:45 +02001124 case INDEX_op_ext_i32_i64:
1125 case INDEX_op_extu_i32_i64:
Richard Henderson609ad702015-07-24 07:16:00 -07001126 case INDEX_op_extrl_i64_i32:
1127 case INDEX_op_extrh_i64_i32:
Richard Henderson63490392017-06-20 13:43:15 -07001128 if (arg_is_const(op->args[1])) {
1129 tmp = do_constant_folding(opc, arg_info(op->args[1])->val, 0);
Richard Hendersonacd93702016-12-08 12:28:42 -08001130 tcg_opt_gen_movi(s, op, op->args[0], tmp);
Richard Henderson6e14e912012-10-02 11:32:24 -07001131 break;
Kirill Batuzova640f032011-07-07 16:37:17 +04001132 }
Richard Henderson6e14e912012-10-02 11:32:24 -07001133 goto do_default;
1134
Kirill Batuzov53108fb2011-07-07 16:37:14 +04001135 CASE_OP_32_64(add):
1136 CASE_OP_32_64(sub):
1137 CASE_OP_32_64(mul):
Kirill Batuzov9a810902011-07-07 16:37:15 +04001138 CASE_OP_32_64(or):
1139 CASE_OP_32_64(and):
1140 CASE_OP_32_64(xor):
Kirill Batuzov55c09752011-07-07 16:37:16 +04001141 CASE_OP_32_64(shl):
1142 CASE_OP_32_64(shr):
1143 CASE_OP_32_64(sar):
Richard Henderson25c4d9c2011-08-17 14:11:46 -07001144 CASE_OP_32_64(rotl):
1145 CASE_OP_32_64(rotr):
Richard Hendersoncb25c802011-08-17 14:11:47 -07001146 CASE_OP_32_64(andc):
1147 CASE_OP_32_64(orc):
1148 CASE_OP_32_64(eqv):
1149 CASE_OP_32_64(nand):
1150 CASE_OP_32_64(nor):
Richard Henderson03271522013-08-14 14:35:56 -07001151 CASE_OP_32_64(muluh):
1152 CASE_OP_32_64(mulsh):
Richard Henderson01547f72013-08-14 15:22:46 -07001153 CASE_OP_32_64(div):
1154 CASE_OP_32_64(divu):
1155 CASE_OP_32_64(rem):
1156 CASE_OP_32_64(remu):
Richard Henderson63490392017-06-20 13:43:15 -07001157 if (arg_is_const(op->args[1]) && arg_is_const(op->args[2])) {
1158 tmp = do_constant_folding(opc, arg_info(op->args[1])->val,
1159 arg_info(op->args[2])->val);
Richard Hendersonacd93702016-12-08 12:28:42 -08001160 tcg_opt_gen_movi(s, op, op->args[0], tmp);
Richard Henderson6e14e912012-10-02 11:32:24 -07001161 break;
Kirill Batuzov53108fb2011-07-07 16:37:14 +04001162 }
Richard Henderson6e14e912012-10-02 11:32:24 -07001163 goto do_default;
1164
Richard Henderson0e28d002016-11-16 09:23:28 +01001165 CASE_OP_32_64(clz):
1166 CASE_OP_32_64(ctz):
Richard Henderson63490392017-06-20 13:43:15 -07001167 if (arg_is_const(op->args[1])) {
1168 TCGArg v = arg_info(op->args[1])->val;
Richard Henderson0e28d002016-11-16 09:23:28 +01001169 if (v != 0) {
1170 tmp = do_constant_folding(opc, v, 0);
Richard Hendersonacd93702016-12-08 12:28:42 -08001171 tcg_opt_gen_movi(s, op, op->args[0], tmp);
Richard Henderson0e28d002016-11-16 09:23:28 +01001172 } else {
Richard Hendersonacd93702016-12-08 12:28:42 -08001173 tcg_opt_gen_mov(s, op, op->args[0], op->args[2]);
Richard Henderson0e28d002016-11-16 09:23:28 +01001174 }
1175 break;
1176 }
1177 goto do_default;
1178
Aurelien Jarno7ef55fc2012-09-21 11:07:29 +02001179 CASE_OP_32_64(deposit):
Richard Henderson63490392017-06-20 13:43:15 -07001180 if (arg_is_const(op->args[1]) && arg_is_const(op->args[2])) {
1181 tmp = deposit64(arg_info(op->args[1])->val,
1182 op->args[3], op->args[4],
1183 arg_info(op->args[2])->val);
Richard Hendersonacd93702016-12-08 12:28:42 -08001184 tcg_opt_gen_movi(s, op, op->args[0], tmp);
Richard Henderson6e14e912012-10-02 11:32:24 -07001185 break;
Aurelien Jarno7ef55fc2012-09-21 11:07:29 +02001186 }
Richard Henderson6e14e912012-10-02 11:32:24 -07001187 goto do_default;
1188
Richard Henderson7ec8bab2016-10-14 12:04:32 -05001189 CASE_OP_32_64(extract):
Richard Henderson63490392017-06-20 13:43:15 -07001190 if (arg_is_const(op->args[1])) {
1191 tmp = extract64(arg_info(op->args[1])->val,
Richard Hendersonacd93702016-12-08 12:28:42 -08001192 op->args[2], op->args[3]);
1193 tcg_opt_gen_movi(s, op, op->args[0], tmp);
Richard Henderson7ec8bab2016-10-14 12:04:32 -05001194 break;
1195 }
1196 goto do_default;
1197
1198 CASE_OP_32_64(sextract):
Richard Henderson63490392017-06-20 13:43:15 -07001199 if (arg_is_const(op->args[1])) {
1200 tmp = sextract64(arg_info(op->args[1])->val,
Richard Hendersonacd93702016-12-08 12:28:42 -08001201 op->args[2], op->args[3]);
1202 tcg_opt_gen_movi(s, op, op->args[0], tmp);
Richard Henderson7ec8bab2016-10-14 12:04:32 -05001203 break;
1204 }
1205 goto do_default;
1206
Richard Hendersonfce12962019-02-25 10:29:25 -08001207 CASE_OP_32_64(extract2):
1208 if (arg_is_const(op->args[1]) && arg_is_const(op->args[2])) {
1209 TCGArg v1 = arg_info(op->args[1])->val;
1210 TCGArg v2 = arg_info(op->args[2])->val;
1211
1212 if (opc == INDEX_op_extract2_i64) {
1213 tmp = (v1 >> op->args[3]) | (v2 << (64 - op->args[3]));
1214 } else {
Richard Henderson80f4d7c2019-07-09 13:23:44 +02001215 tmp = (int32_t)(((uint32_t)v1 >> op->args[3]) |
1216 ((uint32_t)v2 << (32 - op->args[3])));
Richard Hendersonfce12962019-02-25 10:29:25 -08001217 }
1218 tcg_opt_gen_movi(s, op, op->args[0], tmp);
1219 break;
1220 }
1221 goto do_default;
1222
Aurelien Jarnof8dd19e2012-09-06 16:47:14 +02001223 CASE_OP_32_64(setcond):
Richard Hendersonacd93702016-12-08 12:28:42 -08001224 tmp = do_constant_folding_cond(opc, op->args[1],
1225 op->args[2], op->args[3]);
Aurelien Jarnob336ceb2012-09-18 19:37:00 +02001226 if (tmp != 2) {
Richard Hendersonacd93702016-12-08 12:28:42 -08001227 tcg_opt_gen_movi(s, op, op->args[0], tmp);
Richard Henderson6e14e912012-10-02 11:32:24 -07001228 break;
Aurelien Jarnof8dd19e2012-09-06 16:47:14 +02001229 }
Richard Henderson6e14e912012-10-02 11:32:24 -07001230 goto do_default;
1231
Aurelien Jarnofbeaa262012-09-06 16:47:14 +02001232 CASE_OP_32_64(brcond):
Richard Hendersonacd93702016-12-08 12:28:42 -08001233 tmp = do_constant_folding_cond(opc, op->args[0],
1234 op->args[1], op->args[2]);
Aurelien Jarnob336ceb2012-09-18 19:37:00 +02001235 if (tmp != 2) {
1236 if (tmp) {
Emilio G. Cota34184b02017-07-19 14:32:24 -04001237 bitmap_zero(temps_used.l, nb_temps);
Richard Hendersonc45cb8b2014-09-19 13:49:15 -07001238 op->opc = INDEX_op_br;
Richard Hendersonacd93702016-12-08 12:28:42 -08001239 op->args[0] = op->args[3];
Aurelien Jarnofbeaa262012-09-06 16:47:14 +02001240 } else {
Richard Henderson0c627cd2014-03-30 16:51:54 -07001241 tcg_op_remove(s, op);
Aurelien Jarnofbeaa262012-09-06 16:47:14 +02001242 }
Richard Henderson6e14e912012-10-02 11:32:24 -07001243 break;
Aurelien Jarnofbeaa262012-09-06 16:47:14 +02001244 }
Richard Henderson6e14e912012-10-02 11:32:24 -07001245 goto do_default;
1246
Richard Hendersonfa01a202012-09-21 10:13:37 -07001247 CASE_OP_32_64(movcond):
Richard Hendersonacd93702016-12-08 12:28:42 -08001248 tmp = do_constant_folding_cond(opc, op->args[1],
1249 op->args[2], op->args[5]);
Aurelien Jarnob336ceb2012-09-18 19:37:00 +02001250 if (tmp != 2) {
Richard Hendersonacd93702016-12-08 12:28:42 -08001251 tcg_opt_gen_mov(s, op, op->args[0], op->args[4-tmp]);
Richard Henderson6e14e912012-10-02 11:32:24 -07001252 break;
Richard Hendersonfa01a202012-09-21 10:13:37 -07001253 }
Richard Henderson63490392017-06-20 13:43:15 -07001254 if (arg_is_const(op->args[3]) && arg_is_const(op->args[4])) {
1255 tcg_target_ulong tv = arg_info(op->args[3])->val;
1256 tcg_target_ulong fv = arg_info(op->args[4])->val;
Richard Hendersonacd93702016-12-08 12:28:42 -08001257 TCGCond cond = op->args[5];
Richard Henderson333b21b2016-10-23 20:44:32 -07001258 if (fv == 1 && tv == 0) {
1259 cond = tcg_invert_cond(cond);
1260 } else if (!(tv == 1 && fv == 0)) {
1261 goto do_default;
1262 }
Richard Hendersonacd93702016-12-08 12:28:42 -08001263 op->args[3] = cond;
Richard Henderson333b21b2016-10-23 20:44:32 -07001264 op->opc = opc = (opc == INDEX_op_movcond_i32
1265 ? INDEX_op_setcond_i32
1266 : INDEX_op_setcond_i64);
1267 nb_iargs = 2;
1268 }
Richard Henderson6e14e912012-10-02 11:32:24 -07001269 goto do_default;
1270
Richard Henderson212c3282012-10-02 11:32:28 -07001271 case INDEX_op_add2_i32:
1272 case INDEX_op_sub2_i32:
Richard Henderson63490392017-06-20 13:43:15 -07001273 if (arg_is_const(op->args[2]) && arg_is_const(op->args[3])
1274 && arg_is_const(op->args[4]) && arg_is_const(op->args[5])) {
1275 uint32_t al = arg_info(op->args[2])->val;
1276 uint32_t ah = arg_info(op->args[3])->val;
1277 uint32_t bl = arg_info(op->args[4])->val;
1278 uint32_t bh = arg_info(op->args[5])->val;
Richard Henderson212c3282012-10-02 11:32:28 -07001279 uint64_t a = ((uint64_t)ah << 32) | al;
1280 uint64_t b = ((uint64_t)bh << 32) | bl;
1281 TCGArg rl, rh;
Emilio G. Cotaac1043f2018-12-09 14:37:19 -05001282 TCGOp *op2 = tcg_op_insert_before(s, op, INDEX_op_movi_i32);
Richard Henderson212c3282012-10-02 11:32:28 -07001283
Richard Hendersonc45cb8b2014-09-19 13:49:15 -07001284 if (opc == INDEX_op_add2_i32) {
Richard Henderson212c3282012-10-02 11:32:28 -07001285 a += b;
1286 } else {
1287 a -= b;
1288 }
1289
Richard Hendersonacd93702016-12-08 12:28:42 -08001290 rl = op->args[0];
1291 rh = op->args[1];
1292 tcg_opt_gen_movi(s, op, rl, (int32_t)a);
1293 tcg_opt_gen_movi(s, op2, rh, (int32_t)(a >> 32));
Richard Henderson212c3282012-10-02 11:32:28 -07001294 break;
1295 }
1296 goto do_default;
1297
Richard Henderson14149682012-10-02 11:32:30 -07001298 case INDEX_op_mulu2_i32:
Richard Henderson63490392017-06-20 13:43:15 -07001299 if (arg_is_const(op->args[2]) && arg_is_const(op->args[3])) {
1300 uint32_t a = arg_info(op->args[2])->val;
1301 uint32_t b = arg_info(op->args[3])->val;
Richard Henderson14149682012-10-02 11:32:30 -07001302 uint64_t r = (uint64_t)a * b;
1303 TCGArg rl, rh;
Emilio G. Cotaac1043f2018-12-09 14:37:19 -05001304 TCGOp *op2 = tcg_op_insert_before(s, op, INDEX_op_movi_i32);
Richard Henderson14149682012-10-02 11:32:30 -07001305
Richard Hendersonacd93702016-12-08 12:28:42 -08001306 rl = op->args[0];
1307 rh = op->args[1];
1308 tcg_opt_gen_movi(s, op, rl, (int32_t)r);
1309 tcg_opt_gen_movi(s, op2, rh, (int32_t)(r >> 32));
Richard Henderson14149682012-10-02 11:32:30 -07001310 break;
1311 }
1312 goto do_default;
1313
Richard Hendersonbc1473e2012-10-02 11:32:25 -07001314 case INDEX_op_brcond2_i32:
Richard Hendersonacd93702016-12-08 12:28:42 -08001315 tmp = do_constant_folding_cond2(&op->args[0], &op->args[2],
1316 op->args[4]);
Richard Henderson6c4382f2012-10-02 11:32:27 -07001317 if (tmp != 2) {
1318 if (tmp) {
Richard Hendersona7635512014-04-23 22:18:30 -07001319 do_brcond_true:
Emilio G. Cota34184b02017-07-19 14:32:24 -04001320 bitmap_zero(temps_used.l, nb_temps);
Richard Hendersonc45cb8b2014-09-19 13:49:15 -07001321 op->opc = INDEX_op_br;
Richard Hendersonacd93702016-12-08 12:28:42 -08001322 op->args[0] = op->args[5];
Richard Henderson6c4382f2012-10-02 11:32:27 -07001323 } else {
Richard Hendersona7635512014-04-23 22:18:30 -07001324 do_brcond_false:
Richard Henderson0c627cd2014-03-30 16:51:54 -07001325 tcg_op_remove(s, op);
Richard Henderson6c4382f2012-10-02 11:32:27 -07001326 }
Richard Hendersonacd93702016-12-08 12:28:42 -08001327 } else if ((op->args[4] == TCG_COND_LT
1328 || op->args[4] == TCG_COND_GE)
Richard Henderson63490392017-06-20 13:43:15 -07001329 && arg_is_const(op->args[2])
1330 && arg_info(op->args[2])->val == 0
1331 && arg_is_const(op->args[3])
1332 && arg_info(op->args[3])->val == 0) {
Richard Henderson6c4382f2012-10-02 11:32:27 -07001333 /* Simplify LT/GE comparisons vs zero to a single compare
1334 vs the high word of the input. */
Richard Hendersona7635512014-04-23 22:18:30 -07001335 do_brcond_high:
Emilio G. Cota34184b02017-07-19 14:32:24 -04001336 bitmap_zero(temps_used.l, nb_temps);
Richard Hendersonc45cb8b2014-09-19 13:49:15 -07001337 op->opc = INDEX_op_brcond_i32;
Richard Hendersonacd93702016-12-08 12:28:42 -08001338 op->args[0] = op->args[1];
1339 op->args[1] = op->args[3];
1340 op->args[2] = op->args[4];
1341 op->args[3] = op->args[5];
1342 } else if (op->args[4] == TCG_COND_EQ) {
Richard Hendersona7635512014-04-23 22:18:30 -07001343 /* Simplify EQ comparisons where one of the pairs
1344 can be simplified. */
1345 tmp = do_constant_folding_cond(INDEX_op_brcond_i32,
Richard Hendersonacd93702016-12-08 12:28:42 -08001346 op->args[0], op->args[2],
1347 TCG_COND_EQ);
Richard Hendersona7635512014-04-23 22:18:30 -07001348 if (tmp == 0) {
1349 goto do_brcond_false;
1350 } else if (tmp == 1) {
1351 goto do_brcond_high;
1352 }
1353 tmp = do_constant_folding_cond(INDEX_op_brcond_i32,
Richard Hendersonacd93702016-12-08 12:28:42 -08001354 op->args[1], op->args[3],
1355 TCG_COND_EQ);
Richard Hendersona7635512014-04-23 22:18:30 -07001356 if (tmp == 0) {
1357 goto do_brcond_false;
1358 } else if (tmp != 1) {
1359 goto do_default;
1360 }
1361 do_brcond_low:
Emilio G. Cota34184b02017-07-19 14:32:24 -04001362 bitmap_zero(temps_used.l, nb_temps);
Richard Hendersonc45cb8b2014-09-19 13:49:15 -07001363 op->opc = INDEX_op_brcond_i32;
Richard Hendersonacd93702016-12-08 12:28:42 -08001364 op->args[1] = op->args[2];
1365 op->args[2] = op->args[4];
1366 op->args[3] = op->args[5];
1367 } else if (op->args[4] == TCG_COND_NE) {
Richard Hendersona7635512014-04-23 22:18:30 -07001368 /* Simplify NE comparisons where one of the pairs
1369 can be simplified. */
1370 tmp = do_constant_folding_cond(INDEX_op_brcond_i32,
Richard Hendersonacd93702016-12-08 12:28:42 -08001371 op->args[0], op->args[2],
1372 TCG_COND_NE);
Richard Hendersona7635512014-04-23 22:18:30 -07001373 if (tmp == 0) {
1374 goto do_brcond_high;
1375 } else if (tmp == 1) {
1376 goto do_brcond_true;
1377 }
1378 tmp = do_constant_folding_cond(INDEX_op_brcond_i32,
Richard Hendersonacd93702016-12-08 12:28:42 -08001379 op->args[1], op->args[3],
1380 TCG_COND_NE);
Richard Hendersona7635512014-04-23 22:18:30 -07001381 if (tmp == 0) {
1382 goto do_brcond_low;
1383 } else if (tmp == 1) {
1384 goto do_brcond_true;
1385 }
1386 goto do_default;
Richard Henderson6c4382f2012-10-02 11:32:27 -07001387 } else {
1388 goto do_default;
Richard Hendersonbc1473e2012-10-02 11:32:25 -07001389 }
Richard Henderson6c4382f2012-10-02 11:32:27 -07001390 break;
Richard Hendersonbc1473e2012-10-02 11:32:25 -07001391
1392 case INDEX_op_setcond2_i32:
Richard Hendersonacd93702016-12-08 12:28:42 -08001393 tmp = do_constant_folding_cond2(&op->args[1], &op->args[3],
1394 op->args[5]);
Richard Henderson6c4382f2012-10-02 11:32:27 -07001395 if (tmp != 2) {
Richard Hendersona7635512014-04-23 22:18:30 -07001396 do_setcond_const:
Richard Hendersonacd93702016-12-08 12:28:42 -08001397 tcg_opt_gen_movi(s, op, op->args[0], tmp);
1398 } else if ((op->args[5] == TCG_COND_LT
1399 || op->args[5] == TCG_COND_GE)
Richard Henderson63490392017-06-20 13:43:15 -07001400 && arg_is_const(op->args[3])
1401 && arg_info(op->args[3])->val == 0
1402 && arg_is_const(op->args[4])
1403 && arg_info(op->args[4])->val == 0) {
Richard Henderson6c4382f2012-10-02 11:32:27 -07001404 /* Simplify LT/GE comparisons vs zero to a single compare
1405 vs the high word of the input. */
Richard Hendersona7635512014-04-23 22:18:30 -07001406 do_setcond_high:
Richard Hendersonacd93702016-12-08 12:28:42 -08001407 reset_temp(op->args[0]);
Richard Henderson63490392017-06-20 13:43:15 -07001408 arg_info(op->args[0])->mask = 1;
Richard Hendersonc45cb8b2014-09-19 13:49:15 -07001409 op->opc = INDEX_op_setcond_i32;
Richard Hendersonacd93702016-12-08 12:28:42 -08001410 op->args[1] = op->args[2];
1411 op->args[2] = op->args[4];
1412 op->args[3] = op->args[5];
1413 } else if (op->args[5] == TCG_COND_EQ) {
Richard Hendersona7635512014-04-23 22:18:30 -07001414 /* Simplify EQ comparisons where one of the pairs
1415 can be simplified. */
1416 tmp = do_constant_folding_cond(INDEX_op_setcond_i32,
Richard Hendersonacd93702016-12-08 12:28:42 -08001417 op->args[1], op->args[3],
1418 TCG_COND_EQ);
Richard Hendersona7635512014-04-23 22:18:30 -07001419 if (tmp == 0) {
1420 goto do_setcond_const;
1421 } else if (tmp == 1) {
1422 goto do_setcond_high;
1423 }
1424 tmp = do_constant_folding_cond(INDEX_op_setcond_i32,
Richard Hendersonacd93702016-12-08 12:28:42 -08001425 op->args[2], op->args[4],
1426 TCG_COND_EQ);
Richard Hendersona7635512014-04-23 22:18:30 -07001427 if (tmp == 0) {
1428 goto do_setcond_high;
1429 } else if (tmp != 1) {
1430 goto do_default;
1431 }
1432 do_setcond_low:
Richard Hendersonacd93702016-12-08 12:28:42 -08001433 reset_temp(op->args[0]);
Richard Henderson63490392017-06-20 13:43:15 -07001434 arg_info(op->args[0])->mask = 1;
Richard Hendersonc45cb8b2014-09-19 13:49:15 -07001435 op->opc = INDEX_op_setcond_i32;
Richard Hendersonacd93702016-12-08 12:28:42 -08001436 op->args[2] = op->args[3];
1437 op->args[3] = op->args[5];
1438 } else if (op->args[5] == TCG_COND_NE) {
Richard Hendersona7635512014-04-23 22:18:30 -07001439 /* Simplify NE comparisons where one of the pairs
1440 can be simplified. */
1441 tmp = do_constant_folding_cond(INDEX_op_setcond_i32,
Richard Hendersonacd93702016-12-08 12:28:42 -08001442 op->args[1], op->args[3],
1443 TCG_COND_NE);
Richard Hendersona7635512014-04-23 22:18:30 -07001444 if (tmp == 0) {
1445 goto do_setcond_high;
1446 } else if (tmp == 1) {
1447 goto do_setcond_const;
1448 }
1449 tmp = do_constant_folding_cond(INDEX_op_setcond_i32,
Richard Hendersonacd93702016-12-08 12:28:42 -08001450 op->args[2], op->args[4],
1451 TCG_COND_NE);
Richard Hendersona7635512014-04-23 22:18:30 -07001452 if (tmp == 0) {
1453 goto do_setcond_low;
1454 } else if (tmp == 1) {
1455 goto do_setcond_const;
1456 }
1457 goto do_default;
Richard Henderson6c4382f2012-10-02 11:32:27 -07001458 } else {
1459 goto do_default;
Richard Hendersonbc1473e2012-10-02 11:32:25 -07001460 }
Richard Henderson6c4382f2012-10-02 11:32:27 -07001461 break;
Richard Hendersonbc1473e2012-10-02 11:32:25 -07001462
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +04001463 case INDEX_op_call:
Richard Hendersonacd93702016-12-08 12:28:42 -08001464 if (!(op->args[nb_oargs + nb_iargs + 1]
Richard Hendersoncf066672014-03-22 20:06:52 -07001465 & (TCG_CALL_NO_READ_GLOBALS | TCG_CALL_NO_WRITE_GLOBALS))) {
Kirill Batuzov22613af2011-07-07 16:37:13 +04001466 for (i = 0; i < nb_globals; i++) {
Aurelien Jarno1208d7d2015-07-27 12:41:44 +02001467 if (test_bit(i, temps_used.l)) {
Richard Henderson63490392017-06-20 13:43:15 -07001468 reset_ts(&s->temps[i]);
Aurelien Jarno1208d7d2015-07-27 12:41:44 +02001469 }
Kirill Batuzov22613af2011-07-07 16:37:13 +04001470 }
1471 }
Richard Hendersoncf066672014-03-22 20:06:52 -07001472 goto do_reset_output;
Richard Henderson6e14e912012-10-02 11:32:24 -07001473
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +04001474 default:
Richard Henderson6e14e912012-10-02 11:32:24 -07001475 do_default:
1476 /* Default case: we know nothing about operation (or were unable
1477 to compute the operation result) so no propagation is done.
1478 We trash everything if the operation is the end of a basic
Paolo Bonzini3a9d8b12013-01-11 15:42:52 -08001479 block, otherwise we only trash the output args. "mask" is
1480 the non-zero bits mask for the first output arg. */
Aurelien Jarnoa2550662012-09-19 21:40:30 +02001481 if (def->flags & TCG_OPF_BB_END) {
Emilio G. Cota34184b02017-07-19 14:32:24 -04001482 bitmap_zero(temps_used.l, nb_temps);
Aurelien Jarnoa2550662012-09-19 21:40:30 +02001483 } else {
Richard Hendersoncf066672014-03-22 20:06:52 -07001484 do_reset_output:
1485 for (i = 0; i < nb_oargs; i++) {
Richard Hendersonacd93702016-12-08 12:28:42 -08001486 reset_temp(op->args[i]);
Aurelien Jarno30312442013-09-03 08:27:38 +02001487 /* Save the corresponding known-zero bits mask for the
1488 first output argument (only one supported so far). */
1489 if (i == 0) {
Richard Henderson63490392017-06-20 13:43:15 -07001490 arg_info(op->args[i])->mask = mask;
Aurelien Jarno30312442013-09-03 08:27:38 +02001491 }
Aurelien Jarnoa2550662012-09-19 21:40:30 +02001492 }
Kirill Batuzov22613af2011-07-07 16:37:13 +04001493 }
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +04001494 break;
1495 }
Pranith Kumar34f93922016-08-23 09:48:25 -04001496
1497 /* Eliminate duplicate and redundant fence instructions. */
Richard Hendersonacd93702016-12-08 12:28:42 -08001498 if (prev_mb) {
Pranith Kumar34f93922016-08-23 09:48:25 -04001499 switch (opc) {
1500 case INDEX_op_mb:
1501 /* Merge two barriers of the same type into one,
1502 * or a weaker barrier into a stronger one,
1503 * or two weaker barriers into a stronger one.
1504 * mb X; mb Y => mb X|Y
1505 * mb; strl => mb; st
1506 * ldaq; mb => ld; mb
1507 * ldaq; strl => ld; mb; st
1508 * Other combinations are also merged into a strong
1509 * barrier. This is stricter than specified but for
1510 * the purposes of TCG is better than not optimizing.
1511 */
Richard Hendersonacd93702016-12-08 12:28:42 -08001512 prev_mb->args[0] |= op->args[0];
Pranith Kumar34f93922016-08-23 09:48:25 -04001513 tcg_op_remove(s, op);
1514 break;
1515
1516 default:
1517 /* Opcodes that end the block stop the optimization. */
1518 if ((def->flags & TCG_OPF_BB_END) == 0) {
1519 break;
1520 }
1521 /* fallthru */
1522 case INDEX_op_qemu_ld_i32:
1523 case INDEX_op_qemu_ld_i64:
1524 case INDEX_op_qemu_st_i32:
1525 case INDEX_op_qemu_st_i64:
1526 case INDEX_op_call:
1527 /* Opcodes that touch guest memory stop the optimization. */
Richard Hendersonacd93702016-12-08 12:28:42 -08001528 prev_mb = NULL;
Pranith Kumar34f93922016-08-23 09:48:25 -04001529 break;
1530 }
1531 } else if (opc == INDEX_op_mb) {
Richard Hendersonacd93702016-12-08 12:28:42 -08001532 prev_mb = op;
Pranith Kumar34f93922016-08-23 09:48:25 -04001533 }
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +04001534 }
Kirill Batuzov8f2e8c02011-07-07 16:37:12 +04001535}