blob: cc6324ca107f8043dc9923c95e19e3ffc8f2af7c [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellard93ac68b2003-09-30 20:57:29 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC)
bellarde4533c72003-06-15 19:51:39 +000044/* XXX: unify with i386 target */
45void cpu_loop_exit(void)
46{
47 longjmp(env->jmp_env, 1);
48}
49#endif
50
bellardfbf9eeb2004-04-25 21:21:33 +000051/* exit the current TB from a signal handler. The host registers are
52 restored in a state compatible with the CPU emulator
53 */
54void cpu_resume_from_signal(CPUState *env1, void *puc)
55{
56#if !defined(CONFIG_SOFTMMU)
57 struct ucontext *uc = puc;
58#endif
59
60 env = env1;
61
62 /* XXX: restore cpu registers saved in host registers */
63
64#if !defined(CONFIG_SOFTMMU)
65 if (puc) {
66 /* XXX: use siglongjmp ? */
67 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
68 }
69#endif
70 longjmp(env->jmp_env, 1);
71}
72
bellard7d132992003-03-06 23:23:54 +000073/* main execution loop */
74
bellarde4533c72003-06-15 19:51:39 +000075int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +000076{
bellarde4533c72003-06-15 19:51:39 +000077 int saved_T0, saved_T1, saved_T2;
78 CPUState *saved_env;
bellard04369ff2003-03-20 22:33:23 +000079#ifdef reg_EAX
80 int saved_EAX;
81#endif
82#ifdef reg_ECX
83 int saved_ECX;
84#endif
85#ifdef reg_EDX
86 int saved_EDX;
87#endif
88#ifdef reg_EBX
89 int saved_EBX;
90#endif
91#ifdef reg_ESP
92 int saved_ESP;
93#endif
94#ifdef reg_EBP
95 int saved_EBP;
96#endif
97#ifdef reg_ESI
98 int saved_ESI;
99#endif
100#ifdef reg_EDI
101 int saved_EDI;
102#endif
bellard8c6939c2003-06-09 15:28:00 +0000103#ifdef __sparc__
104 int saved_i7, tmp_T0;
105#endif
bellard68a79312003-06-30 13:12:32 +0000106 int code_gen_size, ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000107 void (*gen_func)(void);
bellard9de5e442003-03-23 16:49:39 +0000108 TranslationBlock *tb, **ptb;
bellarddab2ed92003-03-22 15:23:14 +0000109 uint8_t *tc_ptr, *cs_base, *pc;
bellard6dbad632003-03-16 18:05:05 +0000110 unsigned int flags;
bellard8c6939c2003-06-09 15:28:00 +0000111
bellard7d132992003-03-06 23:23:54 +0000112 /* first we save global registers */
113 saved_T0 = T0;
114 saved_T1 = T1;
bellarde4533c72003-06-15 19:51:39 +0000115 saved_T2 = T2;
bellard7d132992003-03-06 23:23:54 +0000116 saved_env = env;
117 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000118#ifdef __sparc__
119 /* we also save i7 because longjmp may not restore it */
120 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
121#endif
122
123#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000124#ifdef reg_EAX
125 saved_EAX = EAX;
bellard04369ff2003-03-20 22:33:23 +0000126#endif
127#ifdef reg_ECX
128 saved_ECX = ECX;
bellard04369ff2003-03-20 22:33:23 +0000129#endif
130#ifdef reg_EDX
131 saved_EDX = EDX;
bellard04369ff2003-03-20 22:33:23 +0000132#endif
133#ifdef reg_EBX
134 saved_EBX = EBX;
bellard04369ff2003-03-20 22:33:23 +0000135#endif
136#ifdef reg_ESP
137 saved_ESP = ESP;
bellard04369ff2003-03-20 22:33:23 +0000138#endif
139#ifdef reg_EBP
140 saved_EBP = EBP;
bellard04369ff2003-03-20 22:33:23 +0000141#endif
142#ifdef reg_ESI
143 saved_ESI = ESI;
bellard04369ff2003-03-20 22:33:23 +0000144#endif
145#ifdef reg_EDI
146 saved_EDI = EDI;
bellard04369ff2003-03-20 22:33:23 +0000147#endif
bellard0d1a29f2004-10-12 22:01:28 +0000148
149 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000150 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000151 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
152 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000153 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000154 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000155#elif defined(TARGET_ARM)
156 {
157 unsigned int psr;
158 psr = env->cpsr;
159 env->CF = (psr >> 29) & 1;
160 env->NZF = (psr & 0xc0000000) ^ 0x40000000;
161 env->VF = (psr << 3) & 0x80000000;
162 env->cpsr = psr & ~0xf0000000;
163 }
bellard93ac68b2003-09-30 20:57:29 +0000164#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000165#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000166#else
167#error unsupported target CPU
168#endif
bellard3fb2ded2003-06-24 13:22:59 +0000169 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000170
bellard7d132992003-03-06 23:23:54 +0000171 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000172 for(;;) {
173 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000174 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000175 /* if an exception is pending, we execute it here */
176 if (env->exception_index >= 0) {
177 if (env->exception_index >= EXCP_INTERRUPT) {
178 /* exit request from the cpu execution loop */
179 ret = env->exception_index;
180 break;
181 } else if (env->user_mode_only) {
182 /* if user mode only, we simulate a fake exception
183 which will be hanlded outside the cpu execution
184 loop */
bellard83479e72003-06-25 16:12:37 +0000185#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000186 do_interrupt_user(env->exception_index,
187 env->exception_is_int,
188 env->error_code,
189 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000190#endif
bellard3fb2ded2003-06-24 13:22:59 +0000191 ret = env->exception_index;
192 break;
193 } else {
bellard83479e72003-06-25 16:12:37 +0000194#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000195 /* simulate a real cpu exception. On i386, it can
196 trigger new exceptions, but we do not handle
197 double or triple faults yet. */
198 do_interrupt(env->exception_index,
199 env->exception_is_int,
200 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000201 env->exception_next_eip, 0);
bellardce097762004-01-04 23:53:18 +0000202#elif defined(TARGET_PPC)
203 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000204#elif defined(TARGET_SPARC)
205 do_interrupt(env->exception_index,
206 0,
207 env->error_code,
208 env->exception_next_pc, 0);
bellard83479e72003-06-25 16:12:37 +0000209#endif
bellard3fb2ded2003-06-24 13:22:59 +0000210 }
211 env->exception_index = -1;
bellard9de5e442003-03-23 16:49:39 +0000212 }
bellard3fb2ded2003-06-24 13:22:59 +0000213 T0 = 0; /* force lookup of first TB */
214 for(;;) {
215#ifdef __sparc__
216 /* g1 can be modified by some libc? functions */
217 tmp_T0 = T0;
218#endif
bellard68a79312003-06-30 13:12:32 +0000219 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000220 if (__builtin_expect(interrupt_request, 0)) {
bellard68a79312003-06-30 13:12:32 +0000221#if defined(TARGET_I386)
222 /* if hardware interrupt pending, we execute it */
223 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000224 (env->eflags & IF_MASK) &&
225 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000226 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000227 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000228 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000229 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000230 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
231 }
bellardd05e66d2003-08-20 21:34:35 +0000232 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000233 /* ensure that no TB jump will be modified as
234 the program flow was changed */
235#ifdef __sparc__
236 tmp_T0 = 0;
237#else
238 T0 = 0;
239#endif
bellard68a79312003-06-30 13:12:32 +0000240 }
bellardce097762004-01-04 23:53:18 +0000241#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000242#if 0
243 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
244 cpu_ppc_reset(env);
245 }
246#endif
247 if (msr_ee != 0) {
bellardce097762004-01-04 23:53:18 +0000248 if ((interrupt_request & CPU_INTERRUPT_HARD)) {
bellard9fddaa02004-05-21 12:59:32 +0000249 /* Raise it */
250 env->exception_index = EXCP_EXTERNAL;
251 env->error_code = 0;
bellardce097762004-01-04 23:53:18 +0000252 do_interrupt(env);
253 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellard9fddaa02004-05-21 12:59:32 +0000254 } else if ((interrupt_request & CPU_INTERRUPT_TIMER)) {
255 /* Raise it */
256 env->exception_index = EXCP_DECR;
257 env->error_code = 0;
258 do_interrupt(env);
259 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
260 }
bellardce097762004-01-04 23:53:18 +0000261 }
bellarde95c8d52004-09-30 22:22:08 +0000262#elif defined(TARGET_SPARC)
263 if (interrupt_request & CPU_INTERRUPT_HARD) {
bellarde80cfcf2004-12-19 23:18:01 +0000264 do_interrupt(env->interrupt_index, 0, 0, 0, 0);
bellarde95c8d52004-09-30 22:22:08 +0000265 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
266 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
267 //do_interrupt(0, 0, 0, 0, 0);
268 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
269 }
bellard68a79312003-06-30 13:12:32 +0000270#endif
bellardbf3e8bf2004-02-16 21:58:54 +0000271 if (interrupt_request & CPU_INTERRUPT_EXITTB) {
272 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
273 /* ensure that no TB jump will be modified as
274 the program flow was changed */
275#ifdef __sparc__
276 tmp_T0 = 0;
277#else
278 T0 = 0;
279#endif
280 }
bellard68a79312003-06-30 13:12:32 +0000281 if (interrupt_request & CPU_INTERRUPT_EXIT) {
282 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
283 env->exception_index = EXCP_INTERRUPT;
284 cpu_loop_exit();
285 }
bellard3fb2ded2003-06-24 13:22:59 +0000286 }
287#ifdef DEBUG_EXEC
bellardf193c792004-03-21 17:06:25 +0000288 if (loglevel & CPU_LOG_EXEC) {
bellard3fb2ded2003-06-24 13:22:59 +0000289#if defined(TARGET_I386)
290 /* restore flags in standard format */
291 env->regs[R_EAX] = EAX;
292 env->regs[R_EBX] = EBX;
293 env->regs[R_ECX] = ECX;
294 env->regs[R_EDX] = EDX;
295 env->regs[R_ESI] = ESI;
296 env->regs[R_EDI] = EDI;
297 env->regs[R_EBP] = EBP;
298 env->regs[R_ESP] = ESP;
299 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000300 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000301 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000302#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000303 env->cpsr = compute_cpsr();
bellard7fe48482004-10-09 18:08:01 +0000304 cpu_dump_state(env, logfile, fprintf, 0);
bellard1b21b622003-07-09 17:16:27 +0000305 env->cpsr &= ~0xf0000000;
bellard93ac68b2003-09-30 20:57:29 +0000306#elif defined(TARGET_SPARC)
bellard7fe48482004-10-09 18:08:01 +0000307 cpu_dump_state (env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000308#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000309 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000310#else
311#error unsupported target CPU
312#endif
bellard3fb2ded2003-06-24 13:22:59 +0000313 }
bellard7d132992003-03-06 23:23:54 +0000314#endif
bellard3f337312003-08-20 23:02:09 +0000315 /* we record a subset of the CPU state. It will
316 always be the same before a given translated block
317 is executed. */
bellarde4533c72003-06-15 19:51:39 +0000318#if defined(TARGET_I386)
bellard2e255c62003-08-21 23:25:21 +0000319 flags = env->hflags;
bellard3f337312003-08-20 23:02:09 +0000320 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
bellard3fb2ded2003-06-24 13:22:59 +0000321 cs_base = env->segs[R_CS].base;
322 pc = cs_base + env->eip;
bellarde4533c72003-06-15 19:51:39 +0000323#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000324 flags = 0;
325 cs_base = 0;
326 pc = (uint8_t *)env->regs[15];
bellard93ac68b2003-09-30 20:57:29 +0000327#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000328 flags = 0;
bellardce097762004-01-04 23:53:18 +0000329 cs_base = (uint8_t *)env->npc;
bellard67867302003-11-23 17:05:30 +0000330 pc = (uint8_t *) env->pc;
331#elif defined(TARGET_PPC)
332 flags = 0;
333 cs_base = 0;
334 pc = (uint8_t *)env->nip;
bellarde4533c72003-06-15 19:51:39 +0000335#else
336#error unsupported CPU
337#endif
bellard3fb2ded2003-06-24 13:22:59 +0000338 tb = tb_find(&ptb, (unsigned long)pc, (unsigned long)cs_base,
339 flags);
bellardd4e81642003-05-25 16:46:15 +0000340 if (!tb) {
bellard13768472004-01-04 17:43:01 +0000341 TranslationBlock **ptb1;
342 unsigned int h;
343 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
344
345
bellard3fb2ded2003-06-24 13:22:59 +0000346 spin_lock(&tb_lock);
bellard13768472004-01-04 17:43:01 +0000347
348 tb_invalidated_flag = 0;
bellard0d1a29f2004-10-12 22:01:28 +0000349
350 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
bellard13768472004-01-04 17:43:01 +0000351
352 /* find translated block using physical mappings */
353 phys_pc = get_phys_addr_code(env, (unsigned long)pc);
354 phys_page1 = phys_pc & TARGET_PAGE_MASK;
355 phys_page2 = -1;
356 h = tb_phys_hash_func(phys_pc);
357 ptb1 = &tb_phys_hash[h];
358 for(;;) {
359 tb = *ptb1;
360 if (!tb)
361 goto not_found;
362 if (tb->pc == (unsigned long)pc &&
363 tb->page_addr[0] == phys_page1 &&
364 tb->cs_base == (unsigned long)cs_base &&
365 tb->flags == flags) {
366 /* check next page if needed */
bellardb516f852004-01-18 21:50:04 +0000367 if (tb->page_addr[1] != -1) {
368 virt_page2 = ((unsigned long)pc & TARGET_PAGE_MASK) +
369 TARGET_PAGE_SIZE;
bellard13768472004-01-04 17:43:01 +0000370 phys_page2 = get_phys_addr_code(env, virt_page2);
371 if (tb->page_addr[1] == phys_page2)
372 goto found;
373 } else {
374 goto found;
375 }
376 }
377 ptb1 = &tb->phys_hash_next;
378 }
379 not_found:
bellard3fb2ded2003-06-24 13:22:59 +0000380 /* if no translated code available, then translate it now */
bellardd4e81642003-05-25 16:46:15 +0000381 tb = tb_alloc((unsigned long)pc);
bellard3fb2ded2003-06-24 13:22:59 +0000382 if (!tb) {
383 /* flush must be done */
bellardb453b702004-01-04 15:45:21 +0000384 tb_flush(env);
bellard3fb2ded2003-06-24 13:22:59 +0000385 /* cannot fail at this point */
386 tb = tb_alloc((unsigned long)pc);
387 /* don't forget to invalidate previous TB info */
388 ptb = &tb_hash[tb_hash_func((unsigned long)pc)];
389 T0 = 0;
390 }
391 tc_ptr = code_gen_ptr;
392 tb->tc_ptr = tc_ptr;
393 tb->cs_base = (unsigned long)cs_base;
394 tb->flags = flags;
bellardfacc68b2003-09-17 22:51:18 +0000395 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
bellard13768472004-01-04 17:43:01 +0000396 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
397
398 /* check next page if needed */
399 virt_page2 = ((unsigned long)pc + tb->size - 1) & TARGET_PAGE_MASK;
400 phys_page2 = -1;
401 if (((unsigned long)pc & TARGET_PAGE_MASK) != virt_page2) {
402 phys_page2 = get_phys_addr_code(env, virt_page2);
403 }
404 tb_link_phys(tb, phys_pc, phys_page2);
405
406 found:
bellard36bdbe52003-11-19 22:12:02 +0000407 if (tb_invalidated_flag) {
408 /* as some TB could have been invalidated because
409 of memory exceptions while generating the code, we
410 must recompute the hash index here */
411 ptb = &tb_hash[tb_hash_func((unsigned long)pc)];
412 while (*ptb != NULL)
413 ptb = &(*ptb)->hash_next;
414 T0 = 0;
415 }
bellard13768472004-01-04 17:43:01 +0000416 /* we add the TB in the virtual pc hash table */
bellard3fb2ded2003-06-24 13:22:59 +0000417 *ptb = tb;
418 tb->hash_next = NULL;
419 tb_link(tb);
bellard3fb2ded2003-06-24 13:22:59 +0000420 spin_unlock(&tb_lock);
421 }
bellard9d27abd2003-05-10 13:13:54 +0000422#ifdef DEBUG_EXEC
bellardf193c792004-03-21 17:06:25 +0000423 if (loglevel & CPU_LOG_EXEC) {
bellard3fb2ded2003-06-24 13:22:59 +0000424 fprintf(logfile, "Trace 0x%08lx [0x%08lx] %s\n",
425 (long)tb->tc_ptr, (long)tb->pc,
426 lookup_symbol((void *)tb->pc));
427 }
bellard9d27abd2003-05-10 13:13:54 +0000428#endif
bellard8c6939c2003-06-09 15:28:00 +0000429#ifdef __sparc__
bellard3fb2ded2003-06-24 13:22:59 +0000430 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000431#endif
bellardfacc68b2003-09-17 22:51:18 +0000432 /* see if we can patch the calling TB. */
bellardbf3e8bf2004-02-16 21:58:54 +0000433 if (T0 != 0
434#if defined(TARGET_I386) && defined(USE_CODE_COPY)
435 && (tb->cflags & CF_CODE_COPY) ==
436 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
437#endif
438 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000439 spin_lock(&tb_lock);
440 tb_add_jump((TranslationBlock *)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000441#if defined(USE_CODE_COPY)
442 /* propagates the FP use info */
443 ((TranslationBlock *)(T0 & ~3))->cflags |=
444 (tb->cflags & CF_FP_USED);
445#endif
bellard3fb2ded2003-06-24 13:22:59 +0000446 spin_unlock(&tb_lock);
447 }
bellard3fb2ded2003-06-24 13:22:59 +0000448 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000449 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000450 /* execute the generated code */
451 gen_func = (void *)tc_ptr;
452#if defined(__sparc__)
453 __asm__ __volatile__("call %0\n\t"
454 "mov %%o7,%%i0"
455 : /* no outputs */
456 : "r" (gen_func)
457 : "i0", "i1", "i2", "i3", "i4", "i5");
458#elif defined(__arm__)
459 asm volatile ("mov pc, %0\n\t"
460 ".global exec_loop\n\t"
461 "exec_loop:\n\t"
462 : /* no outputs */
463 : "r" (gen_func)
464 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000465#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
466{
467 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000468 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
469 save_native_fp_state(env);
470 }
bellardbf3e8bf2004-02-16 21:58:54 +0000471 gen_func();
472 } else {
bellard97eb5b12004-02-25 23:19:55 +0000473 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
474 restore_native_fp_state(env);
475 }
bellardbf3e8bf2004-02-16 21:58:54 +0000476 /* we work with native eflags */
477 CC_SRC = cc_table[CC_OP].compute_all();
478 CC_OP = CC_OP_EFLAGS;
479 asm(".globl exec_loop\n"
480 "\n"
481 "debug1:\n"
482 " pushl %%ebp\n"
483 " fs movl %10, %9\n"
484 " fs movl %11, %%eax\n"
485 " andl $0x400, %%eax\n"
486 " fs orl %8, %%eax\n"
487 " pushl %%eax\n"
488 " popf\n"
489 " fs movl %%esp, %12\n"
490 " fs movl %0, %%eax\n"
491 " fs movl %1, %%ecx\n"
492 " fs movl %2, %%edx\n"
493 " fs movl %3, %%ebx\n"
494 " fs movl %4, %%esp\n"
495 " fs movl %5, %%ebp\n"
496 " fs movl %6, %%esi\n"
497 " fs movl %7, %%edi\n"
498 " fs jmp *%9\n"
499 "exec_loop:\n"
500 " fs movl %%esp, %4\n"
501 " fs movl %12, %%esp\n"
502 " fs movl %%eax, %0\n"
503 " fs movl %%ecx, %1\n"
504 " fs movl %%edx, %2\n"
505 " fs movl %%ebx, %3\n"
506 " fs movl %%ebp, %5\n"
507 " fs movl %%esi, %6\n"
508 " fs movl %%edi, %7\n"
509 " pushf\n"
510 " popl %%eax\n"
511 " movl %%eax, %%ecx\n"
512 " andl $0x400, %%ecx\n"
513 " shrl $9, %%ecx\n"
514 " andl $0x8d5, %%eax\n"
515 " fs movl %%eax, %8\n"
516 " movl $1, %%eax\n"
517 " subl %%ecx, %%eax\n"
518 " fs movl %%eax, %11\n"
519 " fs movl %9, %%ebx\n" /* get T0 value */
520 " popl %%ebp\n"
521 :
522 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
523 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
524 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
525 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
526 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
527 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
528 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
529 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
530 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
531 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
532 "a" (gen_func),
533 "m" (*(uint8_t *)offsetof(CPUState, df)),
534 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
535 : "%ecx", "%edx"
536 );
537 }
538}
bellard3fb2ded2003-06-24 13:22:59 +0000539#else
540 gen_func();
541#endif
bellard83479e72003-06-25 16:12:37 +0000542 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000543 /* reset soft MMU for next block (it can currently
544 only be set by a memory fault) */
545#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000546 if (env->hflags & HF_SOFTMMU_MASK) {
547 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000548 /* do not allow linking to another block */
549 T0 = 0;
550 }
551#endif
bellard3fb2ded2003-06-24 13:22:59 +0000552 }
553 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000554 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000555 }
bellard3fb2ded2003-06-24 13:22:59 +0000556 } /* for(;;) */
557
bellard7d132992003-03-06 23:23:54 +0000558
bellarde4533c72003-06-15 19:51:39 +0000559#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000560#if defined(USE_CODE_COPY)
561 if (env->native_fp_regs) {
562 save_native_fp_state(env);
563 }
564#endif
bellard9de5e442003-03-23 16:49:39 +0000565 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000566 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard9de5e442003-03-23 16:49:39 +0000567
bellard7d132992003-03-06 23:23:54 +0000568 /* restore global registers */
bellard04369ff2003-03-20 22:33:23 +0000569#ifdef reg_EAX
570 EAX = saved_EAX;
571#endif
572#ifdef reg_ECX
573 ECX = saved_ECX;
574#endif
575#ifdef reg_EDX
576 EDX = saved_EDX;
577#endif
578#ifdef reg_EBX
579 EBX = saved_EBX;
580#endif
581#ifdef reg_ESP
582 ESP = saved_ESP;
583#endif
584#ifdef reg_EBP
585 EBP = saved_EBP;
586#endif
587#ifdef reg_ESI
588 ESI = saved_ESI;
589#endif
590#ifdef reg_EDI
591 EDI = saved_EDI;
592#endif
bellarde4533c72003-06-15 19:51:39 +0000593#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000594 env->cpsr = compute_cpsr();
bellard93ac68b2003-09-30 20:57:29 +0000595#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000596#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000597#else
598#error unsupported target CPU
599#endif
bellard8c6939c2003-06-09 15:28:00 +0000600#ifdef __sparc__
601 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
602#endif
bellard7d132992003-03-06 23:23:54 +0000603 T0 = saved_T0;
604 T1 = saved_T1;
bellarde4533c72003-06-15 19:51:39 +0000605 T2 = saved_T2;
bellard7d132992003-03-06 23:23:54 +0000606 env = saved_env;
607 return ret;
608}
bellard6dbad632003-03-16 18:05:05 +0000609
bellardfbf9eeb2004-04-25 21:21:33 +0000610/* must only be called from the generated code as an exception can be
611 generated */
612void tb_invalidate_page_range(target_ulong start, target_ulong end)
613{
bellarddc5d0b32004-06-22 18:43:30 +0000614 /* XXX: cannot enable it yet because it yields to MMU exception
615 where NIP != read address on PowerPC */
616#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000617 target_ulong phys_addr;
618 phys_addr = get_phys_addr_code(env, start);
619 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000620#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000621}
622
bellard1a18c712003-10-30 01:07:51 +0000623#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000624
bellard6dbad632003-03-16 18:05:05 +0000625void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
626{
627 CPUX86State *saved_env;
628
629 saved_env = env;
630 env = s;
bellarda412ac52003-07-26 18:01:40 +0000631 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000632 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000633 cpu_x86_load_seg_cache(env, seg_reg, selector,
634 (uint8_t *)(selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000635 } else {
bellardb453b702004-01-04 15:45:21 +0000636 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000637 }
bellard6dbad632003-03-16 18:05:05 +0000638 env = saved_env;
639}
bellard9de5e442003-03-23 16:49:39 +0000640
bellardd0a1ffc2003-05-29 20:04:28 +0000641void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
642{
643 CPUX86State *saved_env;
644
645 saved_env = env;
646 env = s;
647
648 helper_fsave(ptr, data32);
649
650 env = saved_env;
651}
652
653void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
654{
655 CPUX86State *saved_env;
656
657 saved_env = env;
658 env = s;
659
660 helper_frstor(ptr, data32);
661
662 env = saved_env;
663}
664
bellarde4533c72003-06-15 19:51:39 +0000665#endif /* TARGET_I386 */
666
bellard67b915a2004-03-31 23:37:16 +0000667#if !defined(CONFIG_SOFTMMU)
668
bellard3fb2ded2003-06-24 13:22:59 +0000669#if defined(TARGET_I386)
670
bellardb56dad12003-05-08 15:38:04 +0000671/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000672 the effective address of the memory exception. 'is_write' is 1 if a
673 write caused the exception and otherwise 0'. 'old_set' is the
674 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000675static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000676 int is_write, sigset_t *old_set,
677 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000678{
bellarda513fe12003-05-27 23:29:48 +0000679 TranslationBlock *tb;
680 int ret;
bellard68a79312003-06-30 13:12:32 +0000681
bellard83479e72003-06-25 16:12:37 +0000682 if (cpu_single_env)
683 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000684#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000685 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
686 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000687#endif
bellard25eb4482003-05-14 21:50:54 +0000688 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000689 if (is_write && page_unprotect(address, pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000690 return 1;
691 }
bellardfbf9eeb2004-04-25 21:21:33 +0000692
bellard3fb2ded2003-06-24 13:22:59 +0000693 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000694 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
695 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000696 if (ret < 0)
697 return 0; /* not an MMU fault */
698 if (ret == 0)
699 return 1; /* the MMU fault was handled without causing real CPU fault */
700 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000701 tb = tb_find_pc(pc);
702 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000703 /* the PC is inside the translated code. It means that we have
704 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000705 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000706 }
bellard4cbf74b2003-08-10 21:48:43 +0000707 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000708#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000709 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
710 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000711#endif
bellard4cbf74b2003-08-10 21:48:43 +0000712 /* we restore the process signal mask as the sigreturn should
713 do it (XXX: use sigsetjmp) */
714 sigprocmask(SIG_SETMASK, old_set, NULL);
715 raise_exception_err(EXCP0E_PAGE, env->error_code);
716 } else {
717 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000718 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000719 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000720 }
bellard3fb2ded2003-06-24 13:22:59 +0000721 /* never comes here */
722 return 1;
723}
724
bellarde4533c72003-06-15 19:51:39 +0000725#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000726static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000727 int is_write, sigset_t *old_set,
728 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000729{
730 /* XXX: do more */
731 return 0;
732}
bellard93ac68b2003-09-30 20:57:29 +0000733#elif defined(TARGET_SPARC)
734static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000735 int is_write, sigset_t *old_set,
736 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000737{
bellardb453b702004-01-04 15:45:21 +0000738 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000739 if (is_write && page_unprotect(address, pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000740 return 1;
741 }
742 return 0;
bellard93ac68b2003-09-30 20:57:29 +0000743}
bellard67867302003-11-23 17:05:30 +0000744#elif defined (TARGET_PPC)
745static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000746 int is_write, sigset_t *old_set,
747 void *puc)
bellard67867302003-11-23 17:05:30 +0000748{
749 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000750 int ret;
bellard67867302003-11-23 17:05:30 +0000751
bellardce097762004-01-04 23:53:18 +0000752#if 1
bellard67867302003-11-23 17:05:30 +0000753 if (cpu_single_env)
754 env = cpu_single_env; /* XXX: find a correct solution for multithread */
755#endif
756#if defined(DEBUG_SIGNAL)
757 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
758 pc, address, is_write, *(unsigned long *)old_set);
759#endif
760 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000761 if (is_write && page_unprotect(address, pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000762 return 1;
763 }
764
bellardce097762004-01-04 23:53:18 +0000765 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000766 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000767 if (ret < 0)
768 return 0; /* not an MMU fault */
769 if (ret == 0)
770 return 1; /* the MMU fault was handled without causing real CPU fault */
771
bellard67867302003-11-23 17:05:30 +0000772 /* now we have a real cpu fault */
773 tb = tb_find_pc(pc);
774 if (tb) {
775 /* the PC is inside the translated code. It means that we have
776 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000777 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000778 }
bellardce097762004-01-04 23:53:18 +0000779 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000780#if 0
bellardce097762004-01-04 23:53:18 +0000781 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
782 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000783#endif
784 /* we restore the process signal mask as the sigreturn should
785 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000786 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000787 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000788 } else {
789 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000790 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000791 }
bellard67867302003-11-23 17:05:30 +0000792 /* never comes here */
793 return 1;
794}
bellarde4533c72003-06-15 19:51:39 +0000795#else
796#error unsupported target CPU
797#endif
bellard9de5e442003-03-23 16:49:39 +0000798
bellard2b413142003-05-14 23:01:10 +0000799#if defined(__i386__)
800
bellardbf3e8bf2004-02-16 21:58:54 +0000801#if defined(USE_CODE_COPY)
802static void cpu_send_trap(unsigned long pc, int trap,
803 struct ucontext *uc)
804{
805 TranslationBlock *tb;
806
807 if (cpu_single_env)
808 env = cpu_single_env; /* XXX: find a correct solution for multithread */
809 /* now we have a real cpu fault */
810 tb = tb_find_pc(pc);
811 if (tb) {
812 /* the PC is inside the translated code. It means that we have
813 a virtual CPU fault */
814 cpu_restore_state(tb, env, pc, uc);
815 }
816 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
817 raise_exception_err(trap, env->error_code);
818}
819#endif
820
bellarde4533c72003-06-15 19:51:39 +0000821int cpu_signal_handler(int host_signum, struct siginfo *info,
822 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000823{
bellard9de5e442003-03-23 16:49:39 +0000824 struct ucontext *uc = puc;
825 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000826 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000827
bellardd691f662003-03-24 21:58:34 +0000828#ifndef REG_EIP
829/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000830#define REG_EIP EIP
831#define REG_ERR ERR
832#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000833#endif
bellardfc2b4c42003-03-29 16:52:44 +0000834 pc = uc->uc_mcontext.gregs[REG_EIP];
bellardbf3e8bf2004-02-16 21:58:54 +0000835 trapno = uc->uc_mcontext.gregs[REG_TRAPNO];
836#if defined(TARGET_I386) && defined(USE_CODE_COPY)
837 if (trapno == 0x00 || trapno == 0x05) {
838 /* send division by zero or bound exception */
839 cpu_send_trap(pc, trapno, uc);
840 return 1;
841 } else
842#endif
843 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
844 trapno == 0xe ?
845 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
846 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +0000847}
848
bellardbc51c5c2004-03-17 23:46:04 +0000849#elif defined(__x86_64__)
850
851int cpu_signal_handler(int host_signum, struct siginfo *info,
852 void *puc)
853{
854 struct ucontext *uc = puc;
855 unsigned long pc;
856
857 pc = uc->uc_mcontext.gregs[REG_RIP];
858 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
859 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
860 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
861 &uc->uc_sigmask, puc);
862}
863
bellard83fb7ad2004-07-05 21:25:26 +0000864#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +0000865
bellard83fb7ad2004-07-05 21:25:26 +0000866/***********************************************************************
867 * signal context platform-specific definitions
868 * From Wine
869 */
870#ifdef linux
871/* All Registers access - only for local access */
872# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
873/* Gpr Registers access */
874# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
875# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
876# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
877# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
878# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
879# define LR_sig(context) REG_sig(link, context) /* Link register */
880# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
881/* Float Registers access */
882# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
883# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
884/* Exception Registers access */
885# define DAR_sig(context) REG_sig(dar, context)
886# define DSISR_sig(context) REG_sig(dsisr, context)
887# define TRAP_sig(context) REG_sig(trap, context)
888#endif /* linux */
889
890#ifdef __APPLE__
891# include <sys/ucontext.h>
892typedef struct ucontext SIGCONTEXT;
893/* All Registers access - only for local access */
894# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
895# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
896# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
897# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
898/* Gpr Registers access */
899# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
900# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
901# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
902# define CTR_sig(context) REG_sig(ctr, context)
903# define XER_sig(context) REG_sig(xer, context) /* Link register */
904# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
905# define CR_sig(context) REG_sig(cr, context) /* Condition register */
906/* Float Registers access */
907# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
908# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
909/* Exception Registers access */
910# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
911# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
912# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
913#endif /* __APPLE__ */
914
bellardd1d9f422004-07-14 17:20:55 +0000915int cpu_signal_handler(int host_signum, struct siginfo *info,
bellarde4533c72003-06-15 19:51:39 +0000916 void *puc)
bellard2b413142003-05-14 23:01:10 +0000917{
bellard25eb4482003-05-14 21:50:54 +0000918 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +0000919 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000920 int is_write;
921
bellard83fb7ad2004-07-05 21:25:26 +0000922 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000923 is_write = 0;
924#if 0
925 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000926 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000927 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000928#else
bellard83fb7ad2004-07-05 21:25:26 +0000929 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000930 is_write = 1;
931#endif
932 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000933 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000934}
bellard2b413142003-05-14 23:01:10 +0000935
bellard2f87c602003-06-02 20:38:09 +0000936#elif defined(__alpha__)
937
bellarde4533c72003-06-15 19:51:39 +0000938int cpu_signal_handler(int host_signum, struct siginfo *info,
bellard2f87c602003-06-02 20:38:09 +0000939 void *puc)
940{
941 struct ucontext *uc = puc;
942 uint32_t *pc = uc->uc_mcontext.sc_pc;
943 uint32_t insn = *pc;
944 int is_write = 0;
945
bellard8c6939c2003-06-09 15:28:00 +0000946 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000947 switch (insn >> 26) {
948 case 0x0d: // stw
949 case 0x0e: // stb
950 case 0x0f: // stq_u
951 case 0x24: // stf
952 case 0x25: // stg
953 case 0x26: // sts
954 case 0x27: // stt
955 case 0x2c: // stl
956 case 0x2d: // stq
957 case 0x2e: // stl_c
958 case 0x2f: // stq_c
959 is_write = 1;
960 }
961
962 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000963 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +0000964}
bellard8c6939c2003-06-09 15:28:00 +0000965#elif defined(__sparc__)
966
bellarde4533c72003-06-15 19:51:39 +0000967int cpu_signal_handler(int host_signum, struct siginfo *info,
968 void *puc)
bellard8c6939c2003-06-09 15:28:00 +0000969{
970 uint32_t *regs = (uint32_t *)(info + 1);
971 void *sigmask = (regs + 20);
972 unsigned long pc;
973 int is_write;
974 uint32_t insn;
975
976 /* XXX: is there a standard glibc define ? */
977 pc = regs[1];
978 /* XXX: need kernel patch to get write flag faster */
979 is_write = 0;
980 insn = *(uint32_t *)pc;
981 if ((insn >> 30) == 3) {
982 switch((insn >> 19) & 0x3f) {
983 case 0x05: // stb
984 case 0x06: // sth
985 case 0x04: // st
986 case 0x07: // std
987 case 0x24: // stf
988 case 0x27: // stdf
989 case 0x25: // stfsr
990 is_write = 1;
991 break;
992 }
993 }
994 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000995 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +0000996}
997
998#elif defined(__arm__)
999
bellarde4533c72003-06-15 19:51:39 +00001000int cpu_signal_handler(int host_signum, struct siginfo *info,
1001 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001002{
1003 struct ucontext *uc = puc;
1004 unsigned long pc;
1005 int is_write;
1006
1007 pc = uc->uc_mcontext.gregs[R15];
1008 /* XXX: compute is_write */
1009 is_write = 0;
1010 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1011 is_write,
1012 &uc->uc_sigmask);
1013}
1014
bellard38e584a2003-08-10 22:14:22 +00001015#elif defined(__mc68000)
1016
1017int cpu_signal_handler(int host_signum, struct siginfo *info,
1018 void *puc)
1019{
1020 struct ucontext *uc = puc;
1021 unsigned long pc;
1022 int is_write;
1023
1024 pc = uc->uc_mcontext.gregs[16];
1025 /* XXX: compute is_write */
1026 is_write = 0;
1027 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1028 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001029 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001030}
1031
bellard2b413142003-05-14 23:01:10 +00001032#else
1033
bellard3fb2ded2003-06-24 13:22:59 +00001034#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001035
1036#endif
bellard67b915a2004-03-31 23:37:16 +00001037
1038#endif /* !defined(CONFIG_SOFTMMU) */