blob: 9543c636c76f9aa6dab79f5328bea7199862dc0e [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellard93ac68b2003-09-30 20:57:29 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC)
bellarde4533c72003-06-15 19:51:39 +000044/* XXX: unify with i386 target */
45void cpu_loop_exit(void)
46{
47 longjmp(env->jmp_env, 1);
48}
49#endif
bellard34751872005-07-02 14:31:34 +000050#ifndef TARGET_SPARC
51#define reg_T2
52#endif
bellarde4533c72003-06-15 19:51:39 +000053
bellardfbf9eeb2004-04-25 21:21:33 +000054/* exit the current TB from a signal handler. The host registers are
55 restored in a state compatible with the CPU emulator
56 */
57void cpu_resume_from_signal(CPUState *env1, void *puc)
58{
59#if !defined(CONFIG_SOFTMMU)
60 struct ucontext *uc = puc;
61#endif
62
63 env = env1;
64
65 /* XXX: restore cpu registers saved in host registers */
66
67#if !defined(CONFIG_SOFTMMU)
68 if (puc) {
69 /* XXX: use siglongjmp ? */
70 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
71 }
72#endif
73 longjmp(env->jmp_env, 1);
74}
75
bellard8a40a182005-11-20 10:35:40 +000076
77static TranslationBlock *tb_find_slow(target_ulong pc,
78 target_ulong cs_base,
79 unsigned int flags)
80{
81 TranslationBlock *tb, **ptb1;
82 int code_gen_size;
83 unsigned int h;
84 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
85 uint8_t *tc_ptr;
86
87 spin_lock(&tb_lock);
88
89 tb_invalidated_flag = 0;
90
91 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
92
93 /* find translated block using physical mappings */
94 phys_pc = get_phys_addr_code(env, pc);
95 phys_page1 = phys_pc & TARGET_PAGE_MASK;
96 phys_page2 = -1;
97 h = tb_phys_hash_func(phys_pc);
98 ptb1 = &tb_phys_hash[h];
99 for(;;) {
100 tb = *ptb1;
101 if (!tb)
102 goto not_found;
103 if (tb->pc == pc &&
104 tb->page_addr[0] == phys_page1 &&
105 tb->cs_base == cs_base &&
106 tb->flags == flags) {
107 /* check next page if needed */
108 if (tb->page_addr[1] != -1) {
109 virt_page2 = (pc & TARGET_PAGE_MASK) +
110 TARGET_PAGE_SIZE;
111 phys_page2 = get_phys_addr_code(env, virt_page2);
112 if (tb->page_addr[1] == phys_page2)
113 goto found;
114 } else {
115 goto found;
116 }
117 }
118 ptb1 = &tb->phys_hash_next;
119 }
120 not_found:
121 /* if no translated code available, then translate it now */
122 tb = tb_alloc(pc);
123 if (!tb) {
124 /* flush must be done */
125 tb_flush(env);
126 /* cannot fail at this point */
127 tb = tb_alloc(pc);
128 /* don't forget to invalidate previous TB info */
129 T0 = 0;
130 }
131 tc_ptr = code_gen_ptr;
132 tb->tc_ptr = tc_ptr;
133 tb->cs_base = cs_base;
134 tb->flags = flags;
135 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
136 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
137
138 /* check next page if needed */
139 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
140 phys_page2 = -1;
141 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
142 phys_page2 = get_phys_addr_code(env, virt_page2);
143 }
144 tb_link_phys(tb, phys_pc, phys_page2);
145
146 found:
147 if (tb_invalidated_flag) {
148 /* as some TB could have been invalidated because
149 of memory exceptions while generating the code, we
150 must recompute the hash index here */
151 T0 = 0;
152 }
153 /* we add the TB in the virtual pc hash table */
154 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
155 spin_unlock(&tb_lock);
156 return tb;
157}
158
159static inline TranslationBlock *tb_find_fast(void)
160{
161 TranslationBlock *tb;
162 target_ulong cs_base, pc;
163 unsigned int flags;
164
165 /* we record a subset of the CPU state. It will
166 always be the same before a given translated block
167 is executed. */
168#if defined(TARGET_I386)
169 flags = env->hflags;
170 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
171 cs_base = env->segs[R_CS].base;
172 pc = cs_base + env->eip;
173#elif defined(TARGET_ARM)
174 flags = env->thumb | (env->vfp.vec_len << 1)
175 | (env->vfp.vec_stride << 4);
176 cs_base = 0;
177 pc = env->regs[15];
178#elif defined(TARGET_SPARC)
179#ifdef TARGET_SPARC64
180 flags = (env->pstate << 2) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
181#else
182 flags = env->psrs | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1);
183#endif
184 cs_base = env->npc;
185 pc = env->pc;
186#elif defined(TARGET_PPC)
187 flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
188 (msr_se << MSR_SE) | (msr_le << MSR_LE);
189 cs_base = 0;
190 pc = env->nip;
191#elif defined(TARGET_MIPS)
192 flags = env->hflags & MIPS_HFLAGS_TMASK;
193 cs_base = NULL;
194 pc = env->PC;
195#else
196#error unsupported CPU
197#endif
198 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
199 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
200 tb->flags != flags, 0)) {
201 tb = tb_find_slow(pc, cs_base, flags);
202 }
203 return tb;
204}
205
206
bellard7d132992003-03-06 23:23:54 +0000207/* main execution loop */
208
bellarde4533c72003-06-15 19:51:39 +0000209int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000210{
bellard34751872005-07-02 14:31:34 +0000211 int saved_T0, saved_T1;
212#if defined(reg_T2)
213 int saved_T2;
214#endif
bellarde4533c72003-06-15 19:51:39 +0000215 CPUState *saved_env;
bellard34751872005-07-02 14:31:34 +0000216#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000217#ifdef reg_EAX
218 int saved_EAX;
219#endif
220#ifdef reg_ECX
221 int saved_ECX;
222#endif
223#ifdef reg_EDX
224 int saved_EDX;
225#endif
226#ifdef reg_EBX
227 int saved_EBX;
228#endif
229#ifdef reg_ESP
230 int saved_ESP;
231#endif
232#ifdef reg_EBP
233 int saved_EBP;
234#endif
235#ifdef reg_ESI
236 int saved_ESI;
237#endif
238#ifdef reg_EDI
239 int saved_EDI;
240#endif
bellard34751872005-07-02 14:31:34 +0000241#elif defined(TARGET_SPARC)
242#if defined(reg_REGWPTR)
243 uint32_t *saved_regwptr;
244#endif
245#endif
bellard8c6939c2003-06-09 15:28:00 +0000246#ifdef __sparc__
247 int saved_i7, tmp_T0;
248#endif
bellard8a40a182005-11-20 10:35:40 +0000249 int ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000250 void (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000251 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000252 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000253
bellard5a1e3cf2005-11-23 21:02:53 +0000254#if defined(TARGET_I386)
255 /* handle exit of HALTED state */
256 if (env1->hflags & HF_HALTED_MASK) {
257 /* disable halt condition */
258 if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
259 (env1->eflags & IF_MASK)) {
260 env1->hflags &= ~HF_HALTED_MASK;
261 } else {
262 return EXCP_HALTED;
263 }
264 }
bellarde80e1cc2005-11-23 22:05:28 +0000265#elif defined(TARGET_PPC)
266 if (env1->msr[MSR_POW]) {
267 if (env1->msr[MSR_EE] &&
268 (env1->interrupt_request &
269 (CPU_INTERRUPT_HARD | CPU_INTERRUPT_TIMER))) {
270 env1->msr[MSR_POW] = 0;
271 } else {
272 return EXCP_HALTED;
273 }
274 }
bellard5a1e3cf2005-11-23 21:02:53 +0000275#endif
276
bellard6a00d602005-11-21 23:25:50 +0000277 cpu_single_env = env1;
278
bellard7d132992003-03-06 23:23:54 +0000279 /* first we save global registers */
bellardc27004e2005-01-03 23:35:10 +0000280 saved_env = env;
281 env = env1;
bellard7d132992003-03-06 23:23:54 +0000282 saved_T0 = T0;
283 saved_T1 = T1;
bellard34751872005-07-02 14:31:34 +0000284#if defined(reg_T2)
bellarde4533c72003-06-15 19:51:39 +0000285 saved_T2 = T2;
bellard34751872005-07-02 14:31:34 +0000286#endif
bellarde4533c72003-06-15 19:51:39 +0000287#ifdef __sparc__
288 /* we also save i7 because longjmp may not restore it */
289 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
290#endif
291
292#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000293#ifdef reg_EAX
294 saved_EAX = EAX;
bellard04369ff2003-03-20 22:33:23 +0000295#endif
296#ifdef reg_ECX
297 saved_ECX = ECX;
bellard04369ff2003-03-20 22:33:23 +0000298#endif
299#ifdef reg_EDX
300 saved_EDX = EDX;
bellard04369ff2003-03-20 22:33:23 +0000301#endif
302#ifdef reg_EBX
303 saved_EBX = EBX;
bellard04369ff2003-03-20 22:33:23 +0000304#endif
305#ifdef reg_ESP
306 saved_ESP = ESP;
bellard04369ff2003-03-20 22:33:23 +0000307#endif
308#ifdef reg_EBP
309 saved_EBP = EBP;
bellard04369ff2003-03-20 22:33:23 +0000310#endif
311#ifdef reg_ESI
312 saved_ESI = ESI;
bellard04369ff2003-03-20 22:33:23 +0000313#endif
314#ifdef reg_EDI
315 saved_EDI = EDI;
bellard04369ff2003-03-20 22:33:23 +0000316#endif
bellard0d1a29f2004-10-12 22:01:28 +0000317
318 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000319 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000320 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
321 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000322 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000323 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000324#elif defined(TARGET_ARM)
325 {
326 unsigned int psr;
327 psr = env->cpsr;
328 env->CF = (psr >> 29) & 1;
329 env->NZF = (psr & 0xc0000000) ^ 0x40000000;
330 env->VF = (psr << 3) & 0x80000000;
bellard99c475a2005-01-31 20:45:13 +0000331 env->QF = (psr >> 27) & 1;
332 env->cpsr = psr & ~CACHED_CPSR_BITS;
bellarde4533c72003-06-15 19:51:39 +0000333 }
bellard93ac68b2003-09-30 20:57:29 +0000334#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000335#if defined(reg_REGWPTR)
336 saved_regwptr = REGWPTR;
337#endif
bellard67867302003-11-23 17:05:30 +0000338#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000339#elif defined(TARGET_MIPS)
bellarde4533c72003-06-15 19:51:39 +0000340#else
341#error unsupported target CPU
342#endif
bellard3fb2ded2003-06-24 13:22:59 +0000343 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000344
bellard7d132992003-03-06 23:23:54 +0000345 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000346 for(;;) {
347 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000348 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000349 /* if an exception is pending, we execute it here */
350 if (env->exception_index >= 0) {
351 if (env->exception_index >= EXCP_INTERRUPT) {
352 /* exit request from the cpu execution loop */
353 ret = env->exception_index;
354 break;
355 } else if (env->user_mode_only) {
356 /* if user mode only, we simulate a fake exception
357 which will be hanlded outside the cpu execution
358 loop */
bellard83479e72003-06-25 16:12:37 +0000359#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000360 do_interrupt_user(env->exception_index,
361 env->exception_is_int,
362 env->error_code,
363 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000364#endif
bellard3fb2ded2003-06-24 13:22:59 +0000365 ret = env->exception_index;
366 break;
367 } else {
bellard83479e72003-06-25 16:12:37 +0000368#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000369 /* simulate a real cpu exception. On i386, it can
370 trigger new exceptions, but we do not handle
371 double or triple faults yet. */
372 do_interrupt(env->exception_index,
373 env->exception_is_int,
374 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000375 env->exception_next_eip, 0);
bellardce097762004-01-04 23:53:18 +0000376#elif defined(TARGET_PPC)
377 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000378#elif defined(TARGET_MIPS)
379 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000380#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000381 do_interrupt(env->exception_index);
bellard83479e72003-06-25 16:12:37 +0000382#endif
bellard3fb2ded2003-06-24 13:22:59 +0000383 }
384 env->exception_index = -1;
bellard9df217a2005-02-10 22:05:51 +0000385 }
386#ifdef USE_KQEMU
387 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
388 int ret;
389 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
390 ret = kqemu_cpu_exec(env);
391 /* put eflags in CPU temporary format */
392 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
393 DF = 1 - (2 * ((env->eflags >> 10) & 1));
394 CC_OP = CC_OP_EFLAGS;
395 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
396 if (ret == 1) {
397 /* exception */
398 longjmp(env->jmp_env, 1);
399 } else if (ret == 2) {
400 /* softmmu execution needed */
401 } else {
402 if (env->interrupt_request != 0) {
403 /* hardware interrupt will be executed just after */
404 } else {
405 /* otherwise, we restart */
406 longjmp(env->jmp_env, 1);
407 }
408 }
bellard9de5e442003-03-23 16:49:39 +0000409 }
bellard9df217a2005-02-10 22:05:51 +0000410#endif
411
bellard3fb2ded2003-06-24 13:22:59 +0000412 T0 = 0; /* force lookup of first TB */
413 for(;;) {
414#ifdef __sparc__
415 /* g1 can be modified by some libc? functions */
416 tmp_T0 = T0;
417#endif
bellard68a79312003-06-30 13:12:32 +0000418 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000419 if (__builtin_expect(interrupt_request, 0)) {
bellard68a79312003-06-30 13:12:32 +0000420#if defined(TARGET_I386)
421 /* if hardware interrupt pending, we execute it */
422 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000423 (env->eflags & IF_MASK) &&
424 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000425 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000426 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000427 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000428 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000429 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
430 }
bellardd05e66d2003-08-20 21:34:35 +0000431 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000432 /* ensure that no TB jump will be modified as
433 the program flow was changed */
434#ifdef __sparc__
435 tmp_T0 = 0;
436#else
437 T0 = 0;
438#endif
bellard68a79312003-06-30 13:12:32 +0000439 }
bellardce097762004-01-04 23:53:18 +0000440#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000441#if 0
442 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
443 cpu_ppc_reset(env);
444 }
445#endif
446 if (msr_ee != 0) {
bellard8a40a182005-11-20 10:35:40 +0000447 if ((interrupt_request & CPU_INTERRUPT_HARD)) {
bellard9fddaa02004-05-21 12:59:32 +0000448 /* Raise it */
449 env->exception_index = EXCP_EXTERNAL;
450 env->error_code = 0;
bellardce097762004-01-04 23:53:18 +0000451 do_interrupt(env);
bellard8a40a182005-11-20 10:35:40 +0000452 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
453#ifdef __sparc__
454 tmp_T0 = 0;
455#else
456 T0 = 0;
457#endif
458 } else if ((interrupt_request & CPU_INTERRUPT_TIMER)) {
459 /* Raise it */
460 env->exception_index = EXCP_DECR;
461 env->error_code = 0;
462 do_interrupt(env);
bellard9fddaa02004-05-21 12:59:32 +0000463 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
bellard8a40a182005-11-20 10:35:40 +0000464#ifdef __sparc__
465 tmp_T0 = 0;
466#else
467 T0 = 0;
468#endif
469 }
bellardce097762004-01-04 23:53:18 +0000470 }
bellard6af0bf92005-07-02 14:58:51 +0000471#elif defined(TARGET_MIPS)
472 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
473 (env->CP0_Status & (1 << CP0St_IE)) &&
bellard7ebab692005-08-21 09:43:38 +0000474 (env->CP0_Status & env->CP0_Cause & 0x0000FF00) &&
bellard6af0bf92005-07-02 14:58:51 +0000475 !(env->hflags & MIPS_HFLAG_EXL) &&
476 !(env->hflags & MIPS_HFLAG_ERL) &&
477 !(env->hflags & MIPS_HFLAG_DM)) {
478 /* Raise it */
479 env->exception_index = EXCP_EXT_INTERRUPT;
480 env->error_code = 0;
481 do_interrupt(env);
482 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellard8a40a182005-11-20 10:35:40 +0000483#ifdef __sparc__
484 tmp_T0 = 0;
485#else
486 T0 = 0;
487#endif
bellard6af0bf92005-07-02 14:58:51 +0000488 }
bellarde95c8d52004-09-30 22:22:08 +0000489#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000490 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
491 (env->psret != 0)) {
492 int pil = env->interrupt_index & 15;
493 int type = env->interrupt_index & 0xf0;
494
495 if (((type == TT_EXTINT) &&
496 (pil == 15 || pil > env->psrpil)) ||
497 type != TT_EXTINT) {
498 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
499 do_interrupt(env->interrupt_index);
500 env->interrupt_index = 0;
bellard8a40a182005-11-20 10:35:40 +0000501#ifdef __sparc__
502 tmp_T0 = 0;
503#else
504 T0 = 0;
505#endif
bellard66321a12005-04-06 20:47:48 +0000506 }
bellarde95c8d52004-09-30 22:22:08 +0000507 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
508 //do_interrupt(0, 0, 0, 0, 0);
509 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
510 }
bellard68a79312003-06-30 13:12:32 +0000511#endif
bellardbf3e8bf2004-02-16 21:58:54 +0000512 if (interrupt_request & CPU_INTERRUPT_EXITTB) {
513 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
514 /* ensure that no TB jump will be modified as
515 the program flow was changed */
516#ifdef __sparc__
517 tmp_T0 = 0;
518#else
519 T0 = 0;
520#endif
521 }
bellard68a79312003-06-30 13:12:32 +0000522 if (interrupt_request & CPU_INTERRUPT_EXIT) {
523 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
524 env->exception_index = EXCP_INTERRUPT;
525 cpu_loop_exit();
526 }
bellard3fb2ded2003-06-24 13:22:59 +0000527 }
528#ifdef DEBUG_EXEC
bellardc27004e2005-01-03 23:35:10 +0000529 if ((loglevel & CPU_LOG_EXEC)) {
bellard3fb2ded2003-06-24 13:22:59 +0000530#if defined(TARGET_I386)
531 /* restore flags in standard format */
bellardfc9f7152005-04-26 19:33:35 +0000532#ifdef reg_EAX
bellard3fb2ded2003-06-24 13:22:59 +0000533 env->regs[R_EAX] = EAX;
bellardfc9f7152005-04-26 19:33:35 +0000534#endif
535#ifdef reg_EBX
bellard3fb2ded2003-06-24 13:22:59 +0000536 env->regs[R_EBX] = EBX;
bellardfc9f7152005-04-26 19:33:35 +0000537#endif
538#ifdef reg_ECX
bellard3fb2ded2003-06-24 13:22:59 +0000539 env->regs[R_ECX] = ECX;
bellardfc9f7152005-04-26 19:33:35 +0000540#endif
541#ifdef reg_EDX
bellard3fb2ded2003-06-24 13:22:59 +0000542 env->regs[R_EDX] = EDX;
bellardfc9f7152005-04-26 19:33:35 +0000543#endif
544#ifdef reg_ESI
bellard3fb2ded2003-06-24 13:22:59 +0000545 env->regs[R_ESI] = ESI;
bellardfc9f7152005-04-26 19:33:35 +0000546#endif
547#ifdef reg_EDI
bellard3fb2ded2003-06-24 13:22:59 +0000548 env->regs[R_EDI] = EDI;
bellardfc9f7152005-04-26 19:33:35 +0000549#endif
550#ifdef reg_EBP
bellard3fb2ded2003-06-24 13:22:59 +0000551 env->regs[R_EBP] = EBP;
bellardfc9f7152005-04-26 19:33:35 +0000552#endif
553#ifdef reg_ESP
bellard3fb2ded2003-06-24 13:22:59 +0000554 env->regs[R_ESP] = ESP;
bellardfc9f7152005-04-26 19:33:35 +0000555#endif
bellard3fb2ded2003-06-24 13:22:59 +0000556 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000557 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000558 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000559#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000560 env->cpsr = compute_cpsr();
bellard7fe48482004-10-09 18:08:01 +0000561 cpu_dump_state(env, logfile, fprintf, 0);
bellard99c475a2005-01-31 20:45:13 +0000562 env->cpsr &= ~CACHED_CPSR_BITS;
bellard93ac68b2003-09-30 20:57:29 +0000563#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000564 REGWPTR = env->regbase + (env->cwp * 16);
565 env->regwptr = REGWPTR;
566 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000567#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000568 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000569#elif defined(TARGET_MIPS)
570 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000571#else
572#error unsupported target CPU
573#endif
bellard3fb2ded2003-06-24 13:22:59 +0000574 }
bellard7d132992003-03-06 23:23:54 +0000575#endif
bellard8a40a182005-11-20 10:35:40 +0000576 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000577#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000578 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000579 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
580 (long)tb->tc_ptr, tb->pc,
581 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000582 }
bellard9d27abd2003-05-10 13:13:54 +0000583#endif
bellard8c6939c2003-06-09 15:28:00 +0000584#ifdef __sparc__
bellard3fb2ded2003-06-24 13:22:59 +0000585 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000586#endif
bellard8a40a182005-11-20 10:35:40 +0000587 /* see if we can patch the calling TB. When the TB
588 spans two pages, we cannot safely do a direct
589 jump. */
bellardc27004e2005-01-03 23:35:10 +0000590 {
bellard8a40a182005-11-20 10:35:40 +0000591 if (T0 != 0 &&
592 tb->page_addr[1] == -1
bellardbf3e8bf2004-02-16 21:58:54 +0000593#if defined(TARGET_I386) && defined(USE_CODE_COPY)
594 && (tb->cflags & CF_CODE_COPY) ==
595 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
596#endif
597 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000598 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000599 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000600#if defined(USE_CODE_COPY)
601 /* propagates the FP use info */
602 ((TranslationBlock *)(T0 & ~3))->cflags |=
603 (tb->cflags & CF_FP_USED);
604#endif
bellard3fb2ded2003-06-24 13:22:59 +0000605 spin_unlock(&tb_lock);
606 }
bellardc27004e2005-01-03 23:35:10 +0000607 }
bellard3fb2ded2003-06-24 13:22:59 +0000608 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000609 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000610 /* execute the generated code */
611 gen_func = (void *)tc_ptr;
612#if defined(__sparc__)
613 __asm__ __volatile__("call %0\n\t"
614 "mov %%o7,%%i0"
615 : /* no outputs */
616 : "r" (gen_func)
617 : "i0", "i1", "i2", "i3", "i4", "i5");
618#elif defined(__arm__)
619 asm volatile ("mov pc, %0\n\t"
620 ".global exec_loop\n\t"
621 "exec_loop:\n\t"
622 : /* no outputs */
623 : "r" (gen_func)
624 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000625#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
626{
627 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000628 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
629 save_native_fp_state(env);
630 }
bellardbf3e8bf2004-02-16 21:58:54 +0000631 gen_func();
632 } else {
bellard97eb5b12004-02-25 23:19:55 +0000633 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
634 restore_native_fp_state(env);
635 }
bellardbf3e8bf2004-02-16 21:58:54 +0000636 /* we work with native eflags */
637 CC_SRC = cc_table[CC_OP].compute_all();
638 CC_OP = CC_OP_EFLAGS;
639 asm(".globl exec_loop\n"
640 "\n"
641 "debug1:\n"
642 " pushl %%ebp\n"
643 " fs movl %10, %9\n"
644 " fs movl %11, %%eax\n"
645 " andl $0x400, %%eax\n"
646 " fs orl %8, %%eax\n"
647 " pushl %%eax\n"
648 " popf\n"
649 " fs movl %%esp, %12\n"
650 " fs movl %0, %%eax\n"
651 " fs movl %1, %%ecx\n"
652 " fs movl %2, %%edx\n"
653 " fs movl %3, %%ebx\n"
654 " fs movl %4, %%esp\n"
655 " fs movl %5, %%ebp\n"
656 " fs movl %6, %%esi\n"
657 " fs movl %7, %%edi\n"
658 " fs jmp *%9\n"
659 "exec_loop:\n"
660 " fs movl %%esp, %4\n"
661 " fs movl %12, %%esp\n"
662 " fs movl %%eax, %0\n"
663 " fs movl %%ecx, %1\n"
664 " fs movl %%edx, %2\n"
665 " fs movl %%ebx, %3\n"
666 " fs movl %%ebp, %5\n"
667 " fs movl %%esi, %6\n"
668 " fs movl %%edi, %7\n"
669 " pushf\n"
670 " popl %%eax\n"
671 " movl %%eax, %%ecx\n"
672 " andl $0x400, %%ecx\n"
673 " shrl $9, %%ecx\n"
674 " andl $0x8d5, %%eax\n"
675 " fs movl %%eax, %8\n"
676 " movl $1, %%eax\n"
677 " subl %%ecx, %%eax\n"
678 " fs movl %%eax, %11\n"
679 " fs movl %9, %%ebx\n" /* get T0 value */
680 " popl %%ebp\n"
681 :
682 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
683 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
684 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
685 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
686 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
687 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
688 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
689 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
690 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
691 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
692 "a" (gen_func),
693 "m" (*(uint8_t *)offsetof(CPUState, df)),
694 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
695 : "%ecx", "%edx"
696 );
697 }
698}
bellardb8076a72005-04-07 22:20:31 +0000699#elif defined(__ia64)
700 struct fptr {
701 void *ip;
702 void *gp;
703 } fp;
704
705 fp.ip = tc_ptr;
706 fp.gp = code_gen_buffer + 2 * (1 << 20);
707 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000708#else
709 gen_func();
710#endif
bellard83479e72003-06-25 16:12:37 +0000711 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000712 /* reset soft MMU for next block (it can currently
713 only be set by a memory fault) */
714#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000715 if (env->hflags & HF_SOFTMMU_MASK) {
716 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000717 /* do not allow linking to another block */
718 T0 = 0;
719 }
720#endif
bellard3fb2ded2003-06-24 13:22:59 +0000721 }
722 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000723 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000724 }
bellard3fb2ded2003-06-24 13:22:59 +0000725 } /* for(;;) */
726
bellard7d132992003-03-06 23:23:54 +0000727
bellarde4533c72003-06-15 19:51:39 +0000728#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000729#if defined(USE_CODE_COPY)
730 if (env->native_fp_regs) {
731 save_native_fp_state(env);
732 }
733#endif
bellard9de5e442003-03-23 16:49:39 +0000734 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000735 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard9de5e442003-03-23 16:49:39 +0000736
bellard7d132992003-03-06 23:23:54 +0000737 /* restore global registers */
bellard04369ff2003-03-20 22:33:23 +0000738#ifdef reg_EAX
739 EAX = saved_EAX;
740#endif
741#ifdef reg_ECX
742 ECX = saved_ECX;
743#endif
744#ifdef reg_EDX
745 EDX = saved_EDX;
746#endif
747#ifdef reg_EBX
748 EBX = saved_EBX;
749#endif
750#ifdef reg_ESP
751 ESP = saved_ESP;
752#endif
753#ifdef reg_EBP
754 EBP = saved_EBP;
755#endif
756#ifdef reg_ESI
757 ESI = saved_ESI;
758#endif
759#ifdef reg_EDI
760 EDI = saved_EDI;
761#endif
bellarde4533c72003-06-15 19:51:39 +0000762#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000763 env->cpsr = compute_cpsr();
bellardb7bcbe92005-02-22 19:27:29 +0000764 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000765#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000766#if defined(reg_REGWPTR)
767 REGWPTR = saved_regwptr;
768#endif
bellard67867302003-11-23 17:05:30 +0000769#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000770#elif defined(TARGET_MIPS)
bellarde4533c72003-06-15 19:51:39 +0000771#else
772#error unsupported target CPU
773#endif
bellard8c6939c2003-06-09 15:28:00 +0000774#ifdef __sparc__
775 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
776#endif
bellard7d132992003-03-06 23:23:54 +0000777 T0 = saved_T0;
778 T1 = saved_T1;
bellard34751872005-07-02 14:31:34 +0000779#if defined(reg_T2)
bellarde4533c72003-06-15 19:51:39 +0000780 T2 = saved_T2;
bellard34751872005-07-02 14:31:34 +0000781#endif
bellard7d132992003-03-06 23:23:54 +0000782 env = saved_env;
bellard6a00d602005-11-21 23:25:50 +0000783 /* fail safe : never use cpu_single_env outside cpu_exec() */
784 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000785 return ret;
786}
bellard6dbad632003-03-16 18:05:05 +0000787
bellardfbf9eeb2004-04-25 21:21:33 +0000788/* must only be called from the generated code as an exception can be
789 generated */
790void tb_invalidate_page_range(target_ulong start, target_ulong end)
791{
bellarddc5d0b32004-06-22 18:43:30 +0000792 /* XXX: cannot enable it yet because it yields to MMU exception
793 where NIP != read address on PowerPC */
794#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000795 target_ulong phys_addr;
796 phys_addr = get_phys_addr_code(env, start);
797 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000798#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000799}
800
bellard1a18c712003-10-30 01:07:51 +0000801#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000802
bellard6dbad632003-03-16 18:05:05 +0000803void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
804{
805 CPUX86State *saved_env;
806
807 saved_env = env;
808 env = s;
bellarda412ac52003-07-26 18:01:40 +0000809 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000810 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000811 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000812 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000813 } else {
bellardb453b702004-01-04 15:45:21 +0000814 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000815 }
bellard6dbad632003-03-16 18:05:05 +0000816 env = saved_env;
817}
bellard9de5e442003-03-23 16:49:39 +0000818
bellardd0a1ffc2003-05-29 20:04:28 +0000819void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
820{
821 CPUX86State *saved_env;
822
823 saved_env = env;
824 env = s;
825
bellardc27004e2005-01-03 23:35:10 +0000826 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000827
828 env = saved_env;
829}
830
831void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
832{
833 CPUX86State *saved_env;
834
835 saved_env = env;
836 env = s;
837
bellardc27004e2005-01-03 23:35:10 +0000838 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000839
840 env = saved_env;
841}
842
bellarde4533c72003-06-15 19:51:39 +0000843#endif /* TARGET_I386 */
844
bellard67b915a2004-03-31 23:37:16 +0000845#if !defined(CONFIG_SOFTMMU)
846
bellard3fb2ded2003-06-24 13:22:59 +0000847#if defined(TARGET_I386)
848
bellardb56dad12003-05-08 15:38:04 +0000849/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000850 the effective address of the memory exception. 'is_write' is 1 if a
851 write caused the exception and otherwise 0'. 'old_set' is the
852 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000853static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000854 int is_write, sigset_t *old_set,
855 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000856{
bellarda513fe12003-05-27 23:29:48 +0000857 TranslationBlock *tb;
858 int ret;
bellard68a79312003-06-30 13:12:32 +0000859
bellard83479e72003-06-25 16:12:37 +0000860 if (cpu_single_env)
861 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000862#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000863 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
864 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000865#endif
bellard25eb4482003-05-14 21:50:54 +0000866 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000867 if (is_write && page_unprotect(address, pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000868 return 1;
869 }
bellardfbf9eeb2004-04-25 21:21:33 +0000870
bellard3fb2ded2003-06-24 13:22:59 +0000871 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000872 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
873 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000874 if (ret < 0)
875 return 0; /* not an MMU fault */
876 if (ret == 0)
877 return 1; /* the MMU fault was handled without causing real CPU fault */
878 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000879 tb = tb_find_pc(pc);
880 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000881 /* the PC is inside the translated code. It means that we have
882 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000883 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000884 }
bellard4cbf74b2003-08-10 21:48:43 +0000885 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000886#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000887 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
888 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000889#endif
bellard4cbf74b2003-08-10 21:48:43 +0000890 /* we restore the process signal mask as the sigreturn should
891 do it (XXX: use sigsetjmp) */
892 sigprocmask(SIG_SETMASK, old_set, NULL);
893 raise_exception_err(EXCP0E_PAGE, env->error_code);
894 } else {
895 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000896 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000897 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000898 }
bellard3fb2ded2003-06-24 13:22:59 +0000899 /* never comes here */
900 return 1;
901}
902
bellarde4533c72003-06-15 19:51:39 +0000903#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000904static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000905 int is_write, sigset_t *old_set,
906 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000907{
bellard68016c62005-02-07 23:12:27 +0000908 TranslationBlock *tb;
909 int ret;
910
911 if (cpu_single_env)
912 env = cpu_single_env; /* XXX: find a correct solution for multithread */
913#if defined(DEBUG_SIGNAL)
914 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
915 pc, address, is_write, *(unsigned long *)old_set);
916#endif
bellard9f0777e2005-02-02 20:42:01 +0000917 /* XXX: locking issue */
918 if (is_write && page_unprotect(address, pc, puc)) {
919 return 1;
920 }
bellard68016c62005-02-07 23:12:27 +0000921 /* see if it is an MMU fault */
922 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
923 if (ret < 0)
924 return 0; /* not an MMU fault */
925 if (ret == 0)
926 return 1; /* the MMU fault was handled without causing real CPU fault */
927 /* now we have a real cpu fault */
928 tb = tb_find_pc(pc);
929 if (tb) {
930 /* the PC is inside the translated code. It means that we have
931 a virtual CPU fault */
932 cpu_restore_state(tb, env, pc, puc);
933 }
934 /* we restore the process signal mask as the sigreturn should
935 do it (XXX: use sigsetjmp) */
936 sigprocmask(SIG_SETMASK, old_set, NULL);
937 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000938}
bellard93ac68b2003-09-30 20:57:29 +0000939#elif defined(TARGET_SPARC)
940static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000941 int is_write, sigset_t *old_set,
942 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000943{
bellard68016c62005-02-07 23:12:27 +0000944 TranslationBlock *tb;
945 int ret;
946
947 if (cpu_single_env)
948 env = cpu_single_env; /* XXX: find a correct solution for multithread */
949#if defined(DEBUG_SIGNAL)
950 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
951 pc, address, is_write, *(unsigned long *)old_set);
952#endif
bellardb453b702004-01-04 15:45:21 +0000953 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000954 if (is_write && page_unprotect(address, pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000955 return 1;
956 }
bellard68016c62005-02-07 23:12:27 +0000957 /* see if it is an MMU fault */
958 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
959 if (ret < 0)
960 return 0; /* not an MMU fault */
961 if (ret == 0)
962 return 1; /* the MMU fault was handled without causing real CPU fault */
963 /* now we have a real cpu fault */
964 tb = tb_find_pc(pc);
965 if (tb) {
966 /* the PC is inside the translated code. It means that we have
967 a virtual CPU fault */
968 cpu_restore_state(tb, env, pc, puc);
969 }
970 /* we restore the process signal mask as the sigreturn should
971 do it (XXX: use sigsetjmp) */
972 sigprocmask(SIG_SETMASK, old_set, NULL);
973 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +0000974}
bellard67867302003-11-23 17:05:30 +0000975#elif defined (TARGET_PPC)
976static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000977 int is_write, sigset_t *old_set,
978 void *puc)
bellard67867302003-11-23 17:05:30 +0000979{
980 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000981 int ret;
bellard67867302003-11-23 17:05:30 +0000982
bellard67867302003-11-23 17:05:30 +0000983 if (cpu_single_env)
984 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000985#if defined(DEBUG_SIGNAL)
986 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
987 pc, address, is_write, *(unsigned long *)old_set);
988#endif
989 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000990 if (is_write && page_unprotect(address, pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000991 return 1;
992 }
993
bellardce097762004-01-04 23:53:18 +0000994 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000995 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000996 if (ret < 0)
997 return 0; /* not an MMU fault */
998 if (ret == 0)
999 return 1; /* the MMU fault was handled without causing real CPU fault */
1000
bellard67867302003-11-23 17:05:30 +00001001 /* now we have a real cpu fault */
1002 tb = tb_find_pc(pc);
1003 if (tb) {
1004 /* the PC is inside the translated code. It means that we have
1005 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +00001006 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +00001007 }
bellardce097762004-01-04 23:53:18 +00001008 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +00001009#if 0
bellardce097762004-01-04 23:53:18 +00001010 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1011 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +00001012#endif
1013 /* we restore the process signal mask as the sigreturn should
1014 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +00001015 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +00001016 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +00001017 } else {
1018 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +00001019 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +00001020 }
bellard67867302003-11-23 17:05:30 +00001021 /* never comes here */
1022 return 1;
1023}
bellard6af0bf92005-07-02 14:58:51 +00001024
1025#elif defined (TARGET_MIPS)
1026static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1027 int is_write, sigset_t *old_set,
1028 void *puc)
1029{
1030 TranslationBlock *tb;
1031 int ret;
1032
1033 if (cpu_single_env)
1034 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1035#if defined(DEBUG_SIGNAL)
1036 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1037 pc, address, is_write, *(unsigned long *)old_set);
1038#endif
1039 /* XXX: locking issue */
1040 if (is_write && page_unprotect(address, pc, puc)) {
1041 return 1;
1042 }
1043
1044 /* see if it is an MMU fault */
1045 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
1046 if (ret < 0)
1047 return 0; /* not an MMU fault */
1048 if (ret == 0)
1049 return 1; /* the MMU fault was handled without causing real CPU fault */
1050
1051 /* now we have a real cpu fault */
1052 tb = tb_find_pc(pc);
1053 if (tb) {
1054 /* the PC is inside the translated code. It means that we have
1055 a virtual CPU fault */
1056 cpu_restore_state(tb, env, pc, puc);
1057 }
1058 if (ret == 1) {
1059#if 0
1060 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1061 env->nip, env->error_code, tb);
1062#endif
1063 /* we restore the process signal mask as the sigreturn should
1064 do it (XXX: use sigsetjmp) */
1065 sigprocmask(SIG_SETMASK, old_set, NULL);
1066 do_raise_exception_err(env->exception_index, env->error_code);
1067 } else {
1068 /* activate soft MMU for this block */
1069 cpu_resume_from_signal(env, puc);
1070 }
1071 /* never comes here */
1072 return 1;
1073}
1074
bellarde4533c72003-06-15 19:51:39 +00001075#else
1076#error unsupported target CPU
1077#endif
bellard9de5e442003-03-23 16:49:39 +00001078
bellard2b413142003-05-14 23:01:10 +00001079#if defined(__i386__)
1080
bellardbf3e8bf2004-02-16 21:58:54 +00001081#if defined(USE_CODE_COPY)
1082static void cpu_send_trap(unsigned long pc, int trap,
1083 struct ucontext *uc)
1084{
1085 TranslationBlock *tb;
1086
1087 if (cpu_single_env)
1088 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1089 /* now we have a real cpu fault */
1090 tb = tb_find_pc(pc);
1091 if (tb) {
1092 /* the PC is inside the translated code. It means that we have
1093 a virtual CPU fault */
1094 cpu_restore_state(tb, env, pc, uc);
1095 }
1096 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
1097 raise_exception_err(trap, env->error_code);
1098}
1099#endif
1100
bellarde4533c72003-06-15 19:51:39 +00001101int cpu_signal_handler(int host_signum, struct siginfo *info,
1102 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001103{
bellard9de5e442003-03-23 16:49:39 +00001104 struct ucontext *uc = puc;
1105 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001106 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001107
bellardd691f662003-03-24 21:58:34 +00001108#ifndef REG_EIP
1109/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001110#define REG_EIP EIP
1111#define REG_ERR ERR
1112#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001113#endif
bellardfc2b4c42003-03-29 16:52:44 +00001114 pc = uc->uc_mcontext.gregs[REG_EIP];
bellardbf3e8bf2004-02-16 21:58:54 +00001115 trapno = uc->uc_mcontext.gregs[REG_TRAPNO];
1116#if defined(TARGET_I386) && defined(USE_CODE_COPY)
1117 if (trapno == 0x00 || trapno == 0x05) {
1118 /* send division by zero or bound exception */
1119 cpu_send_trap(pc, trapno, uc);
1120 return 1;
1121 } else
1122#endif
1123 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1124 trapno == 0xe ?
1125 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1126 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001127}
1128
bellardbc51c5c2004-03-17 23:46:04 +00001129#elif defined(__x86_64__)
1130
1131int cpu_signal_handler(int host_signum, struct siginfo *info,
1132 void *puc)
1133{
1134 struct ucontext *uc = puc;
1135 unsigned long pc;
1136
1137 pc = uc->uc_mcontext.gregs[REG_RIP];
1138 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1139 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1140 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1141 &uc->uc_sigmask, puc);
1142}
1143
bellard83fb7ad2004-07-05 21:25:26 +00001144#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001145
bellard83fb7ad2004-07-05 21:25:26 +00001146/***********************************************************************
1147 * signal context platform-specific definitions
1148 * From Wine
1149 */
1150#ifdef linux
1151/* All Registers access - only for local access */
1152# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1153/* Gpr Registers access */
1154# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1155# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1156# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1157# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1158# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1159# define LR_sig(context) REG_sig(link, context) /* Link register */
1160# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1161/* Float Registers access */
1162# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1163# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1164/* Exception Registers access */
1165# define DAR_sig(context) REG_sig(dar, context)
1166# define DSISR_sig(context) REG_sig(dsisr, context)
1167# define TRAP_sig(context) REG_sig(trap, context)
1168#endif /* linux */
1169
1170#ifdef __APPLE__
1171# include <sys/ucontext.h>
1172typedef struct ucontext SIGCONTEXT;
1173/* All Registers access - only for local access */
1174# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1175# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1176# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1177# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1178/* Gpr Registers access */
1179# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1180# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1181# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1182# define CTR_sig(context) REG_sig(ctr, context)
1183# define XER_sig(context) REG_sig(xer, context) /* Link register */
1184# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1185# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1186/* Float Registers access */
1187# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1188# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1189/* Exception Registers access */
1190# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1191# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1192# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1193#endif /* __APPLE__ */
1194
bellardd1d9f422004-07-14 17:20:55 +00001195int cpu_signal_handler(int host_signum, struct siginfo *info,
bellarde4533c72003-06-15 19:51:39 +00001196 void *puc)
bellard2b413142003-05-14 23:01:10 +00001197{
bellard25eb4482003-05-14 21:50:54 +00001198 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001199 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001200 int is_write;
1201
bellard83fb7ad2004-07-05 21:25:26 +00001202 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001203 is_write = 0;
1204#if 0
1205 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001206 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001207 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001208#else
bellard83fb7ad2004-07-05 21:25:26 +00001209 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001210 is_write = 1;
1211#endif
1212 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001213 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001214}
bellard2b413142003-05-14 23:01:10 +00001215
bellard2f87c602003-06-02 20:38:09 +00001216#elif defined(__alpha__)
1217
bellarde4533c72003-06-15 19:51:39 +00001218int cpu_signal_handler(int host_signum, struct siginfo *info,
bellard2f87c602003-06-02 20:38:09 +00001219 void *puc)
1220{
1221 struct ucontext *uc = puc;
1222 uint32_t *pc = uc->uc_mcontext.sc_pc;
1223 uint32_t insn = *pc;
1224 int is_write = 0;
1225
bellard8c6939c2003-06-09 15:28:00 +00001226 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001227 switch (insn >> 26) {
1228 case 0x0d: // stw
1229 case 0x0e: // stb
1230 case 0x0f: // stq_u
1231 case 0x24: // stf
1232 case 0x25: // stg
1233 case 0x26: // sts
1234 case 0x27: // stt
1235 case 0x2c: // stl
1236 case 0x2d: // stq
1237 case 0x2e: // stl_c
1238 case 0x2f: // stq_c
1239 is_write = 1;
1240 }
1241
1242 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001243 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001244}
bellard8c6939c2003-06-09 15:28:00 +00001245#elif defined(__sparc__)
1246
bellarde4533c72003-06-15 19:51:39 +00001247int cpu_signal_handler(int host_signum, struct siginfo *info,
1248 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001249{
1250 uint32_t *regs = (uint32_t *)(info + 1);
1251 void *sigmask = (regs + 20);
1252 unsigned long pc;
1253 int is_write;
1254 uint32_t insn;
1255
1256 /* XXX: is there a standard glibc define ? */
1257 pc = regs[1];
1258 /* XXX: need kernel patch to get write flag faster */
1259 is_write = 0;
1260 insn = *(uint32_t *)pc;
1261 if ((insn >> 30) == 3) {
1262 switch((insn >> 19) & 0x3f) {
1263 case 0x05: // stb
1264 case 0x06: // sth
1265 case 0x04: // st
1266 case 0x07: // std
1267 case 0x24: // stf
1268 case 0x27: // stdf
1269 case 0x25: // stfsr
1270 is_write = 1;
1271 break;
1272 }
1273 }
1274 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001275 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001276}
1277
1278#elif defined(__arm__)
1279
bellarde4533c72003-06-15 19:51:39 +00001280int cpu_signal_handler(int host_signum, struct siginfo *info,
1281 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001282{
1283 struct ucontext *uc = puc;
1284 unsigned long pc;
1285 int is_write;
1286
1287 pc = uc->uc_mcontext.gregs[R15];
1288 /* XXX: compute is_write */
1289 is_write = 0;
1290 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1291 is_write,
1292 &uc->uc_sigmask);
1293}
1294
bellard38e584a2003-08-10 22:14:22 +00001295#elif defined(__mc68000)
1296
1297int cpu_signal_handler(int host_signum, struct siginfo *info,
1298 void *puc)
1299{
1300 struct ucontext *uc = puc;
1301 unsigned long pc;
1302 int is_write;
1303
1304 pc = uc->uc_mcontext.gregs[16];
1305 /* XXX: compute is_write */
1306 is_write = 0;
1307 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1308 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001309 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001310}
1311
bellardb8076a72005-04-07 22:20:31 +00001312#elif defined(__ia64)
1313
1314#ifndef __ISR_VALID
1315 /* This ought to be in <bits/siginfo.h>... */
1316# define __ISR_VALID 1
1317# define si_flags _sifields._sigfault._si_pad0
1318#endif
1319
1320int cpu_signal_handler(int host_signum, struct siginfo *info, void *puc)
1321{
1322 struct ucontext *uc = puc;
1323 unsigned long ip;
1324 int is_write = 0;
1325
1326 ip = uc->uc_mcontext.sc_ip;
1327 switch (host_signum) {
1328 case SIGILL:
1329 case SIGFPE:
1330 case SIGSEGV:
1331 case SIGBUS:
1332 case SIGTRAP:
1333 if (info->si_code && (info->si_flags & __ISR_VALID))
1334 /* ISR.W (write-access) is bit 33: */
1335 is_write = (info->si_isr >> 33) & 1;
1336 break;
1337
1338 default:
1339 break;
1340 }
1341 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1342 is_write,
1343 &uc->uc_sigmask, puc);
1344}
1345
bellard90cb9492005-07-24 15:11:38 +00001346#elif defined(__s390__)
1347
1348int cpu_signal_handler(int host_signum, struct siginfo *info,
1349 void *puc)
1350{
1351 struct ucontext *uc = puc;
1352 unsigned long pc;
1353 int is_write;
1354
1355 pc = uc->uc_mcontext.psw.addr;
1356 /* XXX: compute is_write */
1357 is_write = 0;
1358 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1359 is_write,
1360 &uc->uc_sigmask, puc);
1361}
1362
bellard2b413142003-05-14 23:01:10 +00001363#else
1364
bellard3fb2ded2003-06-24 13:22:59 +00001365#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001366
1367#endif
bellard67b915a2004-03-31 23:37:16 +00001368
1369#endif /* !defined(CONFIG_SOFTMMU) */