blob: df16428515e16ec018ad8f0ceaf4b5141d6f4605 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellard93ac68b2003-09-30 20:57:29 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC)
bellarde4533c72003-06-15 19:51:39 +000044/* XXX: unify with i386 target */
45void cpu_loop_exit(void)
46{
47 longjmp(env->jmp_env, 1);
48}
49#endif
50
bellardfbf9eeb2004-04-25 21:21:33 +000051/* exit the current TB from a signal handler. The host registers are
52 restored in a state compatible with the CPU emulator
53 */
54void cpu_resume_from_signal(CPUState *env1, void *puc)
55{
56#if !defined(CONFIG_SOFTMMU)
57 struct ucontext *uc = puc;
58#endif
59
60 env = env1;
61
62 /* XXX: restore cpu registers saved in host registers */
63
64#if !defined(CONFIG_SOFTMMU)
65 if (puc) {
66 /* XXX: use siglongjmp ? */
67 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
68 }
69#endif
70 longjmp(env->jmp_env, 1);
71}
72
bellard7d132992003-03-06 23:23:54 +000073/* main execution loop */
74
bellarde4533c72003-06-15 19:51:39 +000075int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +000076{
bellarde4533c72003-06-15 19:51:39 +000077 int saved_T0, saved_T1, saved_T2;
78 CPUState *saved_env;
bellard04369ff2003-03-20 22:33:23 +000079#ifdef reg_EAX
80 int saved_EAX;
81#endif
82#ifdef reg_ECX
83 int saved_ECX;
84#endif
85#ifdef reg_EDX
86 int saved_EDX;
87#endif
88#ifdef reg_EBX
89 int saved_EBX;
90#endif
91#ifdef reg_ESP
92 int saved_ESP;
93#endif
94#ifdef reg_EBP
95 int saved_EBP;
96#endif
97#ifdef reg_ESI
98 int saved_ESI;
99#endif
100#ifdef reg_EDI
101 int saved_EDI;
102#endif
bellard8c6939c2003-06-09 15:28:00 +0000103#ifdef __sparc__
104 int saved_i7, tmp_T0;
105#endif
bellard68a79312003-06-30 13:12:32 +0000106 int code_gen_size, ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000107 void (*gen_func)(void);
bellard9de5e442003-03-23 16:49:39 +0000108 TranslationBlock *tb, **ptb;
bellardc27004e2005-01-03 23:35:10 +0000109 target_ulong cs_base, pc;
110 uint8_t *tc_ptr;
bellard6dbad632003-03-16 18:05:05 +0000111 unsigned int flags;
bellard8c6939c2003-06-09 15:28:00 +0000112
bellard7d132992003-03-06 23:23:54 +0000113 /* first we save global registers */
bellardc27004e2005-01-03 23:35:10 +0000114 saved_env = env;
115 env = env1;
bellard7d132992003-03-06 23:23:54 +0000116 saved_T0 = T0;
117 saved_T1 = T1;
bellarde4533c72003-06-15 19:51:39 +0000118 saved_T2 = T2;
bellarde4533c72003-06-15 19:51:39 +0000119#ifdef __sparc__
120 /* we also save i7 because longjmp may not restore it */
121 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
122#endif
123
124#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000125#ifdef reg_EAX
126 saved_EAX = EAX;
bellard04369ff2003-03-20 22:33:23 +0000127#endif
128#ifdef reg_ECX
129 saved_ECX = ECX;
bellard04369ff2003-03-20 22:33:23 +0000130#endif
131#ifdef reg_EDX
132 saved_EDX = EDX;
bellard04369ff2003-03-20 22:33:23 +0000133#endif
134#ifdef reg_EBX
135 saved_EBX = EBX;
bellard04369ff2003-03-20 22:33:23 +0000136#endif
137#ifdef reg_ESP
138 saved_ESP = ESP;
bellard04369ff2003-03-20 22:33:23 +0000139#endif
140#ifdef reg_EBP
141 saved_EBP = EBP;
bellard04369ff2003-03-20 22:33:23 +0000142#endif
143#ifdef reg_ESI
144 saved_ESI = ESI;
bellard04369ff2003-03-20 22:33:23 +0000145#endif
146#ifdef reg_EDI
147 saved_EDI = EDI;
bellard04369ff2003-03-20 22:33:23 +0000148#endif
bellard0d1a29f2004-10-12 22:01:28 +0000149
150 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000151 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000152 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
153 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000154 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000155 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000156#elif defined(TARGET_ARM)
157 {
158 unsigned int psr;
159 psr = env->cpsr;
160 env->CF = (psr >> 29) & 1;
161 env->NZF = (psr & 0xc0000000) ^ 0x40000000;
162 env->VF = (psr << 3) & 0x80000000;
163 env->cpsr = psr & ~0xf0000000;
164 }
bellard93ac68b2003-09-30 20:57:29 +0000165#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000166#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000167#else
168#error unsupported target CPU
169#endif
bellard3fb2ded2003-06-24 13:22:59 +0000170 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000171
bellard7d132992003-03-06 23:23:54 +0000172 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000173 for(;;) {
174 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000175 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000176 /* if an exception is pending, we execute it here */
177 if (env->exception_index >= 0) {
178 if (env->exception_index >= EXCP_INTERRUPT) {
179 /* exit request from the cpu execution loop */
180 ret = env->exception_index;
181 break;
182 } else if (env->user_mode_only) {
183 /* if user mode only, we simulate a fake exception
184 which will be hanlded outside the cpu execution
185 loop */
bellard83479e72003-06-25 16:12:37 +0000186#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000187 do_interrupt_user(env->exception_index,
188 env->exception_is_int,
189 env->error_code,
190 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000191#endif
bellard3fb2ded2003-06-24 13:22:59 +0000192 ret = env->exception_index;
193 break;
194 } else {
bellard83479e72003-06-25 16:12:37 +0000195#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000196 /* simulate a real cpu exception. On i386, it can
197 trigger new exceptions, but we do not handle
198 double or triple faults yet. */
199 do_interrupt(env->exception_index,
200 env->exception_is_int,
201 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000202 env->exception_next_eip, 0);
bellardce097762004-01-04 23:53:18 +0000203#elif defined(TARGET_PPC)
204 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000205#elif defined(TARGET_SPARC)
206 do_interrupt(env->exception_index,
207 0,
208 env->error_code,
209 env->exception_next_pc, 0);
bellard83479e72003-06-25 16:12:37 +0000210#endif
bellard3fb2ded2003-06-24 13:22:59 +0000211 }
212 env->exception_index = -1;
bellard9de5e442003-03-23 16:49:39 +0000213 }
bellard3fb2ded2003-06-24 13:22:59 +0000214 T0 = 0; /* force lookup of first TB */
215 for(;;) {
216#ifdef __sparc__
217 /* g1 can be modified by some libc? functions */
218 tmp_T0 = T0;
219#endif
bellard68a79312003-06-30 13:12:32 +0000220 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000221 if (__builtin_expect(interrupt_request, 0)) {
bellard68a79312003-06-30 13:12:32 +0000222#if defined(TARGET_I386)
223 /* if hardware interrupt pending, we execute it */
224 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000225 (env->eflags & IF_MASK) &&
226 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000227 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000228 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000229 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000230 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000231 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
232 }
bellardd05e66d2003-08-20 21:34:35 +0000233 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000234 /* ensure that no TB jump will be modified as
235 the program flow was changed */
236#ifdef __sparc__
237 tmp_T0 = 0;
238#else
239 T0 = 0;
240#endif
bellard68a79312003-06-30 13:12:32 +0000241 }
bellardce097762004-01-04 23:53:18 +0000242#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000243#if 0
244 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
245 cpu_ppc_reset(env);
246 }
247#endif
248 if (msr_ee != 0) {
bellardce097762004-01-04 23:53:18 +0000249 if ((interrupt_request & CPU_INTERRUPT_HARD)) {
bellard9fddaa02004-05-21 12:59:32 +0000250 /* Raise it */
251 env->exception_index = EXCP_EXTERNAL;
252 env->error_code = 0;
bellardce097762004-01-04 23:53:18 +0000253 do_interrupt(env);
254 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellard9fddaa02004-05-21 12:59:32 +0000255 } else if ((interrupt_request & CPU_INTERRUPT_TIMER)) {
256 /* Raise it */
257 env->exception_index = EXCP_DECR;
258 env->error_code = 0;
259 do_interrupt(env);
260 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
261 }
bellardce097762004-01-04 23:53:18 +0000262 }
bellarde95c8d52004-09-30 22:22:08 +0000263#elif defined(TARGET_SPARC)
264 if (interrupt_request & CPU_INTERRUPT_HARD) {
bellarde80cfcf2004-12-19 23:18:01 +0000265 do_interrupt(env->interrupt_index, 0, 0, 0, 0);
bellarde95c8d52004-09-30 22:22:08 +0000266 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
267 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
268 //do_interrupt(0, 0, 0, 0, 0);
269 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
270 }
bellard68a79312003-06-30 13:12:32 +0000271#endif
bellardbf3e8bf2004-02-16 21:58:54 +0000272 if (interrupt_request & CPU_INTERRUPT_EXITTB) {
273 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
274 /* ensure that no TB jump will be modified as
275 the program flow was changed */
276#ifdef __sparc__
277 tmp_T0 = 0;
278#else
279 T0 = 0;
280#endif
281 }
bellard68a79312003-06-30 13:12:32 +0000282 if (interrupt_request & CPU_INTERRUPT_EXIT) {
283 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
284 env->exception_index = EXCP_INTERRUPT;
285 cpu_loop_exit();
286 }
bellard3fb2ded2003-06-24 13:22:59 +0000287 }
288#ifdef DEBUG_EXEC
bellardc27004e2005-01-03 23:35:10 +0000289 if ((loglevel & CPU_LOG_EXEC)) {
bellard3fb2ded2003-06-24 13:22:59 +0000290#if defined(TARGET_I386)
291 /* restore flags in standard format */
292 env->regs[R_EAX] = EAX;
293 env->regs[R_EBX] = EBX;
294 env->regs[R_ECX] = ECX;
295 env->regs[R_EDX] = EDX;
296 env->regs[R_ESI] = ESI;
297 env->regs[R_EDI] = EDI;
298 env->regs[R_EBP] = EBP;
299 env->regs[R_ESP] = ESP;
300 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000301 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000302 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000303#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000304 env->cpsr = compute_cpsr();
bellard7fe48482004-10-09 18:08:01 +0000305 cpu_dump_state(env, logfile, fprintf, 0);
bellard1b21b622003-07-09 17:16:27 +0000306 env->cpsr &= ~0xf0000000;
bellard93ac68b2003-09-30 20:57:29 +0000307#elif defined(TARGET_SPARC)
bellard7fe48482004-10-09 18:08:01 +0000308 cpu_dump_state (env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000309#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000310 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000311#else
312#error unsupported target CPU
313#endif
bellard3fb2ded2003-06-24 13:22:59 +0000314 }
bellard7d132992003-03-06 23:23:54 +0000315#endif
bellard3f337312003-08-20 23:02:09 +0000316 /* we record a subset of the CPU state. It will
317 always be the same before a given translated block
318 is executed. */
bellarde4533c72003-06-15 19:51:39 +0000319#if defined(TARGET_I386)
bellard2e255c62003-08-21 23:25:21 +0000320 flags = env->hflags;
bellard3f337312003-08-20 23:02:09 +0000321 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
bellard3fb2ded2003-06-24 13:22:59 +0000322 cs_base = env->segs[R_CS].base;
323 pc = cs_base + env->eip;
bellarde4533c72003-06-15 19:51:39 +0000324#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000325 flags = 0;
326 cs_base = 0;
bellardc27004e2005-01-03 23:35:10 +0000327 pc = env->regs[15];
bellard93ac68b2003-09-30 20:57:29 +0000328#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000329 flags = 0;
bellardc27004e2005-01-03 23:35:10 +0000330 cs_base = env->npc;
331 pc = env->pc;
bellard67867302003-11-23 17:05:30 +0000332#elif defined(TARGET_PPC)
333 flags = 0;
334 cs_base = 0;
bellardc27004e2005-01-03 23:35:10 +0000335 pc = env->nip;
bellarde4533c72003-06-15 19:51:39 +0000336#else
337#error unsupported CPU
338#endif
bellardc27004e2005-01-03 23:35:10 +0000339 tb = tb_find(&ptb, pc, cs_base,
bellard3fb2ded2003-06-24 13:22:59 +0000340 flags);
bellardd4e81642003-05-25 16:46:15 +0000341 if (!tb) {
bellard13768472004-01-04 17:43:01 +0000342 TranslationBlock **ptb1;
343 unsigned int h;
344 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
345
346
bellard3fb2ded2003-06-24 13:22:59 +0000347 spin_lock(&tb_lock);
bellard13768472004-01-04 17:43:01 +0000348
349 tb_invalidated_flag = 0;
bellard0d1a29f2004-10-12 22:01:28 +0000350
351 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
bellard13768472004-01-04 17:43:01 +0000352
353 /* find translated block using physical mappings */
bellardc27004e2005-01-03 23:35:10 +0000354 phys_pc = get_phys_addr_code(env, pc);
bellard13768472004-01-04 17:43:01 +0000355 phys_page1 = phys_pc & TARGET_PAGE_MASK;
356 phys_page2 = -1;
357 h = tb_phys_hash_func(phys_pc);
358 ptb1 = &tb_phys_hash[h];
359 for(;;) {
360 tb = *ptb1;
361 if (!tb)
362 goto not_found;
bellardc27004e2005-01-03 23:35:10 +0000363 if (tb->pc == pc &&
bellard13768472004-01-04 17:43:01 +0000364 tb->page_addr[0] == phys_page1 &&
bellardc27004e2005-01-03 23:35:10 +0000365 tb->cs_base == cs_base &&
bellard13768472004-01-04 17:43:01 +0000366 tb->flags == flags) {
367 /* check next page if needed */
bellardb516f852004-01-18 21:50:04 +0000368 if (tb->page_addr[1] != -1) {
bellardc27004e2005-01-03 23:35:10 +0000369 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellardb516f852004-01-18 21:50:04 +0000370 TARGET_PAGE_SIZE;
bellard13768472004-01-04 17:43:01 +0000371 phys_page2 = get_phys_addr_code(env, virt_page2);
372 if (tb->page_addr[1] == phys_page2)
373 goto found;
374 } else {
375 goto found;
376 }
377 }
378 ptb1 = &tb->phys_hash_next;
379 }
380 not_found:
bellard3fb2ded2003-06-24 13:22:59 +0000381 /* if no translated code available, then translate it now */
bellardc27004e2005-01-03 23:35:10 +0000382 tb = tb_alloc(pc);
bellard3fb2ded2003-06-24 13:22:59 +0000383 if (!tb) {
384 /* flush must be done */
bellardb453b702004-01-04 15:45:21 +0000385 tb_flush(env);
bellard3fb2ded2003-06-24 13:22:59 +0000386 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000387 tb = tb_alloc(pc);
bellard3fb2ded2003-06-24 13:22:59 +0000388 /* don't forget to invalidate previous TB info */
bellardc27004e2005-01-03 23:35:10 +0000389 ptb = &tb_hash[tb_hash_func(pc)];
bellard3fb2ded2003-06-24 13:22:59 +0000390 T0 = 0;
391 }
392 tc_ptr = code_gen_ptr;
393 tb->tc_ptr = tc_ptr;
bellardc27004e2005-01-03 23:35:10 +0000394 tb->cs_base = cs_base;
bellard3fb2ded2003-06-24 13:22:59 +0000395 tb->flags = flags;
bellardfacc68b2003-09-17 22:51:18 +0000396 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
bellard13768472004-01-04 17:43:01 +0000397 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
398
399 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000400 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellard13768472004-01-04 17:43:01 +0000401 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000402 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellard13768472004-01-04 17:43:01 +0000403 phys_page2 = get_phys_addr_code(env, virt_page2);
404 }
405 tb_link_phys(tb, phys_pc, phys_page2);
406
407 found:
bellard36bdbe52003-11-19 22:12:02 +0000408 if (tb_invalidated_flag) {
409 /* as some TB could have been invalidated because
410 of memory exceptions while generating the code, we
411 must recompute the hash index here */
bellardc27004e2005-01-03 23:35:10 +0000412 ptb = &tb_hash[tb_hash_func(pc)];
bellard36bdbe52003-11-19 22:12:02 +0000413 while (*ptb != NULL)
414 ptb = &(*ptb)->hash_next;
415 T0 = 0;
416 }
bellard13768472004-01-04 17:43:01 +0000417 /* we add the TB in the virtual pc hash table */
bellard3fb2ded2003-06-24 13:22:59 +0000418 *ptb = tb;
419 tb->hash_next = NULL;
420 tb_link(tb);
bellard3fb2ded2003-06-24 13:22:59 +0000421 spin_unlock(&tb_lock);
422 }
bellard9d27abd2003-05-10 13:13:54 +0000423#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000424 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000425 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
426 (long)tb->tc_ptr, tb->pc,
427 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000428 }
bellard9d27abd2003-05-10 13:13:54 +0000429#endif
bellard8c6939c2003-06-09 15:28:00 +0000430#ifdef __sparc__
bellard3fb2ded2003-06-24 13:22:59 +0000431 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000432#endif
bellardfacc68b2003-09-17 22:51:18 +0000433 /* see if we can patch the calling TB. */
bellardc27004e2005-01-03 23:35:10 +0000434 {
435 if (T0 != 0
bellardbf3e8bf2004-02-16 21:58:54 +0000436#if defined(TARGET_I386) && defined(USE_CODE_COPY)
437 && (tb->cflags & CF_CODE_COPY) ==
438 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
439#endif
440 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000441 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000442 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000443#if defined(USE_CODE_COPY)
444 /* propagates the FP use info */
445 ((TranslationBlock *)(T0 & ~3))->cflags |=
446 (tb->cflags & CF_FP_USED);
447#endif
bellard3fb2ded2003-06-24 13:22:59 +0000448 spin_unlock(&tb_lock);
449 }
bellardc27004e2005-01-03 23:35:10 +0000450 }
bellard3fb2ded2003-06-24 13:22:59 +0000451 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000452 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000453 /* execute the generated code */
454 gen_func = (void *)tc_ptr;
455#if defined(__sparc__)
456 __asm__ __volatile__("call %0\n\t"
457 "mov %%o7,%%i0"
458 : /* no outputs */
459 : "r" (gen_func)
460 : "i0", "i1", "i2", "i3", "i4", "i5");
461#elif defined(__arm__)
462 asm volatile ("mov pc, %0\n\t"
463 ".global exec_loop\n\t"
464 "exec_loop:\n\t"
465 : /* no outputs */
466 : "r" (gen_func)
467 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000468#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
469{
470 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000471 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
472 save_native_fp_state(env);
473 }
bellardbf3e8bf2004-02-16 21:58:54 +0000474 gen_func();
475 } else {
bellard97eb5b12004-02-25 23:19:55 +0000476 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
477 restore_native_fp_state(env);
478 }
bellardbf3e8bf2004-02-16 21:58:54 +0000479 /* we work with native eflags */
480 CC_SRC = cc_table[CC_OP].compute_all();
481 CC_OP = CC_OP_EFLAGS;
482 asm(".globl exec_loop\n"
483 "\n"
484 "debug1:\n"
485 " pushl %%ebp\n"
486 " fs movl %10, %9\n"
487 " fs movl %11, %%eax\n"
488 " andl $0x400, %%eax\n"
489 " fs orl %8, %%eax\n"
490 " pushl %%eax\n"
491 " popf\n"
492 " fs movl %%esp, %12\n"
493 " fs movl %0, %%eax\n"
494 " fs movl %1, %%ecx\n"
495 " fs movl %2, %%edx\n"
496 " fs movl %3, %%ebx\n"
497 " fs movl %4, %%esp\n"
498 " fs movl %5, %%ebp\n"
499 " fs movl %6, %%esi\n"
500 " fs movl %7, %%edi\n"
501 " fs jmp *%9\n"
502 "exec_loop:\n"
503 " fs movl %%esp, %4\n"
504 " fs movl %12, %%esp\n"
505 " fs movl %%eax, %0\n"
506 " fs movl %%ecx, %1\n"
507 " fs movl %%edx, %2\n"
508 " fs movl %%ebx, %3\n"
509 " fs movl %%ebp, %5\n"
510 " fs movl %%esi, %6\n"
511 " fs movl %%edi, %7\n"
512 " pushf\n"
513 " popl %%eax\n"
514 " movl %%eax, %%ecx\n"
515 " andl $0x400, %%ecx\n"
516 " shrl $9, %%ecx\n"
517 " andl $0x8d5, %%eax\n"
518 " fs movl %%eax, %8\n"
519 " movl $1, %%eax\n"
520 " subl %%ecx, %%eax\n"
521 " fs movl %%eax, %11\n"
522 " fs movl %9, %%ebx\n" /* get T0 value */
523 " popl %%ebp\n"
524 :
525 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
526 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
527 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
528 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
529 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
530 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
531 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
532 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
533 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
534 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
535 "a" (gen_func),
536 "m" (*(uint8_t *)offsetof(CPUState, df)),
537 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
538 : "%ecx", "%edx"
539 );
540 }
541}
bellard3fb2ded2003-06-24 13:22:59 +0000542#else
543 gen_func();
544#endif
bellard83479e72003-06-25 16:12:37 +0000545 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000546 /* reset soft MMU for next block (it can currently
547 only be set by a memory fault) */
548#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000549 if (env->hflags & HF_SOFTMMU_MASK) {
550 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000551 /* do not allow linking to another block */
552 T0 = 0;
553 }
554#endif
bellard3fb2ded2003-06-24 13:22:59 +0000555 }
556 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000557 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000558 }
bellard3fb2ded2003-06-24 13:22:59 +0000559 } /* for(;;) */
560
bellard7d132992003-03-06 23:23:54 +0000561
bellarde4533c72003-06-15 19:51:39 +0000562#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000563#if defined(USE_CODE_COPY)
564 if (env->native_fp_regs) {
565 save_native_fp_state(env);
566 }
567#endif
bellard9de5e442003-03-23 16:49:39 +0000568 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000569 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard9de5e442003-03-23 16:49:39 +0000570
bellard7d132992003-03-06 23:23:54 +0000571 /* restore global registers */
bellard04369ff2003-03-20 22:33:23 +0000572#ifdef reg_EAX
573 EAX = saved_EAX;
574#endif
575#ifdef reg_ECX
576 ECX = saved_ECX;
577#endif
578#ifdef reg_EDX
579 EDX = saved_EDX;
580#endif
581#ifdef reg_EBX
582 EBX = saved_EBX;
583#endif
584#ifdef reg_ESP
585 ESP = saved_ESP;
586#endif
587#ifdef reg_EBP
588 EBP = saved_EBP;
589#endif
590#ifdef reg_ESI
591 ESI = saved_ESI;
592#endif
593#ifdef reg_EDI
594 EDI = saved_EDI;
595#endif
bellarde4533c72003-06-15 19:51:39 +0000596#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000597 env->cpsr = compute_cpsr();
bellard93ac68b2003-09-30 20:57:29 +0000598#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000599#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000600#else
601#error unsupported target CPU
602#endif
bellard8c6939c2003-06-09 15:28:00 +0000603#ifdef __sparc__
604 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
605#endif
bellard7d132992003-03-06 23:23:54 +0000606 T0 = saved_T0;
607 T1 = saved_T1;
bellarde4533c72003-06-15 19:51:39 +0000608 T2 = saved_T2;
bellard7d132992003-03-06 23:23:54 +0000609 env = saved_env;
610 return ret;
611}
bellard6dbad632003-03-16 18:05:05 +0000612
bellardfbf9eeb2004-04-25 21:21:33 +0000613/* must only be called from the generated code as an exception can be
614 generated */
615void tb_invalidate_page_range(target_ulong start, target_ulong end)
616{
bellarddc5d0b32004-06-22 18:43:30 +0000617 /* XXX: cannot enable it yet because it yields to MMU exception
618 where NIP != read address on PowerPC */
619#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000620 target_ulong phys_addr;
621 phys_addr = get_phys_addr_code(env, start);
622 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000623#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000624}
625
bellard1a18c712003-10-30 01:07:51 +0000626#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000627
bellard6dbad632003-03-16 18:05:05 +0000628void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
629{
630 CPUX86State *saved_env;
631
632 saved_env = env;
633 env = s;
bellarda412ac52003-07-26 18:01:40 +0000634 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000635 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000636 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000637 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000638 } else {
bellardb453b702004-01-04 15:45:21 +0000639 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000640 }
bellard6dbad632003-03-16 18:05:05 +0000641 env = saved_env;
642}
bellard9de5e442003-03-23 16:49:39 +0000643
bellardd0a1ffc2003-05-29 20:04:28 +0000644void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
645{
646 CPUX86State *saved_env;
647
648 saved_env = env;
649 env = s;
650
bellardc27004e2005-01-03 23:35:10 +0000651 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000652
653 env = saved_env;
654}
655
656void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
657{
658 CPUX86State *saved_env;
659
660 saved_env = env;
661 env = s;
662
bellardc27004e2005-01-03 23:35:10 +0000663 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000664
665 env = saved_env;
666}
667
bellarde4533c72003-06-15 19:51:39 +0000668#endif /* TARGET_I386 */
669
bellard67b915a2004-03-31 23:37:16 +0000670#if !defined(CONFIG_SOFTMMU)
671
bellard3fb2ded2003-06-24 13:22:59 +0000672#if defined(TARGET_I386)
673
bellardb56dad12003-05-08 15:38:04 +0000674/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000675 the effective address of the memory exception. 'is_write' is 1 if a
676 write caused the exception and otherwise 0'. 'old_set' is the
677 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000678static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000679 int is_write, sigset_t *old_set,
680 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000681{
bellarda513fe12003-05-27 23:29:48 +0000682 TranslationBlock *tb;
683 int ret;
bellard68a79312003-06-30 13:12:32 +0000684
bellard83479e72003-06-25 16:12:37 +0000685 if (cpu_single_env)
686 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000687#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000688 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
689 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000690#endif
bellard25eb4482003-05-14 21:50:54 +0000691 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000692 if (is_write && page_unprotect(address, pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000693 return 1;
694 }
bellardfbf9eeb2004-04-25 21:21:33 +0000695
bellard3fb2ded2003-06-24 13:22:59 +0000696 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000697 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
698 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000699 if (ret < 0)
700 return 0; /* not an MMU fault */
701 if (ret == 0)
702 return 1; /* the MMU fault was handled without causing real CPU fault */
703 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000704 tb = tb_find_pc(pc);
705 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000706 /* the PC is inside the translated code. It means that we have
707 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000708 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000709 }
bellard4cbf74b2003-08-10 21:48:43 +0000710 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000711#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000712 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
713 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000714#endif
bellard4cbf74b2003-08-10 21:48:43 +0000715 /* we restore the process signal mask as the sigreturn should
716 do it (XXX: use sigsetjmp) */
717 sigprocmask(SIG_SETMASK, old_set, NULL);
718 raise_exception_err(EXCP0E_PAGE, env->error_code);
719 } else {
720 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000721 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000722 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000723 }
bellard3fb2ded2003-06-24 13:22:59 +0000724 /* never comes here */
725 return 1;
726}
727
bellarde4533c72003-06-15 19:51:39 +0000728#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000729static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000730 int is_write, sigset_t *old_set,
731 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000732{
733 /* XXX: do more */
734 return 0;
735}
bellard93ac68b2003-09-30 20:57:29 +0000736#elif defined(TARGET_SPARC)
737static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000738 int is_write, sigset_t *old_set,
739 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000740{
bellardb453b702004-01-04 15:45:21 +0000741 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000742 if (is_write && page_unprotect(address, pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000743 return 1;
744 }
745 return 0;
bellard93ac68b2003-09-30 20:57:29 +0000746}
bellard67867302003-11-23 17:05:30 +0000747#elif defined (TARGET_PPC)
748static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000749 int is_write, sigset_t *old_set,
750 void *puc)
bellard67867302003-11-23 17:05:30 +0000751{
752 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000753 int ret;
bellard67867302003-11-23 17:05:30 +0000754
bellardce097762004-01-04 23:53:18 +0000755#if 1
bellard67867302003-11-23 17:05:30 +0000756 if (cpu_single_env)
757 env = cpu_single_env; /* XXX: find a correct solution for multithread */
758#endif
759#if defined(DEBUG_SIGNAL)
760 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
761 pc, address, is_write, *(unsigned long *)old_set);
762#endif
763 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000764 if (is_write && page_unprotect(address, pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000765 return 1;
766 }
767
bellardce097762004-01-04 23:53:18 +0000768 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000769 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000770 if (ret < 0)
771 return 0; /* not an MMU fault */
772 if (ret == 0)
773 return 1; /* the MMU fault was handled without causing real CPU fault */
774
bellard67867302003-11-23 17:05:30 +0000775 /* now we have a real cpu fault */
776 tb = tb_find_pc(pc);
777 if (tb) {
778 /* the PC is inside the translated code. It means that we have
779 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000780 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000781 }
bellardce097762004-01-04 23:53:18 +0000782 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000783#if 0
bellardce097762004-01-04 23:53:18 +0000784 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
785 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000786#endif
787 /* we restore the process signal mask as the sigreturn should
788 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000789 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000790 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000791 } else {
792 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000793 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000794 }
bellard67867302003-11-23 17:05:30 +0000795 /* never comes here */
796 return 1;
797}
bellarde4533c72003-06-15 19:51:39 +0000798#else
799#error unsupported target CPU
800#endif
bellard9de5e442003-03-23 16:49:39 +0000801
bellard2b413142003-05-14 23:01:10 +0000802#if defined(__i386__)
803
bellardbf3e8bf2004-02-16 21:58:54 +0000804#if defined(USE_CODE_COPY)
805static void cpu_send_trap(unsigned long pc, int trap,
806 struct ucontext *uc)
807{
808 TranslationBlock *tb;
809
810 if (cpu_single_env)
811 env = cpu_single_env; /* XXX: find a correct solution for multithread */
812 /* now we have a real cpu fault */
813 tb = tb_find_pc(pc);
814 if (tb) {
815 /* the PC is inside the translated code. It means that we have
816 a virtual CPU fault */
817 cpu_restore_state(tb, env, pc, uc);
818 }
819 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
820 raise_exception_err(trap, env->error_code);
821}
822#endif
823
bellarde4533c72003-06-15 19:51:39 +0000824int cpu_signal_handler(int host_signum, struct siginfo *info,
825 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000826{
bellard9de5e442003-03-23 16:49:39 +0000827 struct ucontext *uc = puc;
828 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000829 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000830
bellardd691f662003-03-24 21:58:34 +0000831#ifndef REG_EIP
832/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000833#define REG_EIP EIP
834#define REG_ERR ERR
835#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000836#endif
bellardfc2b4c42003-03-29 16:52:44 +0000837 pc = uc->uc_mcontext.gregs[REG_EIP];
bellardbf3e8bf2004-02-16 21:58:54 +0000838 trapno = uc->uc_mcontext.gregs[REG_TRAPNO];
839#if defined(TARGET_I386) && defined(USE_CODE_COPY)
840 if (trapno == 0x00 || trapno == 0x05) {
841 /* send division by zero or bound exception */
842 cpu_send_trap(pc, trapno, uc);
843 return 1;
844 } else
845#endif
846 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
847 trapno == 0xe ?
848 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
849 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +0000850}
851
bellardbc51c5c2004-03-17 23:46:04 +0000852#elif defined(__x86_64__)
853
854int cpu_signal_handler(int host_signum, struct siginfo *info,
855 void *puc)
856{
857 struct ucontext *uc = puc;
858 unsigned long pc;
859
860 pc = uc->uc_mcontext.gregs[REG_RIP];
861 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
862 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
863 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
864 &uc->uc_sigmask, puc);
865}
866
bellard83fb7ad2004-07-05 21:25:26 +0000867#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +0000868
bellard83fb7ad2004-07-05 21:25:26 +0000869/***********************************************************************
870 * signal context platform-specific definitions
871 * From Wine
872 */
873#ifdef linux
874/* All Registers access - only for local access */
875# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
876/* Gpr Registers access */
877# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
878# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
879# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
880# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
881# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
882# define LR_sig(context) REG_sig(link, context) /* Link register */
883# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
884/* Float Registers access */
885# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
886# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
887/* Exception Registers access */
888# define DAR_sig(context) REG_sig(dar, context)
889# define DSISR_sig(context) REG_sig(dsisr, context)
890# define TRAP_sig(context) REG_sig(trap, context)
891#endif /* linux */
892
893#ifdef __APPLE__
894# include <sys/ucontext.h>
895typedef struct ucontext SIGCONTEXT;
896/* All Registers access - only for local access */
897# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
898# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
899# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
900# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
901/* Gpr Registers access */
902# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
903# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
904# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
905# define CTR_sig(context) REG_sig(ctr, context)
906# define XER_sig(context) REG_sig(xer, context) /* Link register */
907# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
908# define CR_sig(context) REG_sig(cr, context) /* Condition register */
909/* Float Registers access */
910# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
911# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
912/* Exception Registers access */
913# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
914# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
915# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
916#endif /* __APPLE__ */
917
bellardd1d9f422004-07-14 17:20:55 +0000918int cpu_signal_handler(int host_signum, struct siginfo *info,
bellarde4533c72003-06-15 19:51:39 +0000919 void *puc)
bellard2b413142003-05-14 23:01:10 +0000920{
bellard25eb4482003-05-14 21:50:54 +0000921 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +0000922 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000923 int is_write;
924
bellard83fb7ad2004-07-05 21:25:26 +0000925 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000926 is_write = 0;
927#if 0
928 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000929 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000930 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000931#else
bellard83fb7ad2004-07-05 21:25:26 +0000932 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000933 is_write = 1;
934#endif
935 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000936 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000937}
bellard2b413142003-05-14 23:01:10 +0000938
bellard2f87c602003-06-02 20:38:09 +0000939#elif defined(__alpha__)
940
bellarde4533c72003-06-15 19:51:39 +0000941int cpu_signal_handler(int host_signum, struct siginfo *info,
bellard2f87c602003-06-02 20:38:09 +0000942 void *puc)
943{
944 struct ucontext *uc = puc;
945 uint32_t *pc = uc->uc_mcontext.sc_pc;
946 uint32_t insn = *pc;
947 int is_write = 0;
948
bellard8c6939c2003-06-09 15:28:00 +0000949 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000950 switch (insn >> 26) {
951 case 0x0d: // stw
952 case 0x0e: // stb
953 case 0x0f: // stq_u
954 case 0x24: // stf
955 case 0x25: // stg
956 case 0x26: // sts
957 case 0x27: // stt
958 case 0x2c: // stl
959 case 0x2d: // stq
960 case 0x2e: // stl_c
961 case 0x2f: // stq_c
962 is_write = 1;
963 }
964
965 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000966 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +0000967}
bellard8c6939c2003-06-09 15:28:00 +0000968#elif defined(__sparc__)
969
bellarde4533c72003-06-15 19:51:39 +0000970int cpu_signal_handler(int host_signum, struct siginfo *info,
971 void *puc)
bellard8c6939c2003-06-09 15:28:00 +0000972{
973 uint32_t *regs = (uint32_t *)(info + 1);
974 void *sigmask = (regs + 20);
975 unsigned long pc;
976 int is_write;
977 uint32_t insn;
978
979 /* XXX: is there a standard glibc define ? */
980 pc = regs[1];
981 /* XXX: need kernel patch to get write flag faster */
982 is_write = 0;
983 insn = *(uint32_t *)pc;
984 if ((insn >> 30) == 3) {
985 switch((insn >> 19) & 0x3f) {
986 case 0x05: // stb
987 case 0x06: // sth
988 case 0x04: // st
989 case 0x07: // std
990 case 0x24: // stf
991 case 0x27: // stdf
992 case 0x25: // stfsr
993 is_write = 1;
994 break;
995 }
996 }
997 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000998 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +0000999}
1000
1001#elif defined(__arm__)
1002
bellarde4533c72003-06-15 19:51:39 +00001003int cpu_signal_handler(int host_signum, struct siginfo *info,
1004 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001005{
1006 struct ucontext *uc = puc;
1007 unsigned long pc;
1008 int is_write;
1009
1010 pc = uc->uc_mcontext.gregs[R15];
1011 /* XXX: compute is_write */
1012 is_write = 0;
1013 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1014 is_write,
1015 &uc->uc_sigmask);
1016}
1017
bellard38e584a2003-08-10 22:14:22 +00001018#elif defined(__mc68000)
1019
1020int cpu_signal_handler(int host_signum, struct siginfo *info,
1021 void *puc)
1022{
1023 struct ucontext *uc = puc;
1024 unsigned long pc;
1025 int is_write;
1026
1027 pc = uc->uc_mcontext.gregs[16];
1028 /* XXX: compute is_write */
1029 is_write = 0;
1030 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1031 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001032 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001033}
1034
bellard2b413142003-05-14 23:01:10 +00001035#else
1036
bellard3fb2ded2003-06-24 13:22:59 +00001037#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001038
1039#endif
bellard67b915a2004-03-31 23:37:16 +00001040
1041#endif /* !defined(CONFIG_SOFTMMU) */