blob: bbd0c2d7bf87cf30ac61452674c824ae188a3f8b [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellard93ac68b2003-09-30 20:57:29 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC)
bellarde4533c72003-06-15 19:51:39 +000044/* XXX: unify with i386 target */
45void cpu_loop_exit(void)
46{
47 longjmp(env->jmp_env, 1);
48}
49#endif
50
bellardfbf9eeb2004-04-25 21:21:33 +000051/* exit the current TB from a signal handler. The host registers are
52 restored in a state compatible with the CPU emulator
53 */
54void cpu_resume_from_signal(CPUState *env1, void *puc)
55{
56#if !defined(CONFIG_SOFTMMU)
57 struct ucontext *uc = puc;
58#endif
59
60 env = env1;
61
62 /* XXX: restore cpu registers saved in host registers */
63
64#if !defined(CONFIG_SOFTMMU)
65 if (puc) {
66 /* XXX: use siglongjmp ? */
67 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
68 }
69#endif
70 longjmp(env->jmp_env, 1);
71}
72
bellard7d132992003-03-06 23:23:54 +000073/* main execution loop */
74
bellarde4533c72003-06-15 19:51:39 +000075int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +000076{
bellarde4533c72003-06-15 19:51:39 +000077 int saved_T0, saved_T1, saved_T2;
78 CPUState *saved_env;
bellard04369ff2003-03-20 22:33:23 +000079#ifdef reg_EAX
80 int saved_EAX;
81#endif
82#ifdef reg_ECX
83 int saved_ECX;
84#endif
85#ifdef reg_EDX
86 int saved_EDX;
87#endif
88#ifdef reg_EBX
89 int saved_EBX;
90#endif
91#ifdef reg_ESP
92 int saved_ESP;
93#endif
94#ifdef reg_EBP
95 int saved_EBP;
96#endif
97#ifdef reg_ESI
98 int saved_ESI;
99#endif
100#ifdef reg_EDI
101 int saved_EDI;
102#endif
bellard8c6939c2003-06-09 15:28:00 +0000103#ifdef __sparc__
104 int saved_i7, tmp_T0;
105#endif
bellard68a79312003-06-30 13:12:32 +0000106 int code_gen_size, ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000107 void (*gen_func)(void);
bellard9de5e442003-03-23 16:49:39 +0000108 TranslationBlock *tb, **ptb;
bellardc27004e2005-01-03 23:35:10 +0000109 target_ulong cs_base, pc;
110 uint8_t *tc_ptr;
bellard6dbad632003-03-16 18:05:05 +0000111 unsigned int flags;
bellard8c6939c2003-06-09 15:28:00 +0000112
bellard7d132992003-03-06 23:23:54 +0000113 /* first we save global registers */
bellardc27004e2005-01-03 23:35:10 +0000114 saved_env = env;
115 env = env1;
bellard7d132992003-03-06 23:23:54 +0000116 saved_T0 = T0;
117 saved_T1 = T1;
bellarde4533c72003-06-15 19:51:39 +0000118 saved_T2 = T2;
bellarde4533c72003-06-15 19:51:39 +0000119#ifdef __sparc__
120 /* we also save i7 because longjmp may not restore it */
121 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
122#endif
123
124#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000125#ifdef reg_EAX
126 saved_EAX = EAX;
bellard04369ff2003-03-20 22:33:23 +0000127#endif
128#ifdef reg_ECX
129 saved_ECX = ECX;
bellard04369ff2003-03-20 22:33:23 +0000130#endif
131#ifdef reg_EDX
132 saved_EDX = EDX;
bellard04369ff2003-03-20 22:33:23 +0000133#endif
134#ifdef reg_EBX
135 saved_EBX = EBX;
bellard04369ff2003-03-20 22:33:23 +0000136#endif
137#ifdef reg_ESP
138 saved_ESP = ESP;
bellard04369ff2003-03-20 22:33:23 +0000139#endif
140#ifdef reg_EBP
141 saved_EBP = EBP;
bellard04369ff2003-03-20 22:33:23 +0000142#endif
143#ifdef reg_ESI
144 saved_ESI = ESI;
bellard04369ff2003-03-20 22:33:23 +0000145#endif
146#ifdef reg_EDI
147 saved_EDI = EDI;
bellard04369ff2003-03-20 22:33:23 +0000148#endif
bellard0d1a29f2004-10-12 22:01:28 +0000149
150 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000151 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000152 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
153 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000154 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000155 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000156#elif defined(TARGET_ARM)
157 {
158 unsigned int psr;
159 psr = env->cpsr;
160 env->CF = (psr >> 29) & 1;
161 env->NZF = (psr & 0xc0000000) ^ 0x40000000;
162 env->VF = (psr << 3) & 0x80000000;
bellard99c475a2005-01-31 20:45:13 +0000163 env->QF = (psr >> 27) & 1;
164 env->cpsr = psr & ~CACHED_CPSR_BITS;
bellarde4533c72003-06-15 19:51:39 +0000165 }
bellard93ac68b2003-09-30 20:57:29 +0000166#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000167#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000168#else
169#error unsupported target CPU
170#endif
bellard3fb2ded2003-06-24 13:22:59 +0000171 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000172
bellard7d132992003-03-06 23:23:54 +0000173 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000174 for(;;) {
175 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000176 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000177 /* if an exception is pending, we execute it here */
178 if (env->exception_index >= 0) {
179 if (env->exception_index >= EXCP_INTERRUPT) {
180 /* exit request from the cpu execution loop */
181 ret = env->exception_index;
182 break;
183 } else if (env->user_mode_only) {
184 /* if user mode only, we simulate a fake exception
185 which will be hanlded outside the cpu execution
186 loop */
bellard83479e72003-06-25 16:12:37 +0000187#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000188 do_interrupt_user(env->exception_index,
189 env->exception_is_int,
190 env->error_code,
191 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000192#endif
bellard3fb2ded2003-06-24 13:22:59 +0000193 ret = env->exception_index;
194 break;
195 } else {
bellard83479e72003-06-25 16:12:37 +0000196#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000197 /* simulate a real cpu exception. On i386, it can
198 trigger new exceptions, but we do not handle
199 double or triple faults yet. */
200 do_interrupt(env->exception_index,
201 env->exception_is_int,
202 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000203 env->exception_next_eip, 0);
bellardce097762004-01-04 23:53:18 +0000204#elif defined(TARGET_PPC)
205 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000206#elif defined(TARGET_SPARC)
207 do_interrupt(env->exception_index,
208 0,
209 env->error_code,
210 env->exception_next_pc, 0);
bellard83479e72003-06-25 16:12:37 +0000211#endif
bellard3fb2ded2003-06-24 13:22:59 +0000212 }
213 env->exception_index = -1;
bellard9de5e442003-03-23 16:49:39 +0000214 }
bellard3fb2ded2003-06-24 13:22:59 +0000215 T0 = 0; /* force lookup of first TB */
216 for(;;) {
217#ifdef __sparc__
218 /* g1 can be modified by some libc? functions */
219 tmp_T0 = T0;
220#endif
bellard68a79312003-06-30 13:12:32 +0000221 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000222 if (__builtin_expect(interrupt_request, 0)) {
bellard68a79312003-06-30 13:12:32 +0000223#if defined(TARGET_I386)
224 /* if hardware interrupt pending, we execute it */
225 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000226 (env->eflags & IF_MASK) &&
227 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000228 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000229 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000230 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000231 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000232 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
233 }
bellardd05e66d2003-08-20 21:34:35 +0000234 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000235 /* ensure that no TB jump will be modified as
236 the program flow was changed */
237#ifdef __sparc__
238 tmp_T0 = 0;
239#else
240 T0 = 0;
241#endif
bellard68a79312003-06-30 13:12:32 +0000242 }
bellardce097762004-01-04 23:53:18 +0000243#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000244#if 0
245 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
246 cpu_ppc_reset(env);
247 }
248#endif
249 if (msr_ee != 0) {
bellardce097762004-01-04 23:53:18 +0000250 if ((interrupt_request & CPU_INTERRUPT_HARD)) {
bellard9fddaa02004-05-21 12:59:32 +0000251 /* Raise it */
252 env->exception_index = EXCP_EXTERNAL;
253 env->error_code = 0;
bellardce097762004-01-04 23:53:18 +0000254 do_interrupt(env);
255 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellard9fddaa02004-05-21 12:59:32 +0000256 } else if ((interrupt_request & CPU_INTERRUPT_TIMER)) {
257 /* Raise it */
258 env->exception_index = EXCP_DECR;
259 env->error_code = 0;
260 do_interrupt(env);
261 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
262 }
bellardce097762004-01-04 23:53:18 +0000263 }
bellarde95c8d52004-09-30 22:22:08 +0000264#elif defined(TARGET_SPARC)
265 if (interrupt_request & CPU_INTERRUPT_HARD) {
bellarde80cfcf2004-12-19 23:18:01 +0000266 do_interrupt(env->interrupt_index, 0, 0, 0, 0);
bellarde95c8d52004-09-30 22:22:08 +0000267 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
268 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
269 //do_interrupt(0, 0, 0, 0, 0);
270 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
271 }
bellard68a79312003-06-30 13:12:32 +0000272#endif
bellardbf3e8bf2004-02-16 21:58:54 +0000273 if (interrupt_request & CPU_INTERRUPT_EXITTB) {
274 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
275 /* ensure that no TB jump will be modified as
276 the program flow was changed */
277#ifdef __sparc__
278 tmp_T0 = 0;
279#else
280 T0 = 0;
281#endif
282 }
bellard68a79312003-06-30 13:12:32 +0000283 if (interrupt_request & CPU_INTERRUPT_EXIT) {
284 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
285 env->exception_index = EXCP_INTERRUPT;
286 cpu_loop_exit();
287 }
bellard3fb2ded2003-06-24 13:22:59 +0000288 }
289#ifdef DEBUG_EXEC
bellardc27004e2005-01-03 23:35:10 +0000290 if ((loglevel & CPU_LOG_EXEC)) {
bellard3fb2ded2003-06-24 13:22:59 +0000291#if defined(TARGET_I386)
292 /* restore flags in standard format */
293 env->regs[R_EAX] = EAX;
294 env->regs[R_EBX] = EBX;
295 env->regs[R_ECX] = ECX;
296 env->regs[R_EDX] = EDX;
297 env->regs[R_ESI] = ESI;
298 env->regs[R_EDI] = EDI;
299 env->regs[R_EBP] = EBP;
300 env->regs[R_ESP] = ESP;
301 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000302 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000303 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000304#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000305 env->cpsr = compute_cpsr();
bellard7fe48482004-10-09 18:08:01 +0000306 cpu_dump_state(env, logfile, fprintf, 0);
bellard99c475a2005-01-31 20:45:13 +0000307 env->cpsr &= ~CACHED_CPSR_BITS;
bellard93ac68b2003-09-30 20:57:29 +0000308#elif defined(TARGET_SPARC)
bellard7fe48482004-10-09 18:08:01 +0000309 cpu_dump_state (env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000310#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000311 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000312#else
313#error unsupported target CPU
314#endif
bellard3fb2ded2003-06-24 13:22:59 +0000315 }
bellard7d132992003-03-06 23:23:54 +0000316#endif
bellard3f337312003-08-20 23:02:09 +0000317 /* we record a subset of the CPU state. It will
318 always be the same before a given translated block
319 is executed. */
bellarde4533c72003-06-15 19:51:39 +0000320#if defined(TARGET_I386)
bellard2e255c62003-08-21 23:25:21 +0000321 flags = env->hflags;
bellard3f337312003-08-20 23:02:09 +0000322 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
bellard3fb2ded2003-06-24 13:22:59 +0000323 cs_base = env->segs[R_CS].base;
324 pc = cs_base + env->eip;
bellarde4533c72003-06-15 19:51:39 +0000325#elif defined(TARGET_ARM)
bellard99c475a2005-01-31 20:45:13 +0000326 flags = env->thumb;
bellard3fb2ded2003-06-24 13:22:59 +0000327 cs_base = 0;
bellardc27004e2005-01-03 23:35:10 +0000328 pc = env->regs[15];
bellard93ac68b2003-09-30 20:57:29 +0000329#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000330 flags = 0;
bellardc27004e2005-01-03 23:35:10 +0000331 cs_base = env->npc;
332 pc = env->pc;
bellard67867302003-11-23 17:05:30 +0000333#elif defined(TARGET_PPC)
334 flags = 0;
335 cs_base = 0;
bellardc27004e2005-01-03 23:35:10 +0000336 pc = env->nip;
bellarde4533c72003-06-15 19:51:39 +0000337#else
338#error unsupported CPU
339#endif
bellardc27004e2005-01-03 23:35:10 +0000340 tb = tb_find(&ptb, pc, cs_base,
bellard3fb2ded2003-06-24 13:22:59 +0000341 flags);
bellardd4e81642003-05-25 16:46:15 +0000342 if (!tb) {
bellard13768472004-01-04 17:43:01 +0000343 TranslationBlock **ptb1;
344 unsigned int h;
345 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
346
347
bellard3fb2ded2003-06-24 13:22:59 +0000348 spin_lock(&tb_lock);
bellard13768472004-01-04 17:43:01 +0000349
350 tb_invalidated_flag = 0;
bellard0d1a29f2004-10-12 22:01:28 +0000351
352 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
bellard13768472004-01-04 17:43:01 +0000353
354 /* find translated block using physical mappings */
bellardc27004e2005-01-03 23:35:10 +0000355 phys_pc = get_phys_addr_code(env, pc);
bellard13768472004-01-04 17:43:01 +0000356 phys_page1 = phys_pc & TARGET_PAGE_MASK;
357 phys_page2 = -1;
358 h = tb_phys_hash_func(phys_pc);
359 ptb1 = &tb_phys_hash[h];
360 for(;;) {
361 tb = *ptb1;
362 if (!tb)
363 goto not_found;
bellardc27004e2005-01-03 23:35:10 +0000364 if (tb->pc == pc &&
bellard13768472004-01-04 17:43:01 +0000365 tb->page_addr[0] == phys_page1 &&
bellardc27004e2005-01-03 23:35:10 +0000366 tb->cs_base == cs_base &&
bellard13768472004-01-04 17:43:01 +0000367 tb->flags == flags) {
368 /* check next page if needed */
bellardb516f852004-01-18 21:50:04 +0000369 if (tb->page_addr[1] != -1) {
bellardc27004e2005-01-03 23:35:10 +0000370 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellardb516f852004-01-18 21:50:04 +0000371 TARGET_PAGE_SIZE;
bellard13768472004-01-04 17:43:01 +0000372 phys_page2 = get_phys_addr_code(env, virt_page2);
373 if (tb->page_addr[1] == phys_page2)
374 goto found;
375 } else {
376 goto found;
377 }
378 }
379 ptb1 = &tb->phys_hash_next;
380 }
381 not_found:
bellard3fb2ded2003-06-24 13:22:59 +0000382 /* if no translated code available, then translate it now */
bellardc27004e2005-01-03 23:35:10 +0000383 tb = tb_alloc(pc);
bellard3fb2ded2003-06-24 13:22:59 +0000384 if (!tb) {
385 /* flush must be done */
bellardb453b702004-01-04 15:45:21 +0000386 tb_flush(env);
bellard3fb2ded2003-06-24 13:22:59 +0000387 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000388 tb = tb_alloc(pc);
bellard3fb2ded2003-06-24 13:22:59 +0000389 /* don't forget to invalidate previous TB info */
bellardc27004e2005-01-03 23:35:10 +0000390 ptb = &tb_hash[tb_hash_func(pc)];
bellard3fb2ded2003-06-24 13:22:59 +0000391 T0 = 0;
392 }
393 tc_ptr = code_gen_ptr;
394 tb->tc_ptr = tc_ptr;
bellardc27004e2005-01-03 23:35:10 +0000395 tb->cs_base = cs_base;
bellard3fb2ded2003-06-24 13:22:59 +0000396 tb->flags = flags;
bellardfacc68b2003-09-17 22:51:18 +0000397 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
bellard13768472004-01-04 17:43:01 +0000398 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
399
400 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000401 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellard13768472004-01-04 17:43:01 +0000402 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000403 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellard13768472004-01-04 17:43:01 +0000404 phys_page2 = get_phys_addr_code(env, virt_page2);
405 }
406 tb_link_phys(tb, phys_pc, phys_page2);
407
408 found:
bellard36bdbe52003-11-19 22:12:02 +0000409 if (tb_invalidated_flag) {
410 /* as some TB could have been invalidated because
411 of memory exceptions while generating the code, we
412 must recompute the hash index here */
bellardc27004e2005-01-03 23:35:10 +0000413 ptb = &tb_hash[tb_hash_func(pc)];
bellard36bdbe52003-11-19 22:12:02 +0000414 while (*ptb != NULL)
415 ptb = &(*ptb)->hash_next;
416 T0 = 0;
417 }
bellard13768472004-01-04 17:43:01 +0000418 /* we add the TB in the virtual pc hash table */
bellard3fb2ded2003-06-24 13:22:59 +0000419 *ptb = tb;
420 tb->hash_next = NULL;
421 tb_link(tb);
bellard3fb2ded2003-06-24 13:22:59 +0000422 spin_unlock(&tb_lock);
423 }
bellard9d27abd2003-05-10 13:13:54 +0000424#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000425 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000426 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
427 (long)tb->tc_ptr, tb->pc,
428 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000429 }
bellard9d27abd2003-05-10 13:13:54 +0000430#endif
bellard8c6939c2003-06-09 15:28:00 +0000431#ifdef __sparc__
bellard3fb2ded2003-06-24 13:22:59 +0000432 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000433#endif
bellardfacc68b2003-09-17 22:51:18 +0000434 /* see if we can patch the calling TB. */
bellardc27004e2005-01-03 23:35:10 +0000435 {
436 if (T0 != 0
bellardbf3e8bf2004-02-16 21:58:54 +0000437#if defined(TARGET_I386) && defined(USE_CODE_COPY)
438 && (tb->cflags & CF_CODE_COPY) ==
439 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
440#endif
441 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000442 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000443 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000444#if defined(USE_CODE_COPY)
445 /* propagates the FP use info */
446 ((TranslationBlock *)(T0 & ~3))->cflags |=
447 (tb->cflags & CF_FP_USED);
448#endif
bellard3fb2ded2003-06-24 13:22:59 +0000449 spin_unlock(&tb_lock);
450 }
bellardc27004e2005-01-03 23:35:10 +0000451 }
bellard3fb2ded2003-06-24 13:22:59 +0000452 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000453 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000454 /* execute the generated code */
455 gen_func = (void *)tc_ptr;
456#if defined(__sparc__)
457 __asm__ __volatile__("call %0\n\t"
458 "mov %%o7,%%i0"
459 : /* no outputs */
460 : "r" (gen_func)
461 : "i0", "i1", "i2", "i3", "i4", "i5");
462#elif defined(__arm__)
463 asm volatile ("mov pc, %0\n\t"
464 ".global exec_loop\n\t"
465 "exec_loop:\n\t"
466 : /* no outputs */
467 : "r" (gen_func)
468 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000469#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
470{
471 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000472 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
473 save_native_fp_state(env);
474 }
bellardbf3e8bf2004-02-16 21:58:54 +0000475 gen_func();
476 } else {
bellard97eb5b12004-02-25 23:19:55 +0000477 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
478 restore_native_fp_state(env);
479 }
bellardbf3e8bf2004-02-16 21:58:54 +0000480 /* we work with native eflags */
481 CC_SRC = cc_table[CC_OP].compute_all();
482 CC_OP = CC_OP_EFLAGS;
483 asm(".globl exec_loop\n"
484 "\n"
485 "debug1:\n"
486 " pushl %%ebp\n"
487 " fs movl %10, %9\n"
488 " fs movl %11, %%eax\n"
489 " andl $0x400, %%eax\n"
490 " fs orl %8, %%eax\n"
491 " pushl %%eax\n"
492 " popf\n"
493 " fs movl %%esp, %12\n"
494 " fs movl %0, %%eax\n"
495 " fs movl %1, %%ecx\n"
496 " fs movl %2, %%edx\n"
497 " fs movl %3, %%ebx\n"
498 " fs movl %4, %%esp\n"
499 " fs movl %5, %%ebp\n"
500 " fs movl %6, %%esi\n"
501 " fs movl %7, %%edi\n"
502 " fs jmp *%9\n"
503 "exec_loop:\n"
504 " fs movl %%esp, %4\n"
505 " fs movl %12, %%esp\n"
506 " fs movl %%eax, %0\n"
507 " fs movl %%ecx, %1\n"
508 " fs movl %%edx, %2\n"
509 " fs movl %%ebx, %3\n"
510 " fs movl %%ebp, %5\n"
511 " fs movl %%esi, %6\n"
512 " fs movl %%edi, %7\n"
513 " pushf\n"
514 " popl %%eax\n"
515 " movl %%eax, %%ecx\n"
516 " andl $0x400, %%ecx\n"
517 " shrl $9, %%ecx\n"
518 " andl $0x8d5, %%eax\n"
519 " fs movl %%eax, %8\n"
520 " movl $1, %%eax\n"
521 " subl %%ecx, %%eax\n"
522 " fs movl %%eax, %11\n"
523 " fs movl %9, %%ebx\n" /* get T0 value */
524 " popl %%ebp\n"
525 :
526 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
527 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
528 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
529 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
530 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
531 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
532 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
533 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
534 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
535 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
536 "a" (gen_func),
537 "m" (*(uint8_t *)offsetof(CPUState, df)),
538 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
539 : "%ecx", "%edx"
540 );
541 }
542}
bellard3fb2ded2003-06-24 13:22:59 +0000543#else
544 gen_func();
545#endif
bellard83479e72003-06-25 16:12:37 +0000546 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000547 /* reset soft MMU for next block (it can currently
548 only be set by a memory fault) */
549#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000550 if (env->hflags & HF_SOFTMMU_MASK) {
551 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000552 /* do not allow linking to another block */
553 T0 = 0;
554 }
555#endif
bellard3fb2ded2003-06-24 13:22:59 +0000556 }
557 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000558 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000559 }
bellard3fb2ded2003-06-24 13:22:59 +0000560 } /* for(;;) */
561
bellard7d132992003-03-06 23:23:54 +0000562
bellarde4533c72003-06-15 19:51:39 +0000563#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000564#if defined(USE_CODE_COPY)
565 if (env->native_fp_regs) {
566 save_native_fp_state(env);
567 }
568#endif
bellard9de5e442003-03-23 16:49:39 +0000569 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000570 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard9de5e442003-03-23 16:49:39 +0000571
bellard7d132992003-03-06 23:23:54 +0000572 /* restore global registers */
bellard04369ff2003-03-20 22:33:23 +0000573#ifdef reg_EAX
574 EAX = saved_EAX;
575#endif
576#ifdef reg_ECX
577 ECX = saved_ECX;
578#endif
579#ifdef reg_EDX
580 EDX = saved_EDX;
581#endif
582#ifdef reg_EBX
583 EBX = saved_EBX;
584#endif
585#ifdef reg_ESP
586 ESP = saved_ESP;
587#endif
588#ifdef reg_EBP
589 EBP = saved_EBP;
590#endif
591#ifdef reg_ESI
592 ESI = saved_ESI;
593#endif
594#ifdef reg_EDI
595 EDI = saved_EDI;
596#endif
bellarde4533c72003-06-15 19:51:39 +0000597#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000598 env->cpsr = compute_cpsr();
bellard93ac68b2003-09-30 20:57:29 +0000599#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000600#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000601#else
602#error unsupported target CPU
603#endif
bellard8c6939c2003-06-09 15:28:00 +0000604#ifdef __sparc__
605 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
606#endif
bellard7d132992003-03-06 23:23:54 +0000607 T0 = saved_T0;
608 T1 = saved_T1;
bellarde4533c72003-06-15 19:51:39 +0000609 T2 = saved_T2;
bellard7d132992003-03-06 23:23:54 +0000610 env = saved_env;
611 return ret;
612}
bellard6dbad632003-03-16 18:05:05 +0000613
bellardfbf9eeb2004-04-25 21:21:33 +0000614/* must only be called from the generated code as an exception can be
615 generated */
616void tb_invalidate_page_range(target_ulong start, target_ulong end)
617{
bellarddc5d0b32004-06-22 18:43:30 +0000618 /* XXX: cannot enable it yet because it yields to MMU exception
619 where NIP != read address on PowerPC */
620#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000621 target_ulong phys_addr;
622 phys_addr = get_phys_addr_code(env, start);
623 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000624#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000625}
626
bellard1a18c712003-10-30 01:07:51 +0000627#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000628
bellard6dbad632003-03-16 18:05:05 +0000629void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
630{
631 CPUX86State *saved_env;
632
633 saved_env = env;
634 env = s;
bellarda412ac52003-07-26 18:01:40 +0000635 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000636 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000637 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000638 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000639 } else {
bellardb453b702004-01-04 15:45:21 +0000640 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000641 }
bellard6dbad632003-03-16 18:05:05 +0000642 env = saved_env;
643}
bellard9de5e442003-03-23 16:49:39 +0000644
bellardd0a1ffc2003-05-29 20:04:28 +0000645void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
646{
647 CPUX86State *saved_env;
648
649 saved_env = env;
650 env = s;
651
bellardc27004e2005-01-03 23:35:10 +0000652 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000653
654 env = saved_env;
655}
656
657void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
658{
659 CPUX86State *saved_env;
660
661 saved_env = env;
662 env = s;
663
bellardc27004e2005-01-03 23:35:10 +0000664 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000665
666 env = saved_env;
667}
668
bellarde4533c72003-06-15 19:51:39 +0000669#endif /* TARGET_I386 */
670
bellard67b915a2004-03-31 23:37:16 +0000671#if !defined(CONFIG_SOFTMMU)
672
bellard3fb2ded2003-06-24 13:22:59 +0000673#if defined(TARGET_I386)
674
bellardb56dad12003-05-08 15:38:04 +0000675/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000676 the effective address of the memory exception. 'is_write' is 1 if a
677 write caused the exception and otherwise 0'. 'old_set' is the
678 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000679static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000680 int is_write, sigset_t *old_set,
681 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000682{
bellarda513fe12003-05-27 23:29:48 +0000683 TranslationBlock *tb;
684 int ret;
bellard68a79312003-06-30 13:12:32 +0000685
bellard83479e72003-06-25 16:12:37 +0000686 if (cpu_single_env)
687 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000688#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000689 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
690 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000691#endif
bellard25eb4482003-05-14 21:50:54 +0000692 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000693 if (is_write && page_unprotect(address, pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000694 return 1;
695 }
bellardfbf9eeb2004-04-25 21:21:33 +0000696
bellard3fb2ded2003-06-24 13:22:59 +0000697 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000698 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
699 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000700 if (ret < 0)
701 return 0; /* not an MMU fault */
702 if (ret == 0)
703 return 1; /* the MMU fault was handled without causing real CPU fault */
704 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000705 tb = tb_find_pc(pc);
706 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000707 /* the PC is inside the translated code. It means that we have
708 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000709 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000710 }
bellard4cbf74b2003-08-10 21:48:43 +0000711 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000712#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000713 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
714 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000715#endif
bellard4cbf74b2003-08-10 21:48:43 +0000716 /* we restore the process signal mask as the sigreturn should
717 do it (XXX: use sigsetjmp) */
718 sigprocmask(SIG_SETMASK, old_set, NULL);
719 raise_exception_err(EXCP0E_PAGE, env->error_code);
720 } else {
721 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000722 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000723 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000724 }
bellard3fb2ded2003-06-24 13:22:59 +0000725 /* never comes here */
726 return 1;
727}
728
bellarde4533c72003-06-15 19:51:39 +0000729#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000730static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000731 int is_write, sigset_t *old_set,
732 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000733{
bellard9f0777e2005-02-02 20:42:01 +0000734 /* XXX: locking issue */
735 if (is_write && page_unprotect(address, pc, puc)) {
736 return 1;
737 }
bellard3fb2ded2003-06-24 13:22:59 +0000738 return 0;
739}
bellard93ac68b2003-09-30 20:57:29 +0000740#elif defined(TARGET_SPARC)
741static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000742 int is_write, sigset_t *old_set,
743 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000744{
bellardb453b702004-01-04 15:45:21 +0000745 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000746 if (is_write && page_unprotect(address, pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000747 return 1;
748 }
749 return 0;
bellard93ac68b2003-09-30 20:57:29 +0000750}
bellard67867302003-11-23 17:05:30 +0000751#elif defined (TARGET_PPC)
752static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000753 int is_write, sigset_t *old_set,
754 void *puc)
bellard67867302003-11-23 17:05:30 +0000755{
756 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000757 int ret;
bellard67867302003-11-23 17:05:30 +0000758
bellardce097762004-01-04 23:53:18 +0000759#if 1
bellard67867302003-11-23 17:05:30 +0000760 if (cpu_single_env)
761 env = cpu_single_env; /* XXX: find a correct solution for multithread */
762#endif
763#if defined(DEBUG_SIGNAL)
764 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
765 pc, address, is_write, *(unsigned long *)old_set);
766#endif
767 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000768 if (is_write && page_unprotect(address, pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000769 return 1;
770 }
771
bellardce097762004-01-04 23:53:18 +0000772 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000773 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000774 if (ret < 0)
775 return 0; /* not an MMU fault */
776 if (ret == 0)
777 return 1; /* the MMU fault was handled without causing real CPU fault */
778
bellard67867302003-11-23 17:05:30 +0000779 /* now we have a real cpu fault */
780 tb = tb_find_pc(pc);
781 if (tb) {
782 /* the PC is inside the translated code. It means that we have
783 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000784 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000785 }
bellardce097762004-01-04 23:53:18 +0000786 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000787#if 0
bellardce097762004-01-04 23:53:18 +0000788 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
789 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000790#endif
791 /* we restore the process signal mask as the sigreturn should
792 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000793 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000794 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000795 } else {
796 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000797 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000798 }
bellard67867302003-11-23 17:05:30 +0000799 /* never comes here */
800 return 1;
801}
bellarde4533c72003-06-15 19:51:39 +0000802#else
803#error unsupported target CPU
804#endif
bellard9de5e442003-03-23 16:49:39 +0000805
bellard2b413142003-05-14 23:01:10 +0000806#if defined(__i386__)
807
bellardbf3e8bf2004-02-16 21:58:54 +0000808#if defined(USE_CODE_COPY)
809static void cpu_send_trap(unsigned long pc, int trap,
810 struct ucontext *uc)
811{
812 TranslationBlock *tb;
813
814 if (cpu_single_env)
815 env = cpu_single_env; /* XXX: find a correct solution for multithread */
816 /* now we have a real cpu fault */
817 tb = tb_find_pc(pc);
818 if (tb) {
819 /* the PC is inside the translated code. It means that we have
820 a virtual CPU fault */
821 cpu_restore_state(tb, env, pc, uc);
822 }
823 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
824 raise_exception_err(trap, env->error_code);
825}
826#endif
827
bellarde4533c72003-06-15 19:51:39 +0000828int cpu_signal_handler(int host_signum, struct siginfo *info,
829 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000830{
bellard9de5e442003-03-23 16:49:39 +0000831 struct ucontext *uc = puc;
832 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000833 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000834
bellardd691f662003-03-24 21:58:34 +0000835#ifndef REG_EIP
836/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000837#define REG_EIP EIP
838#define REG_ERR ERR
839#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000840#endif
bellardfc2b4c42003-03-29 16:52:44 +0000841 pc = uc->uc_mcontext.gregs[REG_EIP];
bellardbf3e8bf2004-02-16 21:58:54 +0000842 trapno = uc->uc_mcontext.gregs[REG_TRAPNO];
843#if defined(TARGET_I386) && defined(USE_CODE_COPY)
844 if (trapno == 0x00 || trapno == 0x05) {
845 /* send division by zero or bound exception */
846 cpu_send_trap(pc, trapno, uc);
847 return 1;
848 } else
849#endif
850 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
851 trapno == 0xe ?
852 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
853 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +0000854}
855
bellardbc51c5c2004-03-17 23:46:04 +0000856#elif defined(__x86_64__)
857
858int cpu_signal_handler(int host_signum, struct siginfo *info,
859 void *puc)
860{
861 struct ucontext *uc = puc;
862 unsigned long pc;
863
864 pc = uc->uc_mcontext.gregs[REG_RIP];
865 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
866 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
867 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
868 &uc->uc_sigmask, puc);
869}
870
bellard83fb7ad2004-07-05 21:25:26 +0000871#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +0000872
bellard83fb7ad2004-07-05 21:25:26 +0000873/***********************************************************************
874 * signal context platform-specific definitions
875 * From Wine
876 */
877#ifdef linux
878/* All Registers access - only for local access */
879# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
880/* Gpr Registers access */
881# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
882# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
883# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
884# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
885# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
886# define LR_sig(context) REG_sig(link, context) /* Link register */
887# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
888/* Float Registers access */
889# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
890# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
891/* Exception Registers access */
892# define DAR_sig(context) REG_sig(dar, context)
893# define DSISR_sig(context) REG_sig(dsisr, context)
894# define TRAP_sig(context) REG_sig(trap, context)
895#endif /* linux */
896
897#ifdef __APPLE__
898# include <sys/ucontext.h>
899typedef struct ucontext SIGCONTEXT;
900/* All Registers access - only for local access */
901# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
902# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
903# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
904# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
905/* Gpr Registers access */
906# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
907# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
908# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
909# define CTR_sig(context) REG_sig(ctr, context)
910# define XER_sig(context) REG_sig(xer, context) /* Link register */
911# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
912# define CR_sig(context) REG_sig(cr, context) /* Condition register */
913/* Float Registers access */
914# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
915# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
916/* Exception Registers access */
917# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
918# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
919# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
920#endif /* __APPLE__ */
921
bellardd1d9f422004-07-14 17:20:55 +0000922int cpu_signal_handler(int host_signum, struct siginfo *info,
bellarde4533c72003-06-15 19:51:39 +0000923 void *puc)
bellard2b413142003-05-14 23:01:10 +0000924{
bellard25eb4482003-05-14 21:50:54 +0000925 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +0000926 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000927 int is_write;
928
bellard83fb7ad2004-07-05 21:25:26 +0000929 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000930 is_write = 0;
931#if 0
932 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000933 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000934 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000935#else
bellard83fb7ad2004-07-05 21:25:26 +0000936 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000937 is_write = 1;
938#endif
939 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000940 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000941}
bellard2b413142003-05-14 23:01:10 +0000942
bellard2f87c602003-06-02 20:38:09 +0000943#elif defined(__alpha__)
944
bellarde4533c72003-06-15 19:51:39 +0000945int cpu_signal_handler(int host_signum, struct siginfo *info,
bellard2f87c602003-06-02 20:38:09 +0000946 void *puc)
947{
948 struct ucontext *uc = puc;
949 uint32_t *pc = uc->uc_mcontext.sc_pc;
950 uint32_t insn = *pc;
951 int is_write = 0;
952
bellard8c6939c2003-06-09 15:28:00 +0000953 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000954 switch (insn >> 26) {
955 case 0x0d: // stw
956 case 0x0e: // stb
957 case 0x0f: // stq_u
958 case 0x24: // stf
959 case 0x25: // stg
960 case 0x26: // sts
961 case 0x27: // stt
962 case 0x2c: // stl
963 case 0x2d: // stq
964 case 0x2e: // stl_c
965 case 0x2f: // stq_c
966 is_write = 1;
967 }
968
969 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000970 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +0000971}
bellard8c6939c2003-06-09 15:28:00 +0000972#elif defined(__sparc__)
973
bellarde4533c72003-06-15 19:51:39 +0000974int cpu_signal_handler(int host_signum, struct siginfo *info,
975 void *puc)
bellard8c6939c2003-06-09 15:28:00 +0000976{
977 uint32_t *regs = (uint32_t *)(info + 1);
978 void *sigmask = (regs + 20);
979 unsigned long pc;
980 int is_write;
981 uint32_t insn;
982
983 /* XXX: is there a standard glibc define ? */
984 pc = regs[1];
985 /* XXX: need kernel patch to get write flag faster */
986 is_write = 0;
987 insn = *(uint32_t *)pc;
988 if ((insn >> 30) == 3) {
989 switch((insn >> 19) & 0x3f) {
990 case 0x05: // stb
991 case 0x06: // sth
992 case 0x04: // st
993 case 0x07: // std
994 case 0x24: // stf
995 case 0x27: // stdf
996 case 0x25: // stfsr
997 is_write = 1;
998 break;
999 }
1000 }
1001 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001002 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001003}
1004
1005#elif defined(__arm__)
1006
bellarde4533c72003-06-15 19:51:39 +00001007int cpu_signal_handler(int host_signum, struct siginfo *info,
1008 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001009{
1010 struct ucontext *uc = puc;
1011 unsigned long pc;
1012 int is_write;
1013
1014 pc = uc->uc_mcontext.gregs[R15];
1015 /* XXX: compute is_write */
1016 is_write = 0;
1017 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1018 is_write,
1019 &uc->uc_sigmask);
1020}
1021
bellard38e584a2003-08-10 22:14:22 +00001022#elif defined(__mc68000)
1023
1024int cpu_signal_handler(int host_signum, struct siginfo *info,
1025 void *puc)
1026{
1027 struct ucontext *uc = puc;
1028 unsigned long pc;
1029 int is_write;
1030
1031 pc = uc->uc_mcontext.gregs[16];
1032 /* XXX: compute is_write */
1033 is_write = 0;
1034 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1035 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001036 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001037}
1038
bellard2b413142003-05-14 23:01:10 +00001039#else
1040
bellard3fb2ded2003-06-24 13:22:59 +00001041#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001042
1043#endif
bellard67b915a2004-03-31 23:37:16 +00001044
1045#endif /* !defined(CONFIG_SOFTMMU) */