blob: 433ed3997bd191878413de85f69dd15f6aad89de [file] [log] [blame]
David Hendricksd1c55d72010-08-24 15:14:19 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
David Hendricksd1c55d72010-08-24 15:14:19 -070016 */
17
David Hendricksf7924d12010-06-10 21:26:44 -070018#include <stdlib.h>
19#include <string.h>
Edward O'Callaghanb4300ca2019-09-03 16:15:21 +100020#include <strings.h>
David Hendricksf7924d12010-06-10 21:26:44 -070021
22#include "flash.h"
23#include "flashchips.h"
24#include "chipdrivers.h"
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +080025#include "spi.h"
David Hendricks23cd7782010-08-25 12:42:38 -070026#include "writeprotect.h"
David Hendricksf7924d12010-06-10 21:26:44 -070027
David Hendricks1c09f802012-10-03 11:03:48 -070028/*
David Hendricksf7924d12010-06-10 21:26:44 -070029 * The following procedures rely on look-up tables to match the user-specified
30 * range with the chip's supported ranges. This turned out to be the most
31 * elegant approach since diferent flash chips use different levels of
32 * granularity and methods to determine protected ranges. In other words,
David Hendrickse0512a72014-07-15 20:30:47 -070033 * be stupid and simple since clever arithmetic will not work for many chips.
David Hendricksf7924d12010-06-10 21:26:44 -070034 */
35
36struct wp_range {
37 unsigned int start; /* starting address */
38 unsigned int len; /* len */
39};
40
41enum bit_state {
42 OFF = 0,
43 ON = 1,
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080044 X = -1 /* don't care. Must be bigger than max # of bp. */
David Hendricksf7924d12010-06-10 21:26:44 -070045};
46
David Hendrickse0512a72014-07-15 20:30:47 -070047/*
48 * Generic write-protection schema for 25-series SPI flash chips. This assumes
49 * there is a status register that contains one or more consecutive bits which
50 * determine which address range is protected.
51 */
52
53struct status_register_layout {
54 int bp0_pos; /* position of BP0 */
55 int bp_bits; /* number of block protect bits */
56 int srp_pos; /* position of status register protect enable bit */
57};
58
Edward O'Callaghan91b38272019-12-04 17:12:43 +110059/*
60 * The following ranges and functions are useful for representing the
61 * writeprotect schema in which there are typically 5 bits of
62 * relevant information stored in status register 1:
63 * m.sec: This bit indicates the units (sectors vs. blocks)
64 * m.tb: The top-bottom bit indicates if the affected range is at the top of
65 * the flash memory's address space or at the bottom.
66 * bp: Bitmask representing the number of affected sectors/blocks.
67 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +110068struct wp_range_descriptor {
Edward O'Callaghan9c4c9a52019-12-04 18:18:01 +110069 struct modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -070070 unsigned int bp; /* block protect bitfield */
71 struct wp_range range;
72};
73
Edward O'Callaghanc69f6b82019-12-05 16:49:21 +110074struct w25q_status {
75 /* this maps to register layout -- do not change ordering */
76 unsigned char busy : 1;
77 unsigned char wel : 1;
78 unsigned char bp0 : 1;
79 unsigned char bp1 : 1;
80 unsigned char bp2 : 1;
81 unsigned char tb : 1;
82 unsigned char sec : 1;
83 unsigned char srp0 : 1;
84} __attribute__ ((packed));
85
86/* Status register for large flash layouts with 4 BP bits */
87struct w25q_status_large {
88 unsigned char busy : 1;
89 unsigned char wel : 1;
90 unsigned char bp0 : 1;
91 unsigned char bp1 : 1;
92 unsigned char bp2 : 1;
93 unsigned char bp3 : 1;
94 unsigned char tb : 1;
95 unsigned char srp0 : 1;
96} __attribute__ ((packed));
97
98struct w25q_status_2 {
99 unsigned char srp1 : 1;
100 unsigned char qe : 1;
101 unsigned char rsvd : 6;
102} __attribute__ ((packed));
103
104int w25_range_to_status(const struct flashctx *flash,
105 unsigned int start, unsigned int len,
106 struct w25q_status *status);
107int w25_status_to_range(const struct flashctx *flash,
108 const struct w25q_status *status,
109 unsigned int *start, unsigned int *len);
110
David Hendrickse0512a72014-07-15 20:30:47 -0700111/*
David Hendrickse0512a72014-07-15 20:30:47 -0700112 * Mask to extract write-protect enable and range bits
113 * Status register 1:
114 * SRP0: bit 7
115 * range(BP2-BP0): bit 4-2
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800116 * range(BP3-BP0): bit 5-2 (large chips)
David Hendrickse0512a72014-07-15 20:30:47 -0700117 * Status register 2:
118 * SRP1: bit 1
119 */
120#define MASK_WP_AREA (0x9C)
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800121#define MASK_WP_AREA_LARGE (0x9C)
David Hendrickse0512a72014-07-15 20:30:47 -0700122#define MASK_WP2_AREA (0x01)
123
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000124static struct wp_range_descriptor en25f40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100125 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
126 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 504 * 1024} },
127 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 496 * 1024} },
128 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 480 * 1024} },
129 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 448 * 1024} },
130 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 384 * 1024} },
131 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 256 * 1024} },
132 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 512 * 1024} },
David Hendricks57566ed2010-08-16 18:24:45 -0700133};
134
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000135static struct wp_range_descriptor en25q40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100136 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
137 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 504 * 1024} },
138 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 496 * 1024} },
139 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 480 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700140
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100141 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 448 * 1024} },
142 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 384 * 1024} },
143 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
144 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700145};
146
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000147static struct wp_range_descriptor en25q80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100148 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
149 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 1016 * 1024} },
150 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 1008 * 1024} },
151 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 992 * 1024} },
152 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 960 * 1024} },
153 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 896 * 1024} },
154 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 768 * 1024} },
155 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 1024 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700156};
157
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000158static struct wp_range_descriptor en25q32_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100159 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
160 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 4032 * 1024} },
161 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 3968 * 1024} },
162 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 3840 * 1024} },
163 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 3584 * 1024} },
164 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 3072 * 1024} },
165 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 2048 * 1024} },
166 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700167
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100168 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
169 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 4032 * 1024} },
170 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 3968 * 1024} },
171 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 3840 * 1024} },
172 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 3584 * 1024} },
173 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 3072 * 1024} },
174 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 2048 * 1024} },
175 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700176};
177
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000178static struct wp_range_descriptor en25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100179 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
180 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 8128 * 1024} },
181 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 8064 * 1024} },
182 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 7936 * 1024} },
183 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 7680 * 1024} },
184 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 7168 * 1024} },
185 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 6144 * 1024} },
186 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 8192 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700187
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100188 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
189 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 8128 * 1024} },
190 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 8064 * 1024} },
191 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 7936 * 1024} },
192 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 7680 * 1024} },
193 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 7168 * 1024} },
194 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 6144 * 1024} },
195 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 8192 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700196};
197
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000198static struct wp_range_descriptor en25q128_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100199 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
200 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 16320 * 1024} },
201 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 16256 * 1024} },
202 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 16128 * 1024} },
203 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 15872 * 1024} },
204 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 15360 * 1024} },
205 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 14336 * 1024} },
206 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 16384 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700207
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100208 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
209 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 16320 * 1024} },
210 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 16256 * 1024} },
211 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 16128 * 1024} },
212 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 15872 * 1024} },
213 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 15360 * 1024} },
214 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 14336 * 1024} },
215 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 16384 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700216};
217
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000218static struct wp_range_descriptor en25s64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100219 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
220 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 8064 * 1024} },
221 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 7936 * 1024} },
222 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 7680 * 1024} },
223 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 7168 * 1024} },
224 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 6144 * 1024} },
225 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 4096 * 1024} },
226 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 8192 * 1024} },
Marc Jonesb2f90022014-04-29 17:37:23 -0600227
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100228 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
229 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x7e0000, 128 * 1024} },
230 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x7c0000, 256 * 1024} },
231 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x780000, 512 * 1024} },
232 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x700000, 1024 * 1024} },
233 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x600000, 2048 * 1024} },
234 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x400000, 4096 * 1024} },
235 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 8192 * 1024} },
Marc Jonesb2f90022014-04-29 17:37:23 -0600236};
237
David Hendricksf8f00c72011-02-01 12:39:46 -0800238/* mx25l1005 ranges also work for the mx25l1005c */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100239static struct wp_range_descriptor mx25l1005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100240 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
241 { .m = { .sec = X, .tb = X }, 0x1, {0x010000, 64 * 1024} },
242 { .m = { .sec = X, .tb = X }, 0x2, {0x000000, 128 * 1024} },
243 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 128 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800244};
245
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100246static struct wp_range_descriptor mx25l2005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100247 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
248 { .m = { .sec = X, .tb = X }, 0x1, {0x030000, 64 * 1024} },
249 { .m = { .sec = X, .tb = X }, 0x2, {0x020000, 128 * 1024} },
250 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 256 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800251};
252
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100253static struct wp_range_descriptor mx25l4005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100254 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
255 { .m = { .sec = X, .tb = X }, 0x1, {0x070000, 64 * 1 * 1024} }, /* block 7 */
256 { .m = { .sec = X, .tb = X }, 0x2, {0x060000, 64 * 2 * 1024} }, /* blocks 6-7 */
257 { .m = { .sec = X, .tb = X }, 0x3, {0x040000, 64 * 4 * 1024} }, /* blocks 4-7 */
258 { .m = { .sec = X, .tb = X }, 0x4, {0x000000, 512 * 1024} },
259 { .m = { .sec = X, .tb = X }, 0x5, {0x000000, 512 * 1024} },
260 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 512 * 1024} },
261 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 512 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800262};
263
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100264static struct wp_range_descriptor mx25l8005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100265 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
266 { .m = { .sec = X, .tb = X }, 0x1, {0x0f0000, 64 * 1 * 1024} }, /* block 15 */
267 { .m = { .sec = X, .tb = X }, 0x2, {0x0e0000, 64 * 2 * 1024} }, /* blocks 14-15 */
268 { .m = { .sec = X, .tb = X }, 0x3, {0x0c0000, 64 * 4 * 1024} }, /* blocks 12-15 */
269 { .m = { .sec = X, .tb = X }, 0x4, {0x080000, 64 * 8 * 1024} }, /* blocks 8-15 */
270 { .m = { .sec = X, .tb = X }, 0x5, {0x000000, 1024 * 1024} },
271 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
272 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800273};
274
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100275static struct wp_range_descriptor mx25l1605d_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100276 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
277 { .m = { .sec = X, .tb = 0 }, 0x1, {0x1f0000, 64 * 1 * 1024} }, /* block 31 */
278 { .m = { .sec = X, .tb = 0 }, 0x2, {0x1e0000, 64 * 2 * 1024} }, /* blocks 30-31 */
279 { .m = { .sec = X, .tb = 0 }, 0x3, {0x1c0000, 64 * 4 * 1024} }, /* blocks 28-31 */
280 { .m = { .sec = X, .tb = 0 }, 0x4, {0x180000, 64 * 8 * 1024} }, /* blocks 24-31 */
281 { .m = { .sec = X, .tb = 0 }, 0x5, {0x100000, 64 * 16 * 1024} }, /* blocks 16-31 */
282 { .m = { .sec = X, .tb = 0 }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
283 { .m = { .sec = X, .tb = 0 }, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
David Hendricksf8f00c72011-02-01 12:39:46 -0800284
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100285 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 2048 * 1024} },
286 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
287 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
288 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 64 * 24 * 1024} }, /* blocks 0-23 */
289 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 64 * 28 * 1024} }, /* blocks 0-27 */
290 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 64 * 30 * 1024} }, /* blocks 0-29 */
291 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 64 * 31 * 1024} }, /* blocks 0-30 */
292 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
David Hendricksf8f00c72011-02-01 12:39:46 -0800293};
294
295/* FIXME: Is there an mx25l3205 (without a trailing letter)? */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100296static struct wp_range_descriptor mx25l3205d_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100297 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
298 { .m = { .sec = X, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
299 { .m = { .sec = X, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
300 { .m = { .sec = X, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
301 { .m = { .sec = X, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
302 { .m = { .sec = X, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
303 { .m = { .sec = X, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
304 { .m = { .sec = X, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksac72e362010-08-16 18:20:03 -0700305
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100306 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 4096 * 1024} },
307 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
308 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 3072 * 1024} },
309 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 3584 * 1024} },
310 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 3840 * 1024} },
311 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 3968 * 1024} },
312 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 4032 * 1024} },
313 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksac72e362010-08-16 18:20:03 -0700314};
315
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100316static struct wp_range_descriptor mx25u3235e_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100317 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
318 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
319 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
320 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
321 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
322 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
323 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
324 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
Vincent Palatin87e092a2013-02-28 15:46:14 -0800325
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100326 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 4096 * 1024} },
327 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
328 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 3072 * 1024} },
329 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 3584 * 1024} },
330 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 3840 * 1024} },
331 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 3968 * 1024} },
332 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4032 * 1024} },
333 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
Vincent Palatin87e092a2013-02-28 15:46:14 -0800334};
335
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100336static struct wp_range_descriptor mx25u6435e_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100337 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
338 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7f0000, 1 * 64 * 1024} }, /* block 127 */
339 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
340 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
341 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
342 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
343 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
344 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
Jongpil66a96492014-08-14 17:59:06 +0900345
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100346 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
347 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 96 * 64 * 1024} }, /* blocks 0-95 */
348 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 112 * 64 * 1024} }, /* blocks 0-111 */
349 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 120 * 64 * 1024} }, /* blocks 0-119 */
350 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 124 * 64 * 1024} }, /* blocks 0-123 */
351 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 126 * 64 * 1024} }, /* blocks 0-125 */
352 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 127 * 64 * 1024} }, /* blocks 0-126 */
353 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
Jongpil66a96492014-08-14 17:59:06 +0900354};
355
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600356#define MX25U12835E_TB (1 << 3)
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100357static struct wp_range_descriptor mx25u12835e_tb0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100358 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
359 { .m = { .sec = 0, .tb = 0 }, 0x1, {0xff0000, 1 * 64 * 1024} }, /* block 255 */
360 { .m = { .sec = 0, .tb = 0 }, 0x2, {0xfe0000, 2 * 64 * 1024} }, /* blocks 254-255 */
361 { .m = { .sec = 0, .tb = 0 }, 0x3, {0xfc0000, 4 * 64 * 1024} }, /* blocks 252-255 */
362 { .m = { .sec = 0, .tb = 0 }, 0x4, {0xf80000, 8 * 64 * 1024} }, /* blocks 248-255 */
363 { .m = { .sec = 0, .tb = 0 }, 0x5, {0xf00000, 16 * 64 * 1024} }, /* blocks 240-255 */
364 { .m = { .sec = 0, .tb = 0 }, 0x6, {0xe00000, 32 * 64 * 1024} }, /* blocks 224-255 */
365 { .m = { .sec = 0, .tb = 0 }, 0x7, {0xc00000, 64 * 64 * 1024} }, /* blocks 192-255 */
366 { .m = { .sec = 0, .tb = 0 }, 0x8, {0x800000, 128 * 64 * 1024} }, /* blocks 128-255 */
367 { .m = { .sec = 0, .tb = 0 }, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
368 { .m = { .sec = 0, .tb = 0 }, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
369 { .m = { .sec = 0, .tb = 0 }, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
370 { .m = { .sec = 0, .tb = 0 }, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
371 { .m = { .sec = 0, .tb = 0 }, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
372 { .m = { .sec = 0, .tb = 0 }, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
373 { .m = { .sec = 0, .tb = 0 }, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600374};
Alex Lu831c6092017-11-02 23:19:34 -0700375
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100376static struct wp_range_descriptor mx25u12835e_tb1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100377 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 1 * 64 * 1024} }, /* block 0 */
378 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
379 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
380 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
381 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
382 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
383 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
384 { .m = { .sec = 0, .tb = 1 }, 0x8, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
385 { .m = { .sec = 0, .tb = 1 }, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
386 { .m = { .sec = 0, .tb = 1 }, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
387 { .m = { .sec = 0, .tb = 1 }, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
388 { .m = { .sec = 0, .tb = 1 }, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
389 { .m = { .sec = 0, .tb = 1 }, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
390 { .m = { .sec = 0, .tb = 1 }, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
391 { .m = { .sec = 0, .tb = 1 }, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Alex Lu831c6092017-11-02 23:19:34 -0700392};
393
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100394static struct wp_range_descriptor n25q064_ranges[] = {
David Hendricksfe9123b2015-04-21 13:18:31 -0700395 /*
396 * Note: For N25Q064, sec (usually in bit position 6) is called BP3
397 * (block protect bit 3). It is only useful when all blocks are to
398 * be write-protected.
399 */
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100400 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
David Hendricksbfa624b2012-07-24 12:47:59 -0700401
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100402 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7f0000, 64 * 1024} }, /* block 127 */
403 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
404 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
405 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
406 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
407 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
408 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700409
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100410 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} }, /* block 0 */
411 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
412 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
413 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
414 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
415 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
416 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700417
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100418 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 128 * 64 * 1024} }, /* all */
419 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 128 * 64 * 1024} }, /* all */
420 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 128 * 64 * 1024} }, /* all */
421 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 128 * 64 * 1024} }, /* all */
422 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 128 * 64 * 1024} }, /* all */
423 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 128 * 64 * 1024} }, /* all */
424 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 128 * 64 * 1024} }, /* all */
425 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 128 * 64 * 1024} }, /* all */
David Hendricksbfa624b2012-07-24 12:47:59 -0700426};
427
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100428static struct wp_range_descriptor w25q16_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100429 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
430 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x1f0000, 64 * 1024} },
431 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x1e0000, 128 * 1024} },
432 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x1c0000, 256 * 1024} },
433 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x180000, 512 * 1024} },
434 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x100000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700435
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100436 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
437 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
438 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
439 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
440 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 1024 * 1024} },
441 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 2048 * 1024} },
442 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700443
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100444 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x1ff000, 4 * 1024} },
445 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x1fe000, 8 * 1024} },
446 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x1fc000, 16 * 1024} },
447 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x1f8000, 32 * 1024} },
448 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x1f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700449
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100450 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
451 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
452 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
453 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
454 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700455};
456
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100457static struct wp_range_descriptor w25q32_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100458 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
459 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
460 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
461 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
462 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
463 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
464 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700465
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100466 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
467 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
468 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
469 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
470 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 1024 * 1024} },
471 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 2048 * 1024} },
472 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700473
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100474 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x3ff000, 4 * 1024} },
475 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x3fe000, 8 * 1024} },
476 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x3fc000, 16 * 1024} },
477 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x3f8000, 32 * 1024} },
478 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x3f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700479
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100480 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
481 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
482 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
483 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
484 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700485};
486
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100487static struct wp_range_descriptor w25q80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100488 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
489 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x0f0000, 64 * 1024} },
490 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x0e0000, 128 * 1024} },
491 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x0c0000, 256 * 1024} },
492 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x080000, 512 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700493
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100494 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
495 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
496 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
497 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
498 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
499 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700500
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100501 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x1ff000, 4 * 1024} },
502 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x1fe000, 8 * 1024} },
503 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x1fc000, 16 * 1024} },
504 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x1f8000, 32 * 1024} },
505 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x1f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700506
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100507 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
508 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
509 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
510 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
511 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700512};
513
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100514static struct wp_range_descriptor w25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100515 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
David Hendricks2c4a76c2010-06-28 14:00:43 -0700516
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100517 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7e0000, 128 * 1024} },
518 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7c0000, 256 * 1024} },
519 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x780000, 512 * 1024} },
520 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x700000, 1024 * 1024} },
521 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x600000, 2048 * 1024} },
522 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x400000, 4096 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700523
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100524 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 128 * 1024} },
525 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
526 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
527 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 1024 * 1024} },
528 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 2048 * 1024} },
529 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4096 * 1024} },
530 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 8192 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700531
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100532 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x7ff000, 4 * 1024} },
533 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x7fe000, 8 * 1024} },
534 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x7fc000, 16 * 1024} },
535 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x7f8000, 32 * 1024} },
536 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x7f8000, 32 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700537
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100538 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
539 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
540 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
541 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
542 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700543};
544
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100545static struct wp_range_descriptor w25rq128_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100546 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* NONE */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530547
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100548 { .m = { .sec = 0, .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* Upper 1/64 */
549 { .m = { .sec = 0, .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* Upper 1/32 */
550 { .m = { .sec = 0, .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* Upper 1/16 */
551 { .m = { .sec = 0, .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* Upper 1/8 */
552 { .m = { .sec = 0, .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* Upper 1/4 */
553 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* Upper 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530554
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100555 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* Lower 1/64 */
556 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* Lower 1/32 */
557 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* Lower 1/16 */
558 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* Lower 1/8 */
559 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* Lower 1/4 */
560 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* Lower 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530561
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100562 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 16384 * 1024} }, /* ALL */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530563
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100564 { .m = { .sec = 1, .tb = 0 }, 0x1, {0xfff000, 4 * 1024} }, /* Upper 1/4096 */
565 { .m = { .sec = 1, .tb = 0 }, 0x2, {0xffe000, 8 * 1024} }, /* Upper 1/2048 */
566 { .m = { .sec = 1, .tb = 0 }, 0x3, {0xffc000, 16 * 1024} }, /* Upper 1/1024 */
567 { .m = { .sec = 1, .tb = 0 }, 0x4, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
568 { .m = { .sec = 1, .tb = 0 }, 0x5, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700569
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100570 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} }, /* Lower 1/4096 */
571 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} }, /* Lower 1/2048 */
572 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} }, /* Lower 1/1024 */
573 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} }, /* Lower 1/512 */
574 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} }, /* Lower 1/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700575};
576
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100577static struct wp_range_descriptor w25rq128_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100578 { .m = { .sec = X, .tb = X }, 0x0, {0x000000, 16 * 1024 * 1024} }, /* ALL */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700579
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100580 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 16128 * 1024} }, /* Lower 63/64 */
581 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 15872 * 1024} }, /* Lower 31/32 */
582 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 15 * 1024 * 1024} }, /* Lower 15/16 */
583 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 14 * 1024 * 1024} }, /* Lower 7/8 */
584 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 12 * 1024 * 1024} }, /* Lower 3/4 */
585 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 8 * 1024 * 1024} }, /* Lower 1/2 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700586
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100587 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x040000, 16128 * 1024} }, /* Upper 63/64 */
588 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x080000, 15872 * 1024} }, /* Upper 31/32 */
589 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x100000, 15 * 1024 * 1024} }, /* Upper 15/16 */
590 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x200000, 14 * 1024 * 1024} }, /* Upper 7/8 */
591 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x400000, 12 * 1024 * 1024} }, /* Upper 3/4 */
592 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x800000, 8 * 1024 * 1024} }, /* Upper 1/2 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700593
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100594 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 0} }, /* NONE */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700595
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100596 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x000000, 16380 * 1024} }, /* Lower 4095/4096 */
597 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x000000, 16376 * 1024} }, /* Lower 2048/2048 */
598 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x000000, 16368 * 1024} }, /* Lower 1023/1024 */
599 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
600 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700601
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100602 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x001000, 16380 * 1024} }, /* Upper 4095/4096 */
603 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x002000, 16376 * 1024} }, /* Upper 2047/2048 */
604 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x004000, 16368 * 1024} }, /* Upper 1023/1024 */
605 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
606 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530607};
608
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100609static struct wp_range_descriptor w25rq256_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100610 { .m = { .sec = X, .tb = X }, 0x0, {0x0000000, 0x0000000} }, /* NONE */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800611
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100612 { .m = { .sec = X, .tb = 0 }, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* Upper 1/512 */
613 { .m = { .sec = X, .tb = 0 }, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* Upper 1/256 */
614 { .m = { .sec = X, .tb = 0 }, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* Upper 1/128 */
615 { .m = { .sec = X, .tb = 0 }, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* Upper 1/64 */
616 { .m = { .sec = X, .tb = 0 }, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* Upper 1/32 */
617 { .m = { .sec = X, .tb = 0 }, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* Upper 1/16 */
618 { .m = { .sec = X, .tb = 0 }, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* Upper 1/8 */
619 { .m = { .sec = X, .tb = 0 }, 0x8, {0x1800000, 64 * 128 * 1024} }, /* Upper 1/4 */
620 { .m = { .sec = X, .tb = 0 }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800621
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100622 { .m = { .sec = X, .tb = 1 }, 0x1, {0x0000000, 64 * 1 * 1024} }, /* Lower 1/512 */
623 { .m = { .sec = X, .tb = 1 }, 0x2, {0x0000000, 64 * 2 * 1024} }, /* Lower 1/256 */
624 { .m = { .sec = X, .tb = 1 }, 0x3, {0x0000000, 64 * 4 * 1024} }, /* Lower 1/128 */
625 { .m = { .sec = X, .tb = 1 }, 0x4, {0x0000000, 64 * 8 * 1024} }, /* Lower 1/64 */
626 { .m = { .sec = X, .tb = 1 }, 0x5, {0x0000000, 64 * 16 * 1024} }, /* Lower 1/32 */
627 { .m = { .sec = X, .tb = 1 }, 0x6, {0x0000000, 64 * 32 * 1024} }, /* Lower 1/16 */
628 { .m = { .sec = X, .tb = 1 }, 0x7, {0x0000000, 64 * 64 * 1024} }, /* Lower 1/8 */
629 { .m = { .sec = X, .tb = 1 }, 0x8, {0x0000000, 64 * 128 * 1024} }, /* Lower 1/4 */
630 { .m = { .sec = X, .tb = 1 }, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800631
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100632 { .m = { .sec = X, .tb = X }, 0xa, {0x0000000, 64 * 512 * 1024} }, /* ALL */
633 { .m = { .sec = X, .tb = X }, 0xb, {0x0000000, 64 * 512 * 1024} }, /* ALL */
634 { .m = { .sec = X, .tb = X }, 0xc, {0x0000000, 64 * 512 * 1024} }, /* ALL */
635 { .m = { .sec = X, .tb = X }, 0xd, {0x0000000, 64 * 512 * 1024} }, /* ALL */
636 { .m = { .sec = X, .tb = X }, 0xe, {0x0000000, 64 * 512 * 1024} }, /* ALL */
637 { .m = { .sec = X, .tb = X }, 0xf, {0x0000000, 64 * 512 * 1024} }, /* ALL */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800638};
639
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100640static struct wp_range_descriptor w25rq256_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100641 { .m = { .sec = X, .tb = X }, 0x0, {0x0000000, 64 * 512 * 1024} }, /* ALL */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800642
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100643 { .m = { .sec = X, .tb = 0 }, 0x1, {0x0000000, 64 * 511 * 1024} }, /* Lower 511/512 */
644 { .m = { .sec = X, .tb = 0 }, 0x2, {0x0000000, 64 * 510 * 1024} }, /* Lower 255/256 */
645 { .m = { .sec = X, .tb = 0 }, 0x3, {0x0000000, 64 * 508 * 1024} }, /* Lower 127/128 */
646 { .m = { .sec = X, .tb = 0 }, 0x4, {0x0000000, 64 * 504 * 1024} }, /* Lower 63/64 */
647 { .m = { .sec = X, .tb = 0 }, 0x5, {0x0000000, 64 * 496 * 1024} }, /* Lower 31/32 */
648 { .m = { .sec = X, .tb = 0 }, 0x6, {0x0000000, 64 * 480 * 1024} }, /* Lower 15/16 */
649 { .m = { .sec = X, .tb = 0 }, 0x7, {0x0000000, 64 * 448 * 1024} }, /* Lower 7/8 */
650 { .m = { .sec = X, .tb = 0 }, 0x8, {0x0000000, 64 * 384 * 1024} }, /* Lower 3/4 */
651 { .m = { .sec = X, .tb = 0 }, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800652
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100653 { .m = { .sec = X, .tb = 1 }, 0x1, {0x0010000, 64 * 511 * 1024} }, /* Upper 511/512 */
654 { .m = { .sec = X, .tb = 1 }, 0x2, {0x0020000, 64 * 510 * 1024} }, /* Upper 255/256 */
655 { .m = { .sec = X, .tb = 1 }, 0x3, {0x0040000, 64 * 508 * 1024} }, /* Upper 127/128 */
656 { .m = { .sec = X, .tb = 1 }, 0x4, {0x0080000, 64 * 504 * 1024} }, /* Upper 63/64 */
657 { .m = { .sec = X, .tb = 1 }, 0x5, {0x0100000, 64 * 496 * 1024} }, /* Upper 31/32 */
658 { .m = { .sec = X, .tb = 1 }, 0x6, {0x0200000, 64 * 480 * 1024} }, /* Upper 15/16 */
659 { .m = { .sec = X, .tb = 1 }, 0x7, {0x0400000, 64 * 448 * 1024} }, /* Upper 7/8 */
660 { .m = { .sec = X, .tb = 1 }, 0x8, {0x0800000, 64 * 384 * 1024} }, /* Upper 3/4 */
661 { .m = { .sec = X, .tb = 1 }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800662
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100663 { .m = { .sec = X, .tb = X }, 0xa, {0x0000000, 0x0000000} }, /* NONE */
664 { .m = { .sec = X, .tb = X }, 0xb, {0x0000000, 0x0000000} }, /* NONE */
665 { .m = { .sec = X, .tb = X }, 0xc, {0x0000000, 0x0000000} }, /* NONE */
666 { .m = { .sec = X, .tb = X }, 0xd, {0x0000000, 0x0000000} }, /* NONE */
667 { .m = { .sec = X, .tb = X }, 0xe, {0x0000000, 0x0000000} }, /* NONE */
668 { .m = { .sec = X, .tb = X }, 0xf, {0x0000000, 0x0000000} }, /* NONE */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800669};
670
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000671static struct wp_range_descriptor w25x10_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100672 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
673 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x010000, 64 * 1024} },
674 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
675 { .m = { .sec = X, .tb = X }, 0x2, {0x000000, 128 * 1024} },
676 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 128 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800677};
678
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000679static struct wp_range_descriptor w25x20_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100680 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
681 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x030000, 64 * 1024} },
682 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x020000, 128 * 1024} },
683 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
684 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
685 { .m = { .sec = 0, .tb = X }, 0x3, {0x000000, 256 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800686};
687
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000688static struct wp_range_descriptor w25x40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100689 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
690 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x070000, 64 * 1024} },
691 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x060000, 128 * 1024} },
692 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x040000, 256 * 1024} },
693 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
694 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
695 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
696 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 512 * 1024} },
697 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 512 * 1024} },
698 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 512 * 1024} },
699 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 512 * 1024} },
David Hendricks470ca952010-08-13 14:01:53 -0700700};
701
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000702static struct wp_range_descriptor w25x80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100703 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
704 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x0F0000, 64 * 1024} },
705 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x0E0000, 128 * 1024} },
706 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x0C0000, 256 * 1024} },
707 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x080000, 512 * 1024} },
708 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
709 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
710 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
711 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
712 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 1024 * 1024} },
713 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
714 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800715};
716
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100717static struct wp_range_descriptor gd25q40_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100718 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* None */
719 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x070000, 64 * 1024} },
720 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x060000, 128 * 1024} },
721 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x040000, 256 * 1024} },
722 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
723 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
724 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
725 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 512 * 1024} }, /* All */
726 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 512 * 1024} }, /* All */
727 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 512 * 1024} }, /* All */
728 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 512 * 1024} }, /* All */
729 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x07F000, 4 * 1024} },
730 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x07E000, 8 * 1024} },
731 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x07C000, 16 * 1024} },
732 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x078000, 32 * 1024} },
733 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x078000, 32 * 1024} },
734 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x078000, 32 * 1024} },
735 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
736 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
737 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
738 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
739 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
740 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x000000, 32 * 1024} },
741 { .m = { .sec = 1, .tb = X }, 0x7, {0x000000, 512 * 1024} }, /* All */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600742};
743
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100744static struct wp_range_descriptor gd25q40_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100745 { .m = { .sec = X, .tb = X }, 0x0, {0x000000, 512 * 1024} }, /* ALL */
746 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 448 * 1024} },
747 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 384 * 1024} },
748 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 256 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600749
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100750 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 448 * 1024} },
751 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 384 * 1024} },
752 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 256 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600753
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100754 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 0} }, /* None */
755 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 0} }, /* None */
756 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 0} }, /* None */
757 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 0} }, /* None */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600758
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100759 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x000000, 508 * 1024} },
760 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x000000, 504 * 1024} },
761 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x000000, 496 * 1024} },
762 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x000000, 480 * 1024} },
763 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x000000, 480 * 1024} },
764 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x000000, 480 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600765
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100766 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x001000, 508 * 1024} },
767 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x002000, 504 * 1024} },
768 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x004000, 496 * 1024} },
769 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x008000, 480 * 1024} },
770 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x008000, 480 * 1024} },
771 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x008000, 480 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600772
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100773 { .m = { .sec = 1, .tb = X }, 0x7, {0x000000, 0} }, /* None */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600774};
775
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100776static struct wp_range_descriptor gd25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100777 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
778 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7e0000, 128 * 1024} },
779 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7c0000, 256 * 1024} },
780 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x780000, 512 * 1024} },
781 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x700000, 1024 * 1024} },
782 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x600000, 2048 * 1024} },
783 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x400000, 4096 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700784
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100785 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 128 * 1024} },
786 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
787 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
788 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 1024 * 1024} },
789 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 2048 * 1024} },
790 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4096 * 1024} },
791 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 8192 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700792
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100793 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x7ff000, 4 * 1024} },
794 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x7fe000, 8 * 1024} },
795 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x7fc000, 16 * 1024} },
796 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x7f8000, 32 * 1024} },
797 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x7f8000, 32 * 1024} },
798 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x7f8000, 32 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700799
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100800 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
801 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
802 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
803 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
804 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
805 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x000000, 32 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700806};
807
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100808static struct wp_range_descriptor a25l040_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100809 { .m = { .sec = X, .tb = X }, 0x0, {0, 0} }, /* none */
810 { .m = { .sec = X, .tb = X }, 0x1, {0x70000, 64 * 1024} },
811 { .m = { .sec = X, .tb = X }, 0x2, {0x60000, 128 * 1024} },
812 { .m = { .sec = X, .tb = X }, 0x3, {0x40000, 256 * 1024} },
813 { .m = { .sec = X, .tb = X }, 0x4, {0x00000, 512 * 1024} },
814 { .m = { .sec = X, .tb = X }, 0x5, {0x00000, 512 * 1024} },
815 { .m = { .sec = X, .tb = X }, 0x6, {0x00000, 512 * 1024} },
816 { .m = { .sec = X, .tb = X }, 0x7, {0x00000, 512 * 1024} },
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +0800817};
818
Nikolai Artemiev9daffd92021-04-06 16:54:46 +1000819static int range_table(const struct flashctx *flash,
820 struct wp_range_descriptor **descrs,
821 int *num_entries);
822
Nikolai Artemiev9d3980e2021-03-30 22:26:37 +1100823struct wp *get_wp_for_flashchip(const struct flashchip *chip) {
824 // FIXME: The .wp field should be deleted from from struct flashchip
825 // completly, but linux_mtd and cros_ec still assign their own values
826 // to it. When they are cleaned up we can delete this.
827 if(chip->wp) return chip->wp;
828
829 switch (chip->manufacture_id) {
830 case WINBOND_NEX_ID:
831 switch(chip->model_id) {
832 case WINBOND_NEX_W25X10:
833 case WINBOND_NEX_W25X20:
834 case WINBOND_NEX_W25X40:
835 case WINBOND_NEX_W25X80:
836 case WINBOND_NEX_W25Q128_V_M:
837 return &wp_w25;
838 case WINBOND_NEX_W25Q80_V:
839 case WINBOND_NEX_W25Q16_V:
840 case WINBOND_NEX_W25Q32_V:
841 case WINBOND_NEX_W25Q32_W:
842 case WINBOND_NEX_W25Q32JW:
843 case WINBOND_NEX_W25Q64_V:
844 case WINBOND_NEX_W25Q64_W:
845 // W25Q64JW does not have a range table entry, but the flashchip
846 // set .wp to wp_25q, so keep it here until the issue is resolved
847 case WINBOND_NEX_W25Q64JW:
848 case WINBOND_NEX_W25Q128_DTR:
849 case WINBOND_NEX_W25Q128_V:
850 case WINBOND_NEX_W25Q128_W:
851 return &wp_w25q;
852 case WINBOND_NEX_W25Q256_V:
853 case WINBOND_NEX_W25Q256JV_M:
854 return &wp_w25q_large;
855 }
856 break;
857 case EON_ID_NOPREFIX:
858 switch (chip->model_id) {
859 case EON_EN25F40:
860 case EON_EN25Q40:
861 case EON_EN25Q80:
862 case EON_EN25Q32:
863 case EON_EN25Q64:
864 case EON_EN25Q128:
865 case EON_EN25QH128:
866 case EON_EN25S64:
867 return &wp_w25;
868 }
869 break;
870 case MACRONIX_ID:
871 switch (chip->model_id) {
872 case MACRONIX_MX25L1005:
873 case MACRONIX_MX25L2005:
874 case MACRONIX_MX25L4005:
875 case MACRONIX_MX25L8005:
876 case MACRONIX_MX25L1605:
877 case MACRONIX_MX25L3205:
878 case MACRONIX_MX25U3235E:
879 case MACRONIX_MX25U6435E:
880 return &wp_w25;
881 case MACRONIX_MX25U12835E:
882 return &wp_w25q_large;
883 case MACRONIX_MX25L6405:
884 case MACRONIX_MX25L6495F:
885 case MACRONIX_MX25L25635F:
886 return &wp_generic;
887 }
888 break;
889 case ST_ID:
890 switch(chip->model_id) {
891 case ST_N25Q064__1E:
892 case ST_N25Q064__3E:
893 return &wp_w25;
894 }
895 break;
896 case GIGADEVICE_ID:
897 switch(chip->model_id) {
898 case GIGADEVICE_GD25LQ32:
899 // GD25Q40 does not have a .wp field in flashchips.c, but
900 // it is in the w25 range table function, so note it here
901 // until the issue is resolved:
902 // case GIGADEVICE_GD25Q40:
903 case GIGADEVICE_GD25Q64:
904 case GIGADEVICE_GD25LQ64:
Nikolai Artemiev9d3980e2021-03-30 22:26:37 +1100905 case GIGADEVICE_GD25Q128:
906 return &wp_w25;
907 case GIGADEVICE_GD25Q256D:
908 return &wp_w25q_large;
Nikolai Artemiev9d3980e2021-03-30 22:26:37 +1100909 case GIGADEVICE_GD25LQ128CD:
910 case GIGADEVICE_GD25Q32:
911 return &wp_generic;
912 }
913 break;
914 case AMIC_ID_NOPREFIX:
915 switch(chip->model_id) {
916 case AMIC_A25L040:
917 return &wp_w25;
918 }
919 break;
920 case ATMEL_ID:
921 switch(chip->model_id) {
922 case ATMEL_AT25SF128A:
923 case ATMEL_AT25SL128A:
924 return &wp_w25q;
925 }
926 break;
927 case PROGMANUF_ID:
928 switch(chip->model_id) {
929 case PROGDEV_ID:
930 return &wp_w25;
931 }
932 break;
933 case SPANSION_ID:
934 switch (chip->model_id) {
935 case SPANSION_S25FS128S_L:
936 case SPANSION_S25FS128S_S:
937 case SPANSION_S25FL256S_UL:
938 case SPANSION_S25FL256S_US:
939 // SPANSION_S25FL128S_UL does not have a range table entry,
940 // but its flashchip set .wp to wp_generic, so keep it here
941 // until the issue resolved
942 case SPANSION_S25FL128S_UL:
943 // SPANSION_S25FL128S_US does not have a range table entry,
944 // but its flashchip set .wp to wp_generic, so keep it here
945 // until the issue resolved
946 case SPANSION_S25FL128S_US:
947 return &wp_generic;
948 }
949 break;
950 }
951
952
953 return NULL;
954}
955
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700956/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700957static uint8_t w25q_read_status_register_2(const struct flashctx *flash)
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700958{
959 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x35 };
960 unsigned char readarr[2];
961 int ret;
962
Edward O'Callaghan70f3e8f2020-12-21 12:50:52 +1100963 if (flash->chip->read_status) {
964 msg_cdbg("RDSR2 failed! cmd=0x35 unimpl for opaque chips\n");
965 return 0;
966 }
967
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700968 /* Read Status Register */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700969 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700970 if (ret) {
971 /*
972 * FIXME: make this a benign failure for now in case we are
973 * unable to execute the opcode
974 */
975 msg_cdbg("RDSR2 failed!\n");
976 readarr[0] = 0x00;
977 }
978
979 return readarr[0];
980}
981
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600982/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
Edward O'Callaghandf43e902020-11-13 23:08:26 +1100983static uint8_t mx25l_read_config_register(const struct flashctx *flash)
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600984{
985 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x15 };
986 unsigned char readarr[2]; /* leave room for dummy byte */
987 int ret;
988
Edward O'Callaghan70f3e8f2020-12-21 12:50:52 +1100989 if (flash->chip->read_status) {
990 msg_cdbg("RDCR failed! cmd=0x15 unimpl for opaque chips\n");
991 return 0;
992 }
993
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600994 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
995 if (ret) {
996 msg_cdbg("RDCR failed!\n");
997 readarr[0] = 0x00;
998 }
999
1000 return readarr[0];
1001}
1002
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001003int w25_range_to_status(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001004 unsigned int start, unsigned int len,
1005 struct w25q_status *status)
1006{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001007 struct wp_range_descriptor *descrs;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001008 int i, range_found = 0;
1009 int num_entries;
1010
Nikolai Artemiev9daffd92021-04-06 16:54:46 +10001011 if (range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001012 return -1;
1013
David Hendricksf7924d12010-06-10 21:26:44 -07001014 for (i = 0; i < num_entries; i++) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001015 struct wp_range *r = &descrs[i].range;
David Hendricksf7924d12010-06-10 21:26:44 -07001016
1017 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1018 start, len, r->start, r->len);
1019 if ((start == r->start) && (len == r->len)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001020 status->bp0 = descrs[i].bp & 1;
1021 status->bp1 = descrs[i].bp >> 1;
1022 status->bp2 = descrs[i].bp >> 2;
1023 status->tb = descrs[i].m.tb;
1024 status->sec = descrs[i].m.sec;
David Hendricksf7924d12010-06-10 21:26:44 -07001025
1026 range_found = 1;
1027 break;
1028 }
1029 }
1030
1031 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11001032 msg_cerr("%s: matching range not found\n", __func__);
David Hendricksf7924d12010-06-10 21:26:44 -07001033 return -1;
1034 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001035
David Hendricksd494b0a2010-08-16 16:28:50 -07001036 return 0;
1037}
1038
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001039int w25_status_to_range(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001040 const struct w25q_status *status,
1041 unsigned int *start, unsigned int *len)
1042{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001043 struct wp_range_descriptor *descrs;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001044 int i, status_found = 0;
1045 int num_entries;
1046
Nikolai Artemiev9daffd92021-04-06 16:54:46 +10001047 if (range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001048 return -1;
1049
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001050 for (i = 0; i < num_entries; i++) {
1051 int bp;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001052 int table_bp, table_tb, table_sec;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001053
1054 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2);
1055 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x / 0x%x 0x%x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001056 bp, descrs[i].bp,
1057 status->tb, descrs[i].m.tb,
1058 status->sec, descrs[i].m.sec);
1059 table_bp = descrs[i].bp;
1060 table_tb = descrs[i].m.tb;
1061 table_sec = descrs[i].m.sec;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001062 if ((bp == table_bp || table_bp == X) &&
1063 (status->tb == table_tb || table_tb == X) &&
1064 (status->sec == table_sec || table_sec == X)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001065 *start = descrs[i].range.start;
1066 *len = descrs[i].range.len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001067
1068 status_found = 1;
1069 break;
1070 }
1071 }
1072
1073 if (!status_found) {
1074 msg_cerr("matching status not found\n");
1075 return -1;
1076 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001077
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001078 return 0;
1079}
1080
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001081/* Given a [start, len], this function calls w25_range_to_status() to convert
1082 * it to flash-chip-specific range bits, then sets into status register.
1083 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001084static int w25_set_range(const struct flashctx *flash,
David Hendricksd494b0a2010-08-16 16:28:50 -07001085 unsigned int start, unsigned int len)
1086{
1087 struct w25q_status status;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001088 int tmp = 0;
1089 int expected = 0;
David Hendricksd494b0a2010-08-16 16:28:50 -07001090
1091 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001092 tmp = spi_read_status_register(flash);
David Hendricksd494b0a2010-08-16 16:28:50 -07001093 memcpy(&status, &tmp, 1);
1094 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1095
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001096 if (w25_range_to_status(flash, start, len, &status))
1097 return -1;
David Hendricksf7924d12010-06-10 21:26:44 -07001098
1099 msg_cdbg("status.busy: %x\n", status.busy);
1100 msg_cdbg("status.wel: %x\n", status.wel);
1101 msg_cdbg("status.bp0: %x\n", status.bp0);
1102 msg_cdbg("status.bp1: %x\n", status.bp1);
1103 msg_cdbg("status.bp2: %x\n", status.bp2);
1104 msg_cdbg("status.tb: %x\n", status.tb);
1105 msg_cdbg("status.sec: %x\n", status.sec);
1106 msg_cdbg("status.srp0: %x\n", status.srp0);
1107
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001108 memcpy(&expected, &status, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001109 spi_write_status_register(flash, expected);
David Hendricksf7924d12010-06-10 21:26:44 -07001110
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001111 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001112 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001113 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA)) {
David Hendricksc801adb2010-12-09 16:58:56 -08001114 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001115 expected, tmp);
1116 return 1;
1117 }
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001118
1119 return 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001120}
1121
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001122/* Print out the current status register value with human-readable text. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001123static int w25_wp_status(const struct flashctx *flash)
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001124{
1125 struct w25q_status status;
1126 int tmp;
David Hendricksce8ded32010-10-08 11:23:38 -07001127 unsigned int start, len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001128 int ret = 0;
1129
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001130 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001131 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001132 memcpy(&status, &tmp, 1);
1133 msg_cinfo("WP: status: 0x%02x\n", tmp);
1134 msg_cinfo("WP: status.srp0: %x\n", status.srp0);
1135 msg_cinfo("WP: write protect is %s.\n",
1136 status.srp0 ? "enabled" : "disabled");
1137
1138 msg_cinfo("WP: write protect range: ");
1139 if (w25_status_to_range(flash, &status, &start, &len)) {
1140 msg_cinfo("(cannot resolve the range)\n");
1141 ret = -1;
1142 } else {
1143 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1144 }
1145
1146 return ret;
1147}
1148
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001149static int w25q_large_range_to_status(const struct flashctx *flash,
1150 unsigned int start, unsigned int len,
1151 struct w25q_status_large *status)
1152{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001153 struct wp_range_descriptor *descrs;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001154 int i, range_found = 0;
1155 int num_entries;
1156
Nikolai Artemiev9daffd92021-04-06 16:54:46 +10001157 if (range_table(flash, &descrs, &num_entries))
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001158 return -1;
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001159
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001160 for (i = 0; i < num_entries; i++) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001161 struct wp_range *r = &descrs[i].range;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001162
1163 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1164 start, len, r->start, r->len);
1165 if ((start == r->start) && (len == r->len)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001166 status->bp0 = descrs[i].bp & 1;
1167 status->bp1 = descrs[i].bp >> 1;
1168 status->bp2 = descrs[i].bp >> 2;
1169 status->bp3 = descrs[i].bp >> 3;
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -06001170 /*
1171 * For MX25U12835E chip, Top/Bottom (T/B) bit is not
1172 * part of status register and in that bit position is
1173 * Quad Enable (QE)
1174 */
1175 if (flash->chip->manufacture_id != MACRONIX_ID ||
1176 flash->chip->model_id != MACRONIX_MX25U12835E)
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001177 status->tb = descrs[i].m.tb;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001178
1179 range_found = 1;
1180 break;
1181 }
1182 }
1183
1184 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11001185 msg_cerr("%s: matching range not found\n", __func__);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001186 return -1;
1187 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001188
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001189 return 0;
1190}
1191
1192static int w25_large_status_to_range(const struct flashctx *flash,
1193 const struct w25q_status_large *status,
1194 unsigned int *start, unsigned int *len)
1195{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001196 struct wp_range_descriptor *descrs;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001197 int i, status_found = 0;
1198 int num_entries;
1199
Nikolai Artemiev9daffd92021-04-06 16:54:46 +10001200 if (range_table(flash, &descrs, &num_entries))
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001201 return -1;
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001202
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001203 for (i = 0; i < num_entries; i++) {
1204 int bp;
1205 int table_bp, table_tb;
1206
1207 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2) |
1208 (status->bp3 << 3);
1209 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001210 bp, descrs[i].bp,
1211 status->tb, descrs[i].m.tb);
1212 table_bp = descrs[i].bp;
1213 table_tb = descrs[i].m.tb;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001214 if ((bp == table_bp || table_bp == X) &&
1215 (status->tb == table_tb || table_tb == X)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001216 *start = descrs[i].range.start;
1217 *len = descrs[i].range.len;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001218
1219 status_found = 1;
1220 break;
1221 }
1222 }
1223
1224 if (!status_found) {
1225 msg_cerr("matching status not found\n");
1226 return -1;
1227 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001228
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001229 return 0;
1230}
1231
1232/* Given a [start, len], this function calls w25_range_to_status() to convert
1233 * it to flash-chip-specific range bits, then sets into status register.
1234 * Returns 0 if successful, -1 on error, and 1 if reading back was different.
1235 */
1236static int w25q_large_set_range(const struct flashctx *flash,
1237 unsigned int start, unsigned int len)
1238{
1239 struct w25q_status_large status;
1240 int tmp;
1241 int expected = 0;
1242
1243 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001244 tmp = spi_read_status_register(flash);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001245 memcpy(&status, &tmp, 1);
1246 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1247
1248 if (w25q_large_range_to_status(flash, start, len, &status))
1249 return -1;
1250
1251 msg_cdbg("status.busy: %x\n", status.busy);
1252 msg_cdbg("status.wel: %x\n", status.wel);
1253 msg_cdbg("status.bp0: %x\n", status.bp0);
1254 msg_cdbg("status.bp1: %x\n", status.bp1);
1255 msg_cdbg("status.bp2: %x\n", status.bp2);
1256 msg_cdbg("status.bp3: %x\n", status.bp3);
1257 msg_cdbg("status.tb: %x\n", status.tb);
1258 msg_cdbg("status.srp0: %x\n", status.srp0);
1259
1260 memcpy(&expected, &status, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001261 spi_write_status_register(flash, expected);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001262
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001263 tmp = spi_read_status_register(flash);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001264 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001265 if ((tmp & MASK_WP_AREA_LARGE) != (expected & MASK_WP_AREA_LARGE)) {
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001266 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
1267 expected, tmp);
1268 return 1;
1269 }
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001270
1271 return 0;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001272}
1273
1274static int w25q_large_wp_status(const struct flashctx *flash)
1275{
1276 struct w25q_status_large sr1;
1277 struct w25q_status_2 sr2;
1278 uint8_t tmp[2];
1279 unsigned int start, len;
1280 int ret = 0;
1281
1282 memset(&sr1, 0, sizeof(sr1));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001283 tmp[0] = spi_read_status_register(flash);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001284 memcpy(&sr1, &tmp[0], 1);
1285
1286 memset(&sr2, 0, sizeof(sr2));
1287 tmp[1] = w25q_read_status_register_2(flash);
1288 memcpy(&sr2, &tmp[1], 1);
1289
1290 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
1291 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1292 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1293 msg_cinfo("WP: write protect is %s.\n",
1294 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1295
1296 msg_cinfo("WP: write protect range: ");
1297 if (w25_large_status_to_range(flash, &sr1, &start, &len)) {
1298 msg_cinfo("(cannot resolve the range)\n");
1299 ret = -1;
1300 } else {
1301 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1302 }
1303
1304 return ret;
1305}
1306
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001307/* Set/clear the SRP0 bit in the status register. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001308static int w25_set_srp0(const struct flashctx *flash, int enable)
David Hendricksf7924d12010-06-10 21:26:44 -07001309{
1310 struct w25q_status status;
1311 int tmp = 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001312 int expected = 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001313
1314 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001315 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001316 /* FIXME: this is NOT endian-free copy. */
David Hendricksf7924d12010-06-10 21:26:44 -07001317 memcpy(&status, &tmp, 1);
1318 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1319
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001320 status.srp0 = enable ? 1 : 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001321 memcpy(&expected, &status, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001322 spi_write_status_register(flash, expected);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001323
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001324 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001325 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1326 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA))
1327 return 1;
David Hendricksf7924d12010-06-10 21:26:44 -07001328
1329 return 0;
1330}
1331
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001332static int w25_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001333 enum wp_mode wp_mode)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001334{
1335 int ret;
1336
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11001337 if (wp_mode != WP_MODE_HARDWARE) {
David Hendricks1c09f802012-10-03 11:03:48 -07001338 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
1339 return 1;
1340 }
1341
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11001342 ret = w25_set_srp0(flash, 1);
David Hendricksc801adb2010-12-09 16:58:56 -08001343 if (ret)
1344 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001345 return ret;
1346}
1347
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001348static int w25_disable_writeprotect(const struct flashctx *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001349{
1350 int ret;
1351
1352 ret = w25_set_srp0(flash, 0);
David Hendricksc801adb2010-12-09 16:58:56 -08001353 if (ret)
1354 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001355
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001356 return ret;
1357}
1358
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001359static int w25_list_ranges(const struct flashctx *flash)
David Hendricks0f7f5382011-02-11 18:12:31 -08001360{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001361 struct wp_range_descriptor *descrs;
David Hendricks0f7f5382011-02-11 18:12:31 -08001362 int i, num_entries;
1363
Nikolai Artemiev9daffd92021-04-06 16:54:46 +10001364 if (range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001365 return -1;
1366
David Hendricks0f7f5382011-02-11 18:12:31 -08001367 for (i = 0; i < num_entries; i++) {
1368 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001369 descrs[i].range.start,
1370 descrs[i].range.len);
David Hendricks0f7f5382011-02-11 18:12:31 -08001371 }
1372
1373 return 0;
1374}
1375
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001376static int w25q_wp_status(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001377{
1378 struct w25q_status sr1;
1379 struct w25q_status_2 sr2;
David Hendricksf1bd8802012-10-30 11:37:57 -07001380 uint8_t tmp[2];
David Hendricks1c09f802012-10-03 11:03:48 -07001381 unsigned int start, len;
1382 int ret = 0;
1383
1384 memset(&sr1, 0, sizeof(sr1));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001385 tmp[0] = spi_read_status_register(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001386 memcpy(&sr1, &tmp[0], 1);
David Hendricks1c09f802012-10-03 11:03:48 -07001387
David Hendricksf1bd8802012-10-30 11:37:57 -07001388 memset(&sr2, 0, sizeof(sr2));
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001389 tmp[1] = w25q_read_status_register_2(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001390 memcpy(&sr2, &tmp[1], 1);
1391
1392 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
David Hendricks1c09f802012-10-03 11:03:48 -07001393 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1394 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1395 msg_cinfo("WP: write protect is %s.\n",
1396 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1397
1398 msg_cinfo("WP: write protect range: ");
1399 if (w25_status_to_range(flash, &sr1, &start, &len)) {
1400 msg_cinfo("(cannot resolve the range)\n");
1401 ret = -1;
1402 } else {
1403 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1404 }
1405
1406 return ret;
1407}
1408
1409/*
1410 * W25Q adds an optional byte to the standard WRSR opcode. If /CS is
1411 * de-asserted after the first byte, then it acts like a JEDEC-standard
1412 * WRSR command. if /CS is asserted, then the next data byte is written
1413 * into status register 2.
1414 */
1415#define W25Q_WRSR_OUTSIZE 0x03
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001416static int w25q_write_status_register_WREN(const struct flashctx *flash, uint8_t s1, uint8_t s2)
David Hendricks1c09f802012-10-03 11:03:48 -07001417{
1418 int result;
1419 struct spi_command cmds[] = {
1420 {
1421 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
1422 .writecnt = JEDEC_WREN_OUTSIZE,
1423 .writearr = (const unsigned char[]){ JEDEC_WREN },
1424 .readcnt = 0,
1425 .readarr = NULL,
1426 }, {
1427 .writecnt = W25Q_WRSR_OUTSIZE,
1428 .writearr = (const unsigned char[]){ JEDEC_WRSR, s1, s2 },
1429 .readcnt = 0,
1430 .readarr = NULL,
1431 }, {
1432 .writecnt = 0,
1433 .writearr = NULL,
1434 .readcnt = 0,
1435 .readarr = NULL,
1436 }};
1437
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001438 result = spi_send_multicommand(flash, cmds);
David Hendricks1c09f802012-10-03 11:03:48 -07001439 if (result) {
1440 msg_cerr("%s failed during command execution\n",
1441 __func__);
1442 }
1443
1444 /* WRSR performs a self-timed erase before the changes take effect. */
David Hendricks60824042014-12-11 17:22:06 -08001445 programmer_delay(100 * 1000);
David Hendricks1c09f802012-10-03 11:03:48 -07001446
1447 return result;
1448}
1449
1450/*
1451 * Set/clear the SRP1 bit in status register 2.
1452 * FIXME: make this more generic if other chips use the same SR2 layout
1453 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001454static int w25q_set_srp1(const struct flashctx *flash, int enable)
David Hendricks1c09f802012-10-03 11:03:48 -07001455{
1456 struct w25q_status sr1;
1457 struct w25q_status_2 sr2;
1458 uint8_t tmp, expected;
1459
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001460 tmp = spi_read_status_register(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001461 memcpy(&sr1, &tmp, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001462 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001463 memcpy(&sr2, &tmp, 1);
1464
1465 msg_cdbg("%s: old status 2: 0x%02x\n", __func__, tmp);
1466
1467 sr2.srp1 = enable ? 1 : 0;
1468
1469 memcpy(&expected, &sr2, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001470 w25q_write_status_register_WREN(flash, *((uint8_t *)&sr1), *((uint8_t *)&sr2));
David Hendricks1c09f802012-10-03 11:03:48 -07001471
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001472 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001473 msg_cdbg("%s: new status 2: 0x%02x\n", __func__, tmp);
1474 if ((tmp & MASK_WP2_AREA) != (expected & MASK_WP2_AREA))
1475 return 1;
1476
1477 return 0;
1478}
1479
1480enum wp_mode get_wp_mode(const char *mode_str)
1481{
1482 enum wp_mode wp_mode = WP_MODE_UNKNOWN;
1483
1484 if (!strcasecmp(mode_str, "hardware"))
1485 wp_mode = WP_MODE_HARDWARE;
1486 else if (!strcasecmp(mode_str, "power_cycle"))
1487 wp_mode = WP_MODE_POWER_CYCLE;
1488 else if (!strcasecmp(mode_str, "permanent"))
1489 wp_mode = WP_MODE_PERMANENT;
1490
1491 return wp_mode;
1492}
1493
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001494static int w25q_disable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001495 enum wp_mode wp_mode)
1496{
1497 int ret = 1;
David Hendricks1c09f802012-10-03 11:03:48 -07001498 struct w25q_status_2 sr2;
1499 uint8_t tmp;
1500
1501 switch (wp_mode) {
1502 case WP_MODE_HARDWARE:
1503 ret = w25_set_srp0(flash, 0);
1504 break;
1505 case WP_MODE_POWER_CYCLE:
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001506 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001507 memcpy(&sr2, &tmp, 1);
1508 if (sr2.srp1) {
1509 msg_cerr("%s(): must disconnect power to disable "
1510 "write-protection\n", __func__);
1511 } else {
1512 ret = 0;
1513 }
1514 break;
1515 case WP_MODE_PERMANENT:
1516 msg_cerr("%s(): cannot disable permanent write-protection\n",
1517 __func__);
1518 break;
1519 default:
1520 msg_cerr("%s(): invalid mode specified\n", __func__);
1521 break;
1522 }
1523
1524 if (ret)
1525 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001526
David Hendricks1c09f802012-10-03 11:03:48 -07001527 return ret;
1528}
1529
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001530static int w25q_disable_writeprotect_default(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001531{
1532 return w25q_disable_writeprotect(flash, WP_MODE_HARDWARE);
1533}
1534
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001535static int w25q_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001536 enum wp_mode wp_mode)
1537{
1538 int ret = 1;
1539 struct w25q_status sr1;
1540 struct w25q_status_2 sr2;
1541 uint8_t tmp;
1542
1543 switch (wp_mode) {
1544 case WP_MODE_HARDWARE:
1545 if (w25q_disable_writeprotect(flash, WP_MODE_POWER_CYCLE)) {
1546 msg_cerr("%s(): cannot disable power cycle WP mode\n",
1547 __func__);
1548 break;
1549 }
1550
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001551 tmp = spi_read_status_register(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001552 memcpy(&sr1, &tmp, 1);
1553 if (sr1.srp0)
1554 ret = 0;
1555 else
1556 ret = w25_set_srp0(flash, 1);
1557
1558 break;
1559 case WP_MODE_POWER_CYCLE:
1560 if (w25q_disable_writeprotect(flash, WP_MODE_HARDWARE)) {
1561 msg_cerr("%s(): cannot disable hardware WP mode\n",
1562 __func__);
1563 break;
1564 }
1565
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001566 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001567 memcpy(&sr2, &tmp, 1);
1568 if (sr2.srp1)
1569 ret = 0;
1570 else
1571 ret = w25q_set_srp1(flash, 1);
1572
1573 break;
1574 case WP_MODE_PERMANENT:
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001575 tmp = spi_read_status_register(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001576 memcpy(&sr1, &tmp, 1);
1577 if (sr1.srp0 == 0) {
1578 ret = w25_set_srp0(flash, 1);
1579 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001580 msg_perr("%s(): cannot enable SRP0 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001581 "permanent WP\n", __func__);
1582 break;
1583 }
1584 }
1585
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001586 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001587 memcpy(&sr2, &tmp, 1);
1588 if (sr2.srp1 == 0) {
1589 ret = w25q_set_srp1(flash, 1);
1590 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001591 msg_perr("%s(): cannot enable SRP1 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001592 "permanent WP\n", __func__);
1593 break;
1594 }
1595 }
1596
1597 break;
David Hendricksf1bd8802012-10-30 11:37:57 -07001598 default:
1599 msg_perr("%s(): invalid mode %d\n", __func__, wp_mode);
1600 break;
David Hendricks1c09f802012-10-03 11:03:48 -07001601 }
1602
1603 if (ret)
1604 msg_cerr("%s(): error=%d.\n", __func__, ret);
1605 return ret;
1606}
1607
1608/* W25P, W25X, and many flash chips from various vendors */
David Hendricksf7924d12010-06-10 21:26:44 -07001609struct wp wp_w25 = {
David Hendricks0f7f5382011-02-11 18:12:31 -08001610 .list_ranges = w25_list_ranges,
David Hendricksf7924d12010-06-10 21:26:44 -07001611 .set_range = w25_set_range,
1612 .enable = w25_enable_writeprotect,
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001613 .disable = w25_disable_writeprotect,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001614 .wp_status = w25_wp_status,
David Hendricks1c09f802012-10-03 11:03:48 -07001615
1616};
1617
1618/* W25Q series has features such as a second status register and SFDP */
1619struct wp wp_w25q = {
1620 .list_ranges = w25_list_ranges,
1621 .set_range = w25_set_range,
1622 .enable = w25q_enable_writeprotect,
1623 /*
1624 * By default, disable hardware write-protection. We may change
1625 * this later if we want to add fine-grained write-protect disable
1626 * as a command-line option.
1627 */
1628 .disable = w25q_disable_writeprotect_default,
1629 .wp_status = w25q_wp_status,
David Hendricksf7924d12010-06-10 21:26:44 -07001630};
David Hendrickse0512a72014-07-15 20:30:47 -07001631
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001632/* W25Q large series has 4 block-protect bits */
1633struct wp wp_w25q_large = {
1634 .list_ranges = w25_list_ranges,
1635 .set_range = w25q_large_set_range,
1636 .enable = w25q_enable_writeprotect,
1637 /*
1638 * By default, disable hardware write-protection. We may change
1639 * this later if we want to add fine-grained write-protect disable
1640 * as a command-line option.
1641 */
1642 .disable = w25q_disable_writeprotect_default,
1643 .wp_status = w25q_large_wp_status,
1644};
1645
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001646static struct wp_range_descriptor gd25q32_cmp0_ranges[] = {
David Hendricksaf3944a2014-07-28 18:37:40 -07001647 /* none, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001648 { { }, 0x00, {0, 0} },
1649 { { }, 0x08, {0, 0} },
1650 { { }, 0x10, {0, 0} },
1651 { { }, 0x18, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001652
David Hendricks148a4bf2015-03-13 21:02:42 -07001653 { { }, 0x01, {0x3f0000, 64 * 1024} },
1654 { { }, 0x02, {0x3e0000, 128 * 1024} },
1655 { { }, 0x03, {0x3c0000, 256 * 1024} },
1656 { { }, 0x04, {0x380000, 512 * 1024} },
1657 { { }, 0x05, {0x300000, 1024 * 1024} },
1658 { { }, 0x06, {0x200000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001659
David Hendricks148a4bf2015-03-13 21:02:42 -07001660 { { }, 0x09, {0x000000, 64 * 1024} },
1661 { { }, 0x0a, {0x000000, 128 * 1024} },
1662 { { }, 0x0b, {0x000000, 256 * 1024} },
1663 { { }, 0x0c, {0x000000, 512 * 1024} },
1664 { { }, 0x0d, {0x000000, 1024 * 1024} },
1665 { { }, 0x0e, {0x000000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001666
1667 /* all, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001668 { { }, 0x07, {0x000000, 4096 * 1024} },
1669 { { }, 0x0f, {0x000000, 4096 * 1024} },
1670 { { }, 0x17, {0x000000, 4096 * 1024} },
1671 { { }, 0x1f, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001672
David Hendricks148a4bf2015-03-13 21:02:42 -07001673 { { }, 0x11, {0x3ff000, 4 * 1024} },
1674 { { }, 0x12, {0x3fe000, 8 * 1024} },
1675 { { }, 0x13, {0x3fc000, 16 * 1024} },
1676 { { }, 0x14, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1677 { { }, 0x15, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1678 { { }, 0x16, {0x3f8000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001679
David Hendricks148a4bf2015-03-13 21:02:42 -07001680 { { }, 0x19, {0x000000, 4 * 1024} },
1681 { { }, 0x1a, {0x000000, 8 * 1024} },
1682 { { }, 0x1b, {0x000000, 16 * 1024} },
1683 { { }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1684 { { }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1685 { { }, 0x1e, {0x000000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001686};
1687
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001688static struct wp_range_descriptor gd25q32_cmp1_ranges[] = {
Martin Roth563a1fe2017-04-18 14:26:27 -06001689 /* All, bp4 and bp3 => don't care */
1690 { { }, 0x00, {0x000000, 4096 * 1024} }, /* All */
1691 { { }, 0x08, {0x000000, 4096 * 1024} },
1692 { { }, 0x10, {0x000000, 4096 * 1024} },
1693 { { }, 0x18, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001694
David Hendricks148a4bf2015-03-13 21:02:42 -07001695 { { }, 0x01, {0x000000, 4032 * 1024} },
1696 { { }, 0x02, {0x000000, 3968 * 1024} },
1697 { { }, 0x03, {0x000000, 3840 * 1024} },
1698 { { }, 0x04, {0x000000, 3584 * 1024} },
1699 { { }, 0x05, {0x000000, 3 * 1024 * 1024} },
1700 { { }, 0x06, {0x000000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001701
David Hendricks148a4bf2015-03-13 21:02:42 -07001702 { { }, 0x09, {0x010000, 4032 * 1024} },
1703 { { }, 0x0a, {0x020000, 3968 * 1024} },
1704 { { }, 0x0b, {0x040000, 3840 * 1024} },
1705 { { }, 0x0c, {0x080000, 3584 * 1024} },
1706 { { }, 0x0d, {0x100000, 3 * 1024 * 1024} },
1707 { { }, 0x0e, {0x200000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001708
Martin Roth563a1fe2017-04-18 14:26:27 -06001709 /* None, bp4 and bp3 => don't care */
1710 { { }, 0x07, {0, 0} }, /* None */
1711 { { }, 0x0f, {0, 0} },
1712 { { }, 0x17, {0, 0} },
1713 { { }, 0x1f, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001714
David Hendricks148a4bf2015-03-13 21:02:42 -07001715 { { }, 0x11, {0x000000, 4092 * 1024} },
1716 { { }, 0x12, {0x000000, 4088 * 1024} },
1717 { { }, 0x13, {0x000000, 4080 * 1024} },
1718 { { }, 0x14, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1719 { { }, 0x15, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1720 { { }, 0x16, {0x000000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001721
David Hendricks148a4bf2015-03-13 21:02:42 -07001722 { { }, 0x19, {0x001000, 4092 * 1024} },
1723 { { }, 0x1a, {0x002000, 4088 * 1024} },
1724 { { }, 0x1b, {0x040000, 4080 * 1024} },
1725 { { }, 0x1c, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1726 { { }, 0x1d, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1727 { { }, 0x1e, {0x080000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001728};
1729
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001730static struct status_register_layout gd25q32_sr1 = {
David Hendricksaf3944a2014-07-28 18:37:40 -07001731 /* TODO: map second status register */
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001732 .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7
David Hendricksaf3944a2014-07-28 18:37:40 -07001733};
1734
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001735static struct wp_range_descriptor gd25q128_cmp0_ranges[] = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001736 /* none, bp4 and bp3 => don't care, others = 0 */
1737 { { .tb = 0 }, 0x00, {0, 0} },
1738 { { .tb = 0 }, 0x08, {0, 0} },
1739 { { .tb = 0 }, 0x10, {0, 0} },
1740 { { .tb = 0 }, 0x18, {0, 0} },
1741
1742 { { .tb = 0 }, 0x01, {0xfc0000, 256 * 1024} },
1743 { { .tb = 0 }, 0x02, {0xf80000, 512 * 1024} },
1744 { { .tb = 0 }, 0x03, {0xf00000, 1024 * 1024} },
1745 { { .tb = 0 }, 0x04, {0xe00000, 2048 * 1024} },
1746 { { .tb = 0 }, 0x05, {0xc00000, 4096 * 1024} },
1747 { { .tb = 0 }, 0x06, {0x800000, 8192 * 1024} },
1748
1749 { { .tb = 0 }, 0x09, {0x000000, 256 * 1024} },
1750 { { .tb = 0 }, 0x0a, {0x000000, 512 * 1024} },
1751 { { .tb = 0 }, 0x0b, {0x000000, 1024 * 1024} },
1752 { { .tb = 0 }, 0x0c, {0x000000, 2048 * 1024} },
1753 { { .tb = 0 }, 0x0d, {0x000000, 4096 * 1024} },
1754 { { .tb = 0 }, 0x0e, {0x000000, 8192 * 1024} },
1755
1756 /* all, bp4 and bp3 => don't care, others = 1 */
1757 { { .tb = 0 }, 0x07, {0x000000, 16384 * 1024} },
1758 { { .tb = 0 }, 0x0f, {0x000000, 16384 * 1024} },
1759 { { .tb = 0 }, 0x17, {0x000000, 16384 * 1024} },
1760 { { .tb = 0 }, 0x1f, {0x000000, 16384 * 1024} },
1761
1762 { { .tb = 0 }, 0x11, {0xfff000, 4 * 1024} },
1763 { { .tb = 0 }, 0x12, {0xffe000, 8 * 1024} },
1764 { { .tb = 0 }, 0x13, {0xffc000, 16 * 1024} },
1765 { { .tb = 0 }, 0x14, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1766 { { .tb = 0 }, 0x15, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1767
1768 { { .tb = 0 }, 0x19, {0x000000, 4 * 1024} },
1769 { { .tb = 0 }, 0x1a, {0x000000, 8 * 1024} },
1770 { { .tb = 0 }, 0x1b, {0x000000, 16 * 1024} },
1771 { { .tb = 0 }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1772 { { .tb = 0 }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1773 { { .tb = 0 }, 0x1e, {0x000000, 32 * 1024} },
1774};
1775
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001776static struct wp_range_descriptor gd25q128_cmp1_ranges[] = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001777 /* none, bp4 and bp3 => don't care, others = 0 */
1778 { { .tb = 1 }, 0x00, {0x000000, 16384 * 1024} },
1779 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1780 { { .tb = 1 }, 0x10, {0x000000, 16384 * 1024} },
1781 { { .tb = 1 }, 0x18, {0x000000, 16384 * 1024} },
1782
1783 { { .tb = 1 }, 0x01, {0x000000, 16128 * 1024} },
1784 { { .tb = 1 }, 0x02, {0x000000, 15872 * 1024} },
1785 { { .tb = 1 }, 0x03, {0x000000, 15360 * 1024} },
1786 { { .tb = 1 }, 0x04, {0x000000, 14336 * 1024} },
1787 { { .tb = 1 }, 0x05, {0x000000, 12288 * 1024} },
1788 { { .tb = 1 }, 0x06, {0x000000, 8192 * 1024} },
1789
1790 { { .tb = 1 }, 0x09, {0x000000, 16128 * 1024} },
1791 { { .tb = 1 }, 0x0a, {0x000000, 15872 * 1024} },
1792 { { .tb = 1 }, 0x0b, {0x000000, 15360 * 1024} },
1793 { { .tb = 1 }, 0x0c, {0x000000, 14336 * 1024} },
1794 { { .tb = 1 }, 0x0d, {0x000000, 12288 * 1024} },
1795 { { .tb = 1 }, 0x0e, {0x000000, 8192 * 1024} },
1796
1797 /* none, bp4 and bp3 => don't care, others = 1 */
1798 { { .tb = 1 }, 0x07, {0x000000, 16384 * 1024} },
1799 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1800 { { .tb = 1 }, 0x0f, {0x000000, 16384 * 1024} },
1801 { { .tb = 1 }, 0x17, {0x000000, 16384 * 1024} },
1802 { { .tb = 1 }, 0x1f, {0x000000, 16384 * 1024} },
1803
1804 { { .tb = 1 }, 0x11, {0x000000, 16380 * 1024} },
1805 { { .tb = 1 }, 0x12, {0x000000, 16376 * 1024} },
1806 { { .tb = 1 }, 0x13, {0x000000, 16368 * 1024} },
1807 { { .tb = 1 }, 0x14, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1808 { { .tb = 1 }, 0x15, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1809
1810 { { .tb = 1 }, 0x19, {0x001000, 16380 * 1024} },
1811 { { .tb = 1 }, 0x1a, {0x002000, 16376 * 1024} },
1812 { { .tb = 1 }, 0x1b, {0x004000, 16368 * 1024} },
1813 { { .tb = 1 }, 0x1c, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1814 { { .tb = 1 }, 0x1d, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1815 { { .tb = 1 }, 0x1e, {0x008000, 16352 * 1024} },
1816};
1817
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001818static struct status_register_layout gd25q128_sr1 = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001819 /* TODO: map second and third status registers */
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001820 .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001821};
1822
David Hendricks83541d32014-07-15 20:58:21 -07001823/* FIXME: MX25L6406 has same ID as MX25L6405D */
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001824static struct wp_range_descriptor mx25l6406e_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001825 { { }, 0, {0, 0} }, /* none */
1826 { { }, 0x1, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1827 { { }, 0x2, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
1828 { { }, 0x3, {0x7a0000, 64 * 8 * 1024} }, /* blocks 120-127 */
1829 { { }, 0x4, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1830 { { }, 0x5, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1831 { { }, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricks83541d32014-07-15 20:58:21 -07001832
David Hendricks148a4bf2015-03-13 21:02:42 -07001833 { { }, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
1834 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1835 { { }, 0x9, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1836 { { }, 0xa, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
1837 { { }, 0xb, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
1838 { { }, 0xc, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
1839 { { }, 0xd, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
1840 { { }, 0xe, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
1841 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricks83541d32014-07-15 20:58:21 -07001842};
1843
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001844static struct status_register_layout mx25l6406e_sr1 = {
1845 .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7
David Hendricks83541d32014-07-15 20:58:21 -07001846};
David Hendrickse0512a72014-07-15 20:30:47 -07001847
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001848static struct wp_range_descriptor mx25l6495f_tb0_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001849 { { }, 0, {0, 0} }, /* none */
1850 { { }, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
1851 { { }, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1852 { { }, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
David Hendricksc3496092014-11-13 17:20:55 -08001853
David Hendricks148a4bf2015-03-13 21:02:42 -07001854 { { }, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
1855 { { }, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1856 { { }, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1857 { { }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
1858 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1859 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
1860 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
1861 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
1862 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
1863 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
1864 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
1865 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08001866};
1867
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001868static struct wp_range_descriptor mx25l6495f_tb1_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001869 { { }, 0, {0, 0} }, /* none */
1870 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
1871 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
1872 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
1873 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
1874 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
1875 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
1876 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1877 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1878 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
1879 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
1880 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
1881 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
1882 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
1883 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
1884 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08001885};
1886
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001887static struct status_register_layout mx25l6495f_sr1 = {
1888 .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7
David Hendricksc3496092014-11-13 17:20:55 -08001889};
1890
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001891static struct wp_range_descriptor mx25l25635f_tb0_ranges[] = {
Vic Yang848bfd12018-03-23 10:24:07 -07001892 { { }, 0, {0, 0} }, /* none */
1893 { { }, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* block 511 */
1894 { { }, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* blocks 510-511 */
1895 { { }, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* blocks 508-511 */
1896 { { }, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* blocks 504-511 */
1897 { { }, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* blocks 496-511 */
1898 { { }, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* blocks 480-511 */
1899 { { }, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* blocks 448-511 */
1900 { { }, 0x8, {0x1800000, 64 * 128 * 1024} }, /* blocks 384-511 */
1901 { { }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* blocks 256-511 */
1902 { { }, 0xa, {0x0000000, 64 * 512 * 1024} }, /* all */
1903 { { }, 0xb, {0x0000000, 64 * 512 * 1024} }, /* all */
1904 { { }, 0xc, {0x0000000, 64 * 512 * 1024} }, /* all */
1905 { { }, 0xd, {0x0000000, 64 * 512 * 1024} }, /* all */
1906 { { }, 0xe, {0x0000000, 64 * 512 * 1024} }, /* all */
1907 { { }, 0xf, {0x0000000, 64 * 512 * 1024} }, /* all */
1908};
1909
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001910static struct wp_range_descriptor mx25l25635f_tb1_ranges[] = {
Vic Yang848bfd12018-03-23 10:24:07 -07001911 { { }, 0, {0, 0} }, /* none */
1912 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
1913 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
1914 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
1915 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
1916 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
1917 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
1918 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1919 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
1920 { { }, 0x9, {0x000000, 64 * 256 * 1024} }, /* blocks 0-255 */
1921 { { }, 0xa, {0x000000, 64 * 512 * 1024} }, /* all */
1922 { { }, 0xb, {0x000000, 64 * 512 * 1024} }, /* all */
1923 { { }, 0xc, {0x000000, 64 * 512 * 1024} }, /* all */
1924 { { }, 0xd, {0x000000, 64 * 512 * 1024} }, /* all */
1925 { { }, 0xe, {0x000000, 64 * 512 * 1024} }, /* all */
1926 { { }, 0xf, {0x000000, 64 * 512 * 1024} }, /* all */
1927};
1928
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001929static struct status_register_layout mx25l25635f_sr1 = {
1930 .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7
Vic Yang848bfd12018-03-23 10:24:07 -07001931};
1932
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001933static struct wp_range_descriptor s25fs128s_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001934 { { .tb = 1 }, 0, {0, 0} }, /* none */
1935 { { .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* lower 64th */
1936 { { .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* lower 32nd */
1937 { { .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* lower 16th */
1938 { { .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* lower 8th */
1939 { { .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* lower 4th */
1940 { { .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* lower half */
1941 { { .tb = 1 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08001942
David Hendricks148a4bf2015-03-13 21:02:42 -07001943 { { .tb = 0 }, 0, {0, 0} }, /* none */
1944 { { .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* upper 64th */
1945 { { .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* upper 32nd */
1946 { { .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* upper 16th */
1947 { { .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* upper 8th */
1948 { { .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* upper 4th */
1949 { { .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* upper half */
1950 { { .tb = 0 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08001951};
1952
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001953static struct status_register_layout s25fs128s_sr1 = {
1954 .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7
David Hendricksa9884852014-12-11 15:31:12 -08001955};
1956
David Hendricksc694bb82015-02-25 14:52:17 -08001957
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001958static struct wp_range_descriptor s25fl256s_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001959 { { .tb = 1 }, 0, {0, 0} }, /* none */
1960 { { .tb = 1 }, 0x1, {0x000000, 512 * 1024} }, /* lower 64th */
1961 { { .tb = 1 }, 0x2, {0x000000, 1024 * 1024} }, /* lower 32nd */
1962 { { .tb = 1 }, 0x3, {0x000000, 2048 * 1024} }, /* lower 16th */
1963 { { .tb = 1 }, 0x4, {0x000000, 4096 * 1024} }, /* lower 8th */
1964 { { .tb = 1 }, 0x5, {0x000000, 8192 * 1024} }, /* lower 4th */
1965 { { .tb = 1 }, 0x6, {0x000000, 16384 * 1024} }, /* lower half */
1966 { { .tb = 1 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
1967
1968 { { .tb = 0 }, 0, {0, 0} }, /* none */
1969 { { .tb = 0 }, 0x1, {0x1f80000, 512 * 1024} }, /* upper 64th */
1970 { { .tb = 0 }, 0x2, {0x1f00000, 1024 * 1024} }, /* upper 32nd */
1971 { { .tb = 0 }, 0x3, {0x1e00000, 2048 * 1024} }, /* upper 16th */
1972 { { .tb = 0 }, 0x4, {0x1c00000, 4096 * 1024} }, /* upper 8th */
1973 { { .tb = 0 }, 0x5, {0x1800000, 8192 * 1024} }, /* upper 4th */
1974 { { .tb = 0 }, 0x6, {0x1000000, 16384 * 1024} }, /* upper half */
1975 { { .tb = 0 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
David Hendricksc694bb82015-02-25 14:52:17 -08001976};
1977
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001978static struct status_register_layout s25fl256s_sr1 = {
1979 .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7
David Hendricksc694bb82015-02-25 14:52:17 -08001980};
1981
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001982static int get_sr1_layout(
1983 const struct flashctx *flash, struct status_register_layout *sr1)
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10001984{
1985 switch (flash->chip->manufacture_id) {
1986 case GIGADEVICE_ID:
1987 switch(flash->chip->model_id) {
1988
1989 case GIGADEVICE_GD25Q32:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001990 *sr1 = gd25q32_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10001991 return 0;
1992 case GIGADEVICE_GD25LQ128CD:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001993 *sr1 = gd25q128_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10001994 return 0;
1995 }
1996 break;
1997 case MACRONIX_ID:
1998 switch (flash->chip->model_id) {
1999 case MACRONIX_MX25L6405:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002000 *sr1 = mx25l6406e_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002001 return 0;
2002 case MACRONIX_MX25L6495F:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002003 *sr1 = mx25l6495f_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002004 return 0;
2005 case MACRONIX_MX25L25635F:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002006 *sr1 = mx25l25635f_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002007 return 0;
2008 }
2009 break;
2010 case SPANSION_ID:
2011 switch (flash->chip->model_id) {
2012 case SPANSION_S25FS128S_L:
2013 case SPANSION_S25FS128S_S:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002014 *sr1 = s25fs128s_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002015 return 0;
2016 case SPANSION_S25FL256S_UL:
2017 case SPANSION_S25FL256S_US:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002018 *sr1 = s25fl256s_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002019 return 0;
2020 }
2021 break;
2022 }
2023
2024 return 1;
2025}
2026
David Hendrickse0512a72014-07-15 20:30:47 -07002027/* Given a flash chip, this function returns its writeprotect info. */
Nikolai Artemiev9daffd92021-04-06 16:54:46 +10002028static int range_table(const struct flashctx *flash,
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002029 struct wp_range_descriptor **descrs,
David Hendrickse0512a72014-07-15 20:30:47 -07002030 int *num_entries)
2031{
David Hendrickse0512a72014-07-15 20:30:47 -07002032 *num_entries = 0;
2033
Patrick Georgif3fa2992017-02-02 16:24:44 +01002034 switch (flash->chip->manufacture_id) {
Nikolai Artemiev4b50b5a2021-04-06 16:52:34 +10002035 case AMIC_ID_NOPREFIX:
2036 switch(flash->chip->model_id) {
2037 case AMIC_A25L040:
2038 *descrs = a25l040_ranges;
2039 *num_entries = ARRAY_SIZE(a25l040_ranges);
2040 break;
2041 default:
2042 msg_cerr("%s() %d: AMIC flash chip mismatch"
2043 " (0x%04x), aborting\n", __func__, __LINE__,
2044 flash->chip->model_id);
2045 return -1;
2046 }
2047 break;
2048 case ATMEL_ID:
2049 switch(flash->chip->model_id) {
2050 case ATMEL_AT25SF128A:
2051 case ATMEL_AT25SL128A:
2052 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2053 /* CMP == 1 */
2054 *descrs = w25rq128_cmp1_ranges;
2055 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
2056 } else {
2057 /* CMP == 0 */
2058 *descrs = w25rq128_cmp0_ranges;
2059 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
2060 }
2061 break;
2062 default:
2063 msg_cerr("%s() %d: Atmel flash chip mismatch"
2064 " (0x%04x), aborting\n", __func__, __LINE__,
2065 flash->chip->model_id);
2066 return -1;
2067 }
2068 break;
Nikolai Artemiev06afe3e2021-04-06 16:40:29 +10002069 case WINBOND_NEX_ID:
2070 switch(flash->chip->model_id) {
2071 case WINBOND_NEX_W25X10:
2072 *descrs = w25x10_ranges;
2073 *num_entries = ARRAY_SIZE(w25x10_ranges);
2074 break;
2075 case WINBOND_NEX_W25X20:
2076 *descrs = w25x20_ranges;
2077 *num_entries = ARRAY_SIZE(w25x20_ranges);
2078 break;
2079 case WINBOND_NEX_W25X40:
2080 *descrs = w25x40_ranges;
2081 *num_entries = ARRAY_SIZE(w25x40_ranges);
2082 break;
2083 case WINBOND_NEX_W25X80:
2084 *descrs = w25x80_ranges;
2085 *num_entries = ARRAY_SIZE(w25x80_ranges);
2086 break;
2087 case WINBOND_NEX_W25Q80_V:
2088 *descrs = w25q80_ranges;
2089 *num_entries = ARRAY_SIZE(w25q80_ranges);
2090 break;
2091 case WINBOND_NEX_W25Q16_V:
2092 *descrs = w25q16_ranges;
2093 *num_entries = ARRAY_SIZE(w25q16_ranges);
2094 break;
2095 case WINBOND_NEX_W25Q32_V:
2096 case WINBOND_NEX_W25Q32_W:
2097 case WINBOND_NEX_W25Q32JW:
2098 *descrs = w25q32_ranges;
2099 *num_entries = ARRAY_SIZE(w25q32_ranges);
2100 break;
2101 case WINBOND_NEX_W25Q64_V:
2102 case WINBOND_NEX_W25Q64_W:
2103 *descrs = w25q64_ranges;
2104 *num_entries = ARRAY_SIZE(w25q64_ranges);
2105 break;
2106 case WINBOND_NEX_W25Q128_DTR:
2107 case WINBOND_NEX_W25Q128_V_M:
2108 case WINBOND_NEX_W25Q128_V:
2109 case WINBOND_NEX_W25Q128_W:
2110 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2111 /* CMP == 1 */
2112 *descrs = w25rq128_cmp1_ranges;
2113 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
2114 } else {
2115 /* CMP == 0 */
2116 *descrs = w25rq128_cmp0_ranges;
2117 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
2118 }
2119 break;
2120 case WINBOND_NEX_W25Q256_V:
2121 case WINBOND_NEX_W25Q256JV_M:
2122 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2123 /* CMP == 1 */
2124 *descrs = w25rq256_cmp1_ranges;
2125 *num_entries = ARRAY_SIZE(w25rq256_cmp1_ranges);
2126 } else {
2127 /* CMP == 0 */
2128 *descrs = w25rq256_cmp0_ranges;
2129 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
2130 }
2131 break;
2132 default:
2133 msg_cerr("%s() %d: WINBOND flash chip mismatch (0x%04x)"
2134 ", aborting\n", __func__, __LINE__,
2135 flash->chip->model_id);
2136 return -1;
2137 }
2138 break;
2139
Nikolai Artemiev12a84fa2021-04-06 16:41:56 +10002140 case EON_ID_NOPREFIX:
2141 switch (flash->chip->model_id) {
2142 case EON_EN25F40:
2143 *descrs = en25f40_ranges;
2144 *num_entries = ARRAY_SIZE(en25f40_ranges);
2145 break;
2146 case EON_EN25Q40:
2147 *descrs = en25q40_ranges;
2148 *num_entries = ARRAY_SIZE(en25q40_ranges);
2149 break;
2150 case EON_EN25Q80:
2151 *descrs = en25q80_ranges;
2152 *num_entries = ARRAY_SIZE(en25q80_ranges);
2153 break;
2154 case EON_EN25Q32:
2155 *descrs = en25q32_ranges;
2156 *num_entries = ARRAY_SIZE(en25q32_ranges);
2157 break;
2158 case EON_EN25Q64:
2159 *descrs = en25q64_ranges;
2160 *num_entries = ARRAY_SIZE(en25q64_ranges);
2161 break;
2162 case EON_EN25Q128:
2163 *descrs = en25q128_ranges;
2164 *num_entries = ARRAY_SIZE(en25q128_ranges);
2165 break;
2166 case EON_EN25QH128:
2167 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2168 /* CMP == 1 */
2169 *descrs = w25rq128_cmp1_ranges;
2170 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
2171 } else {
2172 /* CMP == 0 */
2173 *descrs = w25rq128_cmp0_ranges;
2174 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
2175 }
2176 break;
2177 case EON_EN25S64:
2178 *descrs = en25s64_ranges;
2179 *num_entries = ARRAY_SIZE(en25s64_ranges);
2180 break;
2181 default:
2182 msg_cerr("%s():%d: EON flash chip mismatch (0x%04x)"
2183 ", aborting\n", __func__, __LINE__,
2184 flash->chip->model_id);
2185 return -1;
2186 }
2187 break;
2188
David Hendricksaf3944a2014-07-28 18:37:40 -07002189 case GIGADEVICE_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002190 switch(flash->chip->model_id) {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002191
David Hendricksaf3944a2014-07-28 18:37:40 -07002192 case GIGADEVICE_GD25Q32: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002193 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002194
David Hendricksaf3944a2014-07-28 18:37:40 -07002195 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002196 *descrs = &gd25q32_cmp0_ranges[0];
David Hendricksaf3944a2014-07-28 18:37:40 -07002197 *num_entries = ARRAY_SIZE(gd25q32_cmp0_ranges);
2198 } else { /* CMP == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002199 *descrs = &gd25q32_cmp1_ranges[0];
David Hendricksaf3944a2014-07-28 18:37:40 -07002200 *num_entries = ARRAY_SIZE(gd25q32_cmp1_ranges);
2201 }
2202
2203 break;
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002204 }
Aaron Durbin6c957d72018-08-20 09:31:01 -06002205 case GIGADEVICE_GD25LQ128CD: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002206 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002207
2208 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002209 *descrs = &gd25q128_cmp0_ranges[0];
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002210 *num_entries = ARRAY_SIZE(gd25q128_cmp0_ranges);
2211 } else { /* CMP == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002212 *descrs = &gd25q128_cmp1_ranges[0];
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002213 *num_entries = ARRAY_SIZE(gd25q128_cmp1_ranges);
2214 }
2215
2216 break;
David Hendricksaf3944a2014-07-28 18:37:40 -07002217 }
Nikolai Artemievacada712021-04-06 16:50:04 +10002218 case GIGADEVICE_GD25LQ32:
2219 *descrs = w25q32_ranges;
2220 *num_entries = ARRAY_SIZE(w25q32_ranges);
2221 break;
2222 case GIGADEVICE_GD25Q40:
2223 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2224 /* CMP == 1 */
2225 *descrs = gd25q40_cmp1_ranges;
2226 *num_entries = ARRAY_SIZE(gd25q40_cmp1_ranges);
2227 } else {
2228 *descrs = gd25q40_cmp0_ranges;
2229 *num_entries = ARRAY_SIZE(gd25q40_cmp0_ranges);
2230 }
2231 break;
2232 case GIGADEVICE_GD25Q64:
2233 case GIGADEVICE_GD25LQ64:
2234 *descrs = gd25q64_ranges;
2235 *num_entries = ARRAY_SIZE(gd25q64_ranges);
2236 break;
2237 case GIGADEVICE_GD25Q128:
2238 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2239 /* CMP == 1 */
2240 *descrs = w25rq128_cmp1_ranges;
2241 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
2242 } else {
2243 /* CMP == 0 */
2244 *descrs = w25rq128_cmp0_ranges;
2245 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
2246 }
2247 break;
2248 case GIGADEVICE_GD25Q256D:
2249 *descrs = w25rq256_cmp0_ranges;
2250 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
2251 break;
David Hendricksaf3944a2014-07-28 18:37:40 -07002252 default:
2253 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
2254 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002255 flash->chip->model_id);
David Hendricksaf3944a2014-07-28 18:37:40 -07002256 return -1;
2257 }
2258 break;
David Hendricks83541d32014-07-15 20:58:21 -07002259 case MACRONIX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002260 switch (flash->chip->model_id) {
David Hendricks83541d32014-07-15 20:58:21 -07002261 case MACRONIX_MX25L6405:
2262 /* FIXME: MX25L64* chips have mixed capabilities and
2263 share IDs */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002264 *descrs = &mx25l6406e_ranges[0];
David Hendricks83541d32014-07-15 20:58:21 -07002265 *num_entries = ARRAY_SIZE(mx25l6406e_ranges);
2266 break;
David Hendricksc3496092014-11-13 17:20:55 -08002267 case MACRONIX_MX25L6495F: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002268 uint8_t cr = mx25l_read_config_register(flash);
David Hendricksc3496092014-11-13 17:20:55 -08002269
David Hendricksc3496092014-11-13 17:20:55 -08002270 if (!(cr & (1 << 3))) { /* T/B == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002271 *descrs = &mx25l6495f_tb0_ranges[0];
David Hendricksc3496092014-11-13 17:20:55 -08002272 *num_entries = ARRAY_SIZE(mx25l6495f_tb0_ranges);
2273 } else { /* T/B == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002274 *descrs = &mx25l6495f_tb1_ranges[0];
David Hendricksc3496092014-11-13 17:20:55 -08002275 *num_entries = ARRAY_SIZE(mx25l6495f_tb1_ranges);
2276 }
2277 break;
2278 }
Vic Yang848bfd12018-03-23 10:24:07 -07002279 case MACRONIX_MX25L25635F: {
2280 uint8_t cr = mx25l_read_config_register(flash);
2281
Vic Yang848bfd12018-03-23 10:24:07 -07002282 if (!(cr & (1 << 3))) { /* T/B == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002283 *descrs = &mx25l25635f_tb0_ranges[0];
Vic Yang848bfd12018-03-23 10:24:07 -07002284 *num_entries = ARRAY_SIZE(mx25l25635f_tb0_ranges);
2285 } else { /* T/B == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002286 *descrs = &mx25l25635f_tb1_ranges[0];
Vic Yang848bfd12018-03-23 10:24:07 -07002287 *num_entries = ARRAY_SIZE(mx25l25635f_tb1_ranges);
2288 }
2289 break;
Nikolai Artemiev0e560ae2021-04-06 16:45:00 +10002290 }
2291 case MACRONIX_MX25L1005:
2292 *descrs = mx25l1005_ranges;
2293 *num_entries = ARRAY_SIZE(mx25l1005_ranges);
2294 break;
2295 case MACRONIX_MX25L2005:
2296 *descrs = mx25l2005_ranges;
2297 *num_entries = ARRAY_SIZE(mx25l2005_ranges);
2298 break;
2299 case MACRONIX_MX25L4005:
2300 *descrs = mx25l4005_ranges;
2301 *num_entries = ARRAY_SIZE(mx25l4005_ranges);
2302 break;
2303 case MACRONIX_MX25L8005:
2304 *descrs = mx25l8005_ranges;
2305 *num_entries = ARRAY_SIZE(mx25l8005_ranges);
2306 break;
2307 case MACRONIX_MX25L1605:
2308 /* FIXME: MX25L1605 and MX25L1605D have different write
2309 * protection capabilities, but share IDs */
2310 *descrs = mx25l1605d_ranges;
2311 *num_entries = ARRAY_SIZE(mx25l1605d_ranges);
2312 break;
2313 case MACRONIX_MX25L3205:
2314 *descrs = mx25l3205d_ranges;
2315 *num_entries = ARRAY_SIZE(mx25l3205d_ranges);
2316 break;
2317 case MACRONIX_MX25U3235E:
2318 *descrs = mx25u3235e_ranges;
2319 *num_entries = ARRAY_SIZE(mx25u3235e_ranges);
2320 break;
2321 case MACRONIX_MX25U6435E:
2322 *descrs = mx25u6435e_ranges;
2323 *num_entries = ARRAY_SIZE(mx25u6435e_ranges);
2324 break;
2325 case MACRONIX_MX25U12835E: {
2326 uint8_t cr = mx25l_read_config_register(flash);
2327 if (cr & MX25U12835E_TB) { /* T/B == 1 */
2328 *descrs = mx25u12835e_tb1_ranges;
2329 *num_entries = ARRAY_SIZE(mx25u12835e_tb1_ranges);
2330 } else { /* T/B == 0 */
2331 *descrs = mx25u12835e_tb0_ranges;
2332 *num_entries = ARRAY_SIZE(mx25u12835e_tb0_ranges);
2333 }
2334 }
2335 break;
David Hendricks83541d32014-07-15 20:58:21 -07002336 default:
2337 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
2338 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002339 flash->chip->model_id);
David Hendricks83541d32014-07-15 20:58:21 -07002340 return -1;
2341 }
2342 break;
Nikolai Artemiev158b3702021-04-06 16:46:06 +10002343 case ST_ID:
2344 switch(flash->chip->model_id) {
2345 case ST_N25Q064__1E:
2346 case ST_N25Q064__3E:
2347 *descrs = n25q064_ranges;
2348 *num_entries = ARRAY_SIZE(n25q064_ranges);
2349 break;
2350 default:
2351 msg_cerr("%s() %d: Micron flash chip mismatch"
2352 " (0x%04x), aborting\n", __func__, __LINE__,
2353 flash->chip->model_id);
2354 return -1;
2355 }
2356 break;
David Hendricksa9884852014-12-11 15:31:12 -08002357 case SPANSION_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002358 switch (flash->chip->model_id) {
David Hendricksa9884852014-12-11 15:31:12 -08002359 case SPANSION_S25FS128S_L:
2360 case SPANSION_S25FS128S_S: {
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002361 *descrs = s25fs128s_ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -07002362 *num_entries = ARRAY_SIZE(s25fs128s_ranges);
David Hendricksa9884852014-12-11 15:31:12 -08002363 break;
2364 }
David Hendricksc694bb82015-02-25 14:52:17 -08002365 case SPANSION_S25FL256S_UL:
2366 case SPANSION_S25FL256S_US: {
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002367 *descrs = s25fl256s_ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -07002368 *num_entries = ARRAY_SIZE(s25fl256s_ranges);
David Hendricksc694bb82015-02-25 14:52:17 -08002369 break;
2370 }
David Hendricksa9884852014-12-11 15:31:12 -08002371 default:
2372 msg_cerr("%s():%d Spansion flash chip mismatch (0x%04x)"
Patrick Georgif3fa2992017-02-02 16:24:44 +01002373 ", aborting\n", __func__, __LINE__,
2374 flash->chip->model_id);
David Hendricksa9884852014-12-11 15:31:12 -08002375 return -1;
2376 }
2377 break;
David Hendrickse0512a72014-07-15 20:30:47 -07002378 default:
2379 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
Patrick Georgif3fa2992017-02-02 16:24:44 +01002380 __func__, flash->chip->manufacture_id);
David Hendrickse0512a72014-07-15 20:30:47 -07002381 return -1;
2382 }
2383
2384 return 0;
2385}
2386
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002387/* Determines if special s25f-specific functions need to be used to access a
2388 * given chip's modifier bits. Very much a hard-coded special case hack, but it
2389 * is also very easy to replace once a proper abstraction for accessing
2390 * specific modifier bits is added. */
2391static int use_s25f_modifier_bits(const struct flashctx *flash)
2392{
2393 bool model_match =
2394 flash->chip->model_id == SPANSION_S25FS128S_L ||
2395 flash->chip->model_id == SPANSION_S25FS128S_S ||
2396 flash->chip->model_id == SPANSION_S25FL256S_UL ||
2397 flash->chip->model_id == SPANSION_S25FL256S_US;
2398 return (flash->chip->manufacture_id == SPANSION_ID) && model_match;
2399}
2400
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002401static uint8_t generic_get_bp_mask(struct status_register_layout sr1)
Marco Chen9d5bddb2020-02-11 17:12:56 +08002402{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002403 return ((1 << (sr1.bp0_pos + sr1.bp_bits)) - 1) ^ \
2404 ((1 << sr1.bp0_pos) - 1);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002405}
2406
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002407static uint8_t generic_get_status_check_mask(struct status_register_layout sr1)
Marco Chen9d5bddb2020-02-11 17:12:56 +08002408{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002409 return generic_get_bp_mask(sr1) | 1 << sr1.srp_pos;
Marco Chen9d5bddb2020-02-11 17:12:56 +08002410}
2411
David Hendrickse0512a72014-07-15 20:30:47 -07002412/* Given a [start, len], this function finds a block protect bit combination
2413 * (if possible) and sets the corresponding bits in "status". Remaining bits
2414 * are preserved. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002415static int generic_range_to_status(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002416 unsigned int start, unsigned int len,
Marco Chen9d5bddb2020-02-11 17:12:56 +08002417 uint8_t *status, uint8_t *check_mask)
David Hendrickse0512a72014-07-15 20:30:47 -07002418{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002419 struct status_register_layout sr1;
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002420 struct wp_range_descriptor *r;
David Hendrickse0512a72014-07-15 20:30:47 -07002421 int i, range_found = 0, num_entries;
2422 uint8_t bp_mask;
2423
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002424 if (get_sr1_layout(flash, &sr1))
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002425 return -1;
2426
Nikolai Artemiev9daffd92021-04-06 16:54:46 +10002427 if (range_table(flash, &r, &num_entries))
David Hendrickse0512a72014-07-15 20:30:47 -07002428 return -1;
2429
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002430 bp_mask = generic_get_bp_mask(sr1);
David Hendrickse0512a72014-07-15 20:30:47 -07002431
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002432 for (i = 0; i < num_entries; i++, r++) {
David Hendrickse0512a72014-07-15 20:30:47 -07002433 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
2434 start, len, r->range.start, r->range.len);
2435 if ((start == r->range.start) && (len == r->range.len)) {
2436 *status &= ~(bp_mask);
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002437 *status |= r->bp << (sr1.bp0_pos);
David Hendricks148a4bf2015-03-13 21:02:42 -07002438
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002439 if (use_s25f_modifier_bits(flash)) {
2440 if (s25f_set_modifier_bits(flash, &r->m) < 0) {
Edward O'Callaghan0b662c12021-01-22 00:30:24 +11002441 msg_cerr("error setting modifier bits for range.\n");
David Hendricks148a4bf2015-03-13 21:02:42 -07002442 return -1;
2443 }
2444 }
2445
David Hendrickse0512a72014-07-15 20:30:47 -07002446 range_found = 1;
2447 break;
2448 }
2449 }
2450
2451 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11002452 msg_cerr("%s: matching range not found\n", __func__);
David Hendrickse0512a72014-07-15 20:30:47 -07002453 return -1;
2454 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002455
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002456 *check_mask = generic_get_status_check_mask(sr1);
David Hendrickse0512a72014-07-15 20:30:47 -07002457 return 0;
2458}
2459
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002460static int generic_status_to_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002461 const uint8_t sr1, unsigned int *start, unsigned int *len)
2462{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002463 struct status_register_layout sr1_layout;
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002464 struct wp_range_descriptor *r;
Duncan Laurie04ca1172015-03-12 09:25:34 -07002465 int num_entries, i, status_found = 0;
David Hendrickse0512a72014-07-15 20:30:47 -07002466 uint8_t sr1_bp;
Edward O'Callaghan9c4c9a52019-12-04 18:18:01 +11002467 struct modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -07002468
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002469 if (get_sr1_layout(flash, &sr1_layout))
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002470 return -1;
2471
Nikolai Artemiev9daffd92021-04-06 16:54:46 +10002472 if (range_table(flash, &r, &num_entries))
David Hendrickse0512a72014-07-15 20:30:47 -07002473 return -1;
2474
David Hendricks148a4bf2015-03-13 21:02:42 -07002475 /* modifier bits may be compared more than once, so get them here */
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002476 if (use_s25f_modifier_bits(flash) && s25f_get_modifier_bits(flash, &m) < 0)
2477 return -1;
David Hendricks148a4bf2015-03-13 21:02:42 -07002478
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002479 sr1_bp = (sr1 >> sr1_layout.bp0_pos) & ((1 << sr1_layout.bp_bits) - 1);
David Hendrickse0512a72014-07-15 20:30:47 -07002480
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002481 for (i = 0; i < num_entries; i++, r++) {
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002482 if (use_s25f_modifier_bits(flash)) {
David Hendricks148a4bf2015-03-13 21:02:42 -07002483 if (memcmp(&m, &r->m, sizeof(m)))
2484 continue;
2485 }
David Hendrickse0512a72014-07-15 20:30:47 -07002486 msg_cspew("comparing 0x%02x 0x%02x\n", sr1_bp, r->bp);
2487 if (sr1_bp == r->bp) {
2488 *start = r->range.start;
2489 *len = r->range.len;
2490 status_found = 1;
2491 break;
2492 }
2493 }
2494
2495 if (!status_found) {
2496 msg_cerr("matching status not found\n");
2497 return -1;
2498 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002499
David Hendrickse0512a72014-07-15 20:30:47 -07002500 return 0;
2501}
2502
2503/* Given a [start, len], this function calls generic_range_to_status() to
2504 * convert it to flash-chip-specific range bits, then sets into status register.
2505 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002506static int generic_set_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002507 unsigned int start, unsigned int len)
2508{
Marco Chen9d5bddb2020-02-11 17:12:56 +08002509 uint8_t status, expected, check_mask;
David Hendrickse0512a72014-07-15 20:30:47 -07002510
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002511 status = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002512 msg_cdbg("%s: old status: 0x%02x\n", __func__, status);
2513
2514 expected = status; /* preserve non-bp bits */
Marco Chen9d5bddb2020-02-11 17:12:56 +08002515 if (generic_range_to_status(flash, start, len, &expected, &check_mask))
David Hendrickse0512a72014-07-15 20:30:47 -07002516 return -1;
2517
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002518 spi_write_status_register(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002519
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002520 status = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002521 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002522 if ((status & check_mask) != (expected & check_mask)) {
2523 msg_cerr("expected=0x%02x, but actual=0x%02x. check mask=0x%02x\n",
2524 expected, status, check_mask);
David Hendrickse0512a72014-07-15 20:30:47 -07002525 return 1;
2526 }
David Hendrickse0512a72014-07-15 20:30:47 -07002527 return 0;
2528}
2529
2530/* Set/clear the status regsiter write protect bit in SR1. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002531static int generic_set_srp0(const struct flashctx *flash, int enable)
David Hendrickse0512a72014-07-15 20:30:47 -07002532{
Marco Chen9d5bddb2020-02-11 17:12:56 +08002533 uint8_t status, expected, check_mask;
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002534 struct status_register_layout sr1;
David Hendrickse0512a72014-07-15 20:30:47 -07002535
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002536 if (get_sr1_layout(flash, &sr1))
David Hendrickse0512a72014-07-15 20:30:47 -07002537 return -1;
2538
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002539 expected = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002540 msg_cdbg("%s: old status: 0x%02x\n", __func__, expected);
2541
2542 if (enable)
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002543 expected |= 1 << sr1.srp_pos;
David Hendrickse0512a72014-07-15 20:30:47 -07002544 else
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002545 expected &= ~(1 << sr1.srp_pos);
David Hendrickse0512a72014-07-15 20:30:47 -07002546
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002547 spi_write_status_register(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002548
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002549 status = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002550 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002551
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002552 check_mask = generic_get_status_check_mask(sr1);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002553 msg_cdbg("%s: check mask: 0x%02x\n", __func__, check_mask);
2554 if ((status & check_mask) != (expected & check_mask)) {
2555 msg_cerr("expected=0x%02x, but actual=0x%02x. check mask=0x%02x\n",
2556 expected, status, check_mask);
David Hendrickse0512a72014-07-15 20:30:47 -07002557 return -1;
Marco Chen9d5bddb2020-02-11 17:12:56 +08002558 }
David Hendrickse0512a72014-07-15 20:30:47 -07002559
2560 return 0;
2561}
2562
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002563static int generic_enable_writeprotect(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002564 enum wp_mode wp_mode)
2565{
2566 int ret;
2567
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002568 if (wp_mode != WP_MODE_HARDWARE) {
David Hendrickse0512a72014-07-15 20:30:47 -07002569 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
2570 return 1;
2571 }
2572
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002573 ret = generic_set_srp0(flash, 1);
David Hendrickse0512a72014-07-15 20:30:47 -07002574 if (ret)
2575 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002576
David Hendrickse0512a72014-07-15 20:30:47 -07002577 return ret;
2578}
2579
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002580static int generic_disable_writeprotect(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002581{
2582 int ret;
2583
2584 ret = generic_set_srp0(flash, 0);
2585 if (ret)
2586 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002587
David Hendrickse0512a72014-07-15 20:30:47 -07002588 return ret;
2589}
2590
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002591static int generic_list_ranges(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002592{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002593 struct wp_range_descriptor *r;
David Hendrickse0512a72014-07-15 20:30:47 -07002594 int i, num_entries;
2595
Nikolai Artemiev9daffd92021-04-06 16:54:46 +10002596 if (range_table(flash, &r, &num_entries))
David Hendrickse0512a72014-07-15 20:30:47 -07002597 return -1;
2598
David Hendrickse0512a72014-07-15 20:30:47 -07002599 for (i = 0; i < num_entries; i++) {
2600 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
2601 r->range.start, r->range.len);
2602 r++;
2603 }
2604
2605 return 0;
2606}
2607
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002608static int wp_context_status(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002609{
2610 uint8_t sr1;
2611 unsigned int start, len;
2612 int ret = 0;
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002613 struct status_register_layout sr1_layout;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002614 int wp_en;
David Hendrickse0512a72014-07-15 20:30:47 -07002615
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002616 if (get_sr1_layout(flash, &sr1_layout))
David Hendrickse0512a72014-07-15 20:30:47 -07002617 return -1;
2618
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002619 sr1 = spi_read_status_register(flash);
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002620 wp_en = (sr1 >> sr1_layout.srp_pos) & 1;
David Hendrickse0512a72014-07-15 20:30:47 -07002621
2622 msg_cinfo("WP: status: 0x%04x\n", sr1);
2623 msg_cinfo("WP: status.srp0: %x\n", wp_en);
2624 /* FIXME: SRP1 is not really generic, but we probably should print
2625 * it anyway to have consistent output. #legacycruft */
2626 msg_cinfo("WP: status.srp1: %x\n", 0);
2627 msg_cinfo("WP: write protect is %s.\n",
2628 wp_en ? "enabled" : "disabled");
2629
2630 msg_cinfo("WP: write protect range: ");
2631 if (generic_status_to_range(flash, sr1, &start, &len)) {
2632 msg_cinfo("(cannot resolve the range)\n");
2633 ret = -1;
2634 } else {
2635 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
2636 }
2637
2638 return ret;
2639}
2640
2641struct wp wp_generic = {
2642 .list_ranges = generic_list_ranges,
2643 .set_range = generic_set_range,
2644 .enable = generic_enable_writeprotect,
2645 .disable = generic_disable_writeprotect,
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002646 .wp_status = wp_context_status,
David Hendrickse0512a72014-07-15 20:30:47 -07002647};