blob: f4d59470a2db0f5335d88351109571f066a30946 [file] [log] [blame]
David Hendricksd1c55d72010-08-24 15:14:19 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
David Hendricksd1c55d72010-08-24 15:14:19 -070016 */
17
David Hendricksf7924d12010-06-10 21:26:44 -070018#include <stdlib.h>
19#include <string.h>
Edward O'Callaghanb4300ca2019-09-03 16:15:21 +100020#include <strings.h>
David Hendricksf7924d12010-06-10 21:26:44 -070021
22#include "flash.h"
23#include "flashchips.h"
24#include "chipdrivers.h"
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +080025#include "spi.h"
David Hendricks23cd7782010-08-25 12:42:38 -070026#include "writeprotect.h"
David Hendricksf7924d12010-06-10 21:26:44 -070027
David Hendricks1c09f802012-10-03 11:03:48 -070028/*
David Hendricksf7924d12010-06-10 21:26:44 -070029 * The following procedures rely on look-up tables to match the user-specified
30 * range with the chip's supported ranges. This turned out to be the most
31 * elegant approach since diferent flash chips use different levels of
32 * granularity and methods to determine protected ranges. In other words,
David Hendrickse0512a72014-07-15 20:30:47 -070033 * be stupid and simple since clever arithmetic will not work for many chips.
David Hendricksf7924d12010-06-10 21:26:44 -070034 */
35
36struct wp_range {
37 unsigned int start; /* starting address */
38 unsigned int len; /* len */
39};
40
41enum bit_state {
42 OFF = 0,
43 ON = 1,
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080044 X = -1 /* don't care. Must be bigger than max # of bp. */
David Hendricksf7924d12010-06-10 21:26:44 -070045};
46
David Hendrickse0512a72014-07-15 20:30:47 -070047/*
48 * Generic write-protection schema for 25-series SPI flash chips. This assumes
49 * there is a status register that contains one or more consecutive bits which
50 * determine which address range is protected.
51 */
52
53struct status_register_layout {
54 int bp0_pos; /* position of BP0 */
55 int bp_bits; /* number of block protect bits */
56 int srp_pos; /* position of status register protect enable bit */
57};
58
Edward O'Callaghan91b38272019-12-04 17:12:43 +110059/*
60 * The following ranges and functions are useful for representing the
61 * writeprotect schema in which there are typically 5 bits of
62 * relevant information stored in status register 1:
63 * m.sec: This bit indicates the units (sectors vs. blocks)
64 * m.tb: The top-bottom bit indicates if the affected range is at the top of
65 * the flash memory's address space or at the bottom.
66 * bp: Bitmask representing the number of affected sectors/blocks.
67 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +110068struct wp_range_descriptor {
Edward O'Callaghan9c4c9a52019-12-04 18:18:01 +110069 struct modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -070070 unsigned int bp; /* block protect bitfield */
71 struct wp_range range;
72};
73
Edward O'Callaghanc69f6b82019-12-05 16:49:21 +110074struct w25q_status {
75 /* this maps to register layout -- do not change ordering */
76 unsigned char busy : 1;
77 unsigned char wel : 1;
78 unsigned char bp0 : 1;
79 unsigned char bp1 : 1;
80 unsigned char bp2 : 1;
81 unsigned char tb : 1;
82 unsigned char sec : 1;
83 unsigned char srp0 : 1;
84} __attribute__ ((packed));
85
86/* Status register for large flash layouts with 4 BP bits */
87struct w25q_status_large {
88 unsigned char busy : 1;
89 unsigned char wel : 1;
90 unsigned char bp0 : 1;
91 unsigned char bp1 : 1;
92 unsigned char bp2 : 1;
93 unsigned char bp3 : 1;
94 unsigned char tb : 1;
95 unsigned char srp0 : 1;
96} __attribute__ ((packed));
97
98struct w25q_status_2 {
99 unsigned char srp1 : 1;
100 unsigned char qe : 1;
101 unsigned char rsvd : 6;
102} __attribute__ ((packed));
103
104int w25_range_to_status(const struct flashctx *flash,
105 unsigned int start, unsigned int len,
106 struct w25q_status *status);
107int w25_status_to_range(const struct flashctx *flash,
108 const struct w25q_status *status,
109 unsigned int *start, unsigned int *len);
110
David Hendrickse0512a72014-07-15 20:30:47 -0700111/*
David Hendrickse0512a72014-07-15 20:30:47 -0700112 * Mask to extract write-protect enable and range bits
113 * Status register 1:
114 * SRP0: bit 7
115 * range(BP2-BP0): bit 4-2
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800116 * range(BP3-BP0): bit 5-2 (large chips)
David Hendrickse0512a72014-07-15 20:30:47 -0700117 * Status register 2:
118 * SRP1: bit 1
119 */
120#define MASK_WP_AREA (0x9C)
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800121#define MASK_WP_AREA_LARGE (0x9C)
David Hendrickse0512a72014-07-15 20:30:47 -0700122#define MASK_WP2_AREA (0x01)
123
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000124static struct wp_range_descriptor en25f40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100125 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
126 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 504 * 1024} },
127 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 496 * 1024} },
128 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 480 * 1024} },
129 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 448 * 1024} },
130 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 384 * 1024} },
131 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 256 * 1024} },
132 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 512 * 1024} },
David Hendricks57566ed2010-08-16 18:24:45 -0700133};
134
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000135static struct wp_range_descriptor en25q40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100136 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
137 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 504 * 1024} },
138 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 496 * 1024} },
139 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 480 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700140
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100141 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 448 * 1024} },
142 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 384 * 1024} },
143 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
144 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700145};
146
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000147static struct wp_range_descriptor en25q80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100148 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
149 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 1016 * 1024} },
150 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 1008 * 1024} },
151 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 992 * 1024} },
152 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 960 * 1024} },
153 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 896 * 1024} },
154 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 768 * 1024} },
155 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 1024 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700156};
157
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000158static struct wp_range_descriptor en25q32_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100159 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
160 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 4032 * 1024} },
161 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 3968 * 1024} },
162 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 3840 * 1024} },
163 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 3584 * 1024} },
164 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 3072 * 1024} },
165 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 2048 * 1024} },
166 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700167
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100168 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
169 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 4032 * 1024} },
170 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 3968 * 1024} },
171 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 3840 * 1024} },
172 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 3584 * 1024} },
173 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 3072 * 1024} },
174 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 2048 * 1024} },
175 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700176};
177
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000178static struct wp_range_descriptor en25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100179 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
180 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 8128 * 1024} },
181 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 8064 * 1024} },
182 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 7936 * 1024} },
183 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 7680 * 1024} },
184 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 7168 * 1024} },
185 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 6144 * 1024} },
186 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 8192 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700187
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100188 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
189 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 8128 * 1024} },
190 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 8064 * 1024} },
191 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 7936 * 1024} },
192 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 7680 * 1024} },
193 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 7168 * 1024} },
194 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 6144 * 1024} },
195 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 8192 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700196};
197
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000198static struct wp_range_descriptor en25q128_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100199 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
200 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 16320 * 1024} },
201 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 16256 * 1024} },
202 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 16128 * 1024} },
203 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 15872 * 1024} },
204 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 15360 * 1024} },
205 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 14336 * 1024} },
206 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 16384 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700207
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100208 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
209 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 16320 * 1024} },
210 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 16256 * 1024} },
211 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 16128 * 1024} },
212 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 15872 * 1024} },
213 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 15360 * 1024} },
214 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 14336 * 1024} },
215 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 16384 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700216};
217
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000218static struct wp_range_descriptor en25s64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100219 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
220 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 8064 * 1024} },
221 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 7936 * 1024} },
222 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 7680 * 1024} },
223 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 7168 * 1024} },
224 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 6144 * 1024} },
225 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 4096 * 1024} },
226 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 8192 * 1024} },
Marc Jonesb2f90022014-04-29 17:37:23 -0600227
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100228 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
229 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x7e0000, 128 * 1024} },
230 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x7c0000, 256 * 1024} },
231 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x780000, 512 * 1024} },
232 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x700000, 1024 * 1024} },
233 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x600000, 2048 * 1024} },
234 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x400000, 4096 * 1024} },
235 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 8192 * 1024} },
Marc Jonesb2f90022014-04-29 17:37:23 -0600236};
237
David Hendricksf8f00c72011-02-01 12:39:46 -0800238/* mx25l1005 ranges also work for the mx25l1005c */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100239static struct wp_range_descriptor mx25l1005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100240 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
241 { .m = { .sec = X, .tb = X }, 0x1, {0x010000, 64 * 1024} },
242 { .m = { .sec = X, .tb = X }, 0x2, {0x000000, 128 * 1024} },
243 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 128 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800244};
245
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100246static struct wp_range_descriptor mx25l2005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100247 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
248 { .m = { .sec = X, .tb = X }, 0x1, {0x030000, 64 * 1024} },
249 { .m = { .sec = X, .tb = X }, 0x2, {0x020000, 128 * 1024} },
250 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 256 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800251};
252
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100253static struct wp_range_descriptor mx25l4005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100254 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
255 { .m = { .sec = X, .tb = X }, 0x1, {0x070000, 64 * 1 * 1024} }, /* block 7 */
256 { .m = { .sec = X, .tb = X }, 0x2, {0x060000, 64 * 2 * 1024} }, /* blocks 6-7 */
257 { .m = { .sec = X, .tb = X }, 0x3, {0x040000, 64 * 4 * 1024} }, /* blocks 4-7 */
258 { .m = { .sec = X, .tb = X }, 0x4, {0x000000, 512 * 1024} },
259 { .m = { .sec = X, .tb = X }, 0x5, {0x000000, 512 * 1024} },
260 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 512 * 1024} },
261 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 512 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800262};
263
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100264static struct wp_range_descriptor mx25l8005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100265 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
266 { .m = { .sec = X, .tb = X }, 0x1, {0x0f0000, 64 * 1 * 1024} }, /* block 15 */
267 { .m = { .sec = X, .tb = X }, 0x2, {0x0e0000, 64 * 2 * 1024} }, /* blocks 14-15 */
268 { .m = { .sec = X, .tb = X }, 0x3, {0x0c0000, 64 * 4 * 1024} }, /* blocks 12-15 */
269 { .m = { .sec = X, .tb = X }, 0x4, {0x080000, 64 * 8 * 1024} }, /* blocks 8-15 */
270 { .m = { .sec = X, .tb = X }, 0x5, {0x000000, 1024 * 1024} },
271 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
272 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800273};
274
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100275static struct wp_range_descriptor mx25l1605d_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100276 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
277 { .m = { .sec = X, .tb = 0 }, 0x1, {0x1f0000, 64 * 1 * 1024} }, /* block 31 */
278 { .m = { .sec = X, .tb = 0 }, 0x2, {0x1e0000, 64 * 2 * 1024} }, /* blocks 30-31 */
279 { .m = { .sec = X, .tb = 0 }, 0x3, {0x1c0000, 64 * 4 * 1024} }, /* blocks 28-31 */
280 { .m = { .sec = X, .tb = 0 }, 0x4, {0x180000, 64 * 8 * 1024} }, /* blocks 24-31 */
281 { .m = { .sec = X, .tb = 0 }, 0x5, {0x100000, 64 * 16 * 1024} }, /* blocks 16-31 */
282 { .m = { .sec = X, .tb = 0 }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
283 { .m = { .sec = X, .tb = 0 }, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
David Hendricksf8f00c72011-02-01 12:39:46 -0800284
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100285 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 2048 * 1024} },
286 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
287 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
288 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 64 * 24 * 1024} }, /* blocks 0-23 */
289 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 64 * 28 * 1024} }, /* blocks 0-27 */
290 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 64 * 30 * 1024} }, /* blocks 0-29 */
291 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 64 * 31 * 1024} }, /* blocks 0-30 */
292 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
David Hendricksf8f00c72011-02-01 12:39:46 -0800293};
294
295/* FIXME: Is there an mx25l3205 (without a trailing letter)? */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100296static struct wp_range_descriptor mx25l3205d_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100297 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
298 { .m = { .sec = X, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
299 { .m = { .sec = X, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
300 { .m = { .sec = X, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
301 { .m = { .sec = X, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
302 { .m = { .sec = X, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
303 { .m = { .sec = X, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
304 { .m = { .sec = X, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksac72e362010-08-16 18:20:03 -0700305
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100306 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 4096 * 1024} },
307 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
308 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 3072 * 1024} },
309 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 3584 * 1024} },
310 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 3840 * 1024} },
311 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 3968 * 1024} },
312 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 4032 * 1024} },
313 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksac72e362010-08-16 18:20:03 -0700314};
315
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100316static struct wp_range_descriptor mx25u3235e_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100317 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
318 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
319 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
320 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
321 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
322 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
323 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
324 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
Vincent Palatin87e092a2013-02-28 15:46:14 -0800325
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100326 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 4096 * 1024} },
327 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
328 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 3072 * 1024} },
329 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 3584 * 1024} },
330 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 3840 * 1024} },
331 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 3968 * 1024} },
332 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4032 * 1024} },
333 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
Vincent Palatin87e092a2013-02-28 15:46:14 -0800334};
335
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100336static struct wp_range_descriptor mx25u6435e_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100337 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
338 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7f0000, 1 * 64 * 1024} }, /* block 127 */
339 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
340 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
341 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
342 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
343 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
344 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
Jongpil66a96492014-08-14 17:59:06 +0900345
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100346 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
347 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 96 * 64 * 1024} }, /* blocks 0-95 */
348 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 112 * 64 * 1024} }, /* blocks 0-111 */
349 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 120 * 64 * 1024} }, /* blocks 0-119 */
350 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 124 * 64 * 1024} }, /* blocks 0-123 */
351 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 126 * 64 * 1024} }, /* blocks 0-125 */
352 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 127 * 64 * 1024} }, /* blocks 0-126 */
353 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
Jongpil66a96492014-08-14 17:59:06 +0900354};
355
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600356#define MX25U12835E_TB (1 << 3)
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100357static struct wp_range_descriptor mx25u12835e_tb0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100358 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
359 { .m = { .sec = 0, .tb = 0 }, 0x1, {0xff0000, 1 * 64 * 1024} }, /* block 255 */
360 { .m = { .sec = 0, .tb = 0 }, 0x2, {0xfe0000, 2 * 64 * 1024} }, /* blocks 254-255 */
361 { .m = { .sec = 0, .tb = 0 }, 0x3, {0xfc0000, 4 * 64 * 1024} }, /* blocks 252-255 */
362 { .m = { .sec = 0, .tb = 0 }, 0x4, {0xf80000, 8 * 64 * 1024} }, /* blocks 248-255 */
363 { .m = { .sec = 0, .tb = 0 }, 0x5, {0xf00000, 16 * 64 * 1024} }, /* blocks 240-255 */
364 { .m = { .sec = 0, .tb = 0 }, 0x6, {0xe00000, 32 * 64 * 1024} }, /* blocks 224-255 */
365 { .m = { .sec = 0, .tb = 0 }, 0x7, {0xc00000, 64 * 64 * 1024} }, /* blocks 192-255 */
366 { .m = { .sec = 0, .tb = 0 }, 0x8, {0x800000, 128 * 64 * 1024} }, /* blocks 128-255 */
367 { .m = { .sec = 0, .tb = 0 }, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
368 { .m = { .sec = 0, .tb = 0 }, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
369 { .m = { .sec = 0, .tb = 0 }, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
370 { .m = { .sec = 0, .tb = 0 }, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
371 { .m = { .sec = 0, .tb = 0 }, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
372 { .m = { .sec = 0, .tb = 0 }, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
373 { .m = { .sec = 0, .tb = 0 }, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600374};
Alex Lu831c6092017-11-02 23:19:34 -0700375
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100376static struct wp_range_descriptor mx25u12835e_tb1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100377 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 1 * 64 * 1024} }, /* block 0 */
378 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
379 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
380 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
381 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
382 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
383 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
384 { .m = { .sec = 0, .tb = 1 }, 0x8, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
385 { .m = { .sec = 0, .tb = 1 }, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
386 { .m = { .sec = 0, .tb = 1 }, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
387 { .m = { .sec = 0, .tb = 1 }, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
388 { .m = { .sec = 0, .tb = 1 }, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
389 { .m = { .sec = 0, .tb = 1 }, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
390 { .m = { .sec = 0, .tb = 1 }, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
391 { .m = { .sec = 0, .tb = 1 }, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Alex Lu831c6092017-11-02 23:19:34 -0700392};
393
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100394static struct wp_range_descriptor n25q064_ranges[] = {
David Hendricksfe9123b2015-04-21 13:18:31 -0700395 /*
396 * Note: For N25Q064, sec (usually in bit position 6) is called BP3
397 * (block protect bit 3). It is only useful when all blocks are to
398 * be write-protected.
399 */
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100400 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
David Hendricksbfa624b2012-07-24 12:47:59 -0700401
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100402 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7f0000, 64 * 1024} }, /* block 127 */
403 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
404 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
405 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
406 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
407 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
408 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700409
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100410 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} }, /* block 0 */
411 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
412 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
413 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
414 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
415 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
416 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700417
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100418 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 128 * 64 * 1024} }, /* all */
419 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 128 * 64 * 1024} }, /* all */
420 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 128 * 64 * 1024} }, /* all */
421 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 128 * 64 * 1024} }, /* all */
422 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 128 * 64 * 1024} }, /* all */
423 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 128 * 64 * 1024} }, /* all */
424 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 128 * 64 * 1024} }, /* all */
425 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 128 * 64 * 1024} }, /* all */
David Hendricksbfa624b2012-07-24 12:47:59 -0700426};
427
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100428static struct wp_range_descriptor w25q16_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100429 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
430 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x1f0000, 64 * 1024} },
431 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x1e0000, 128 * 1024} },
432 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x1c0000, 256 * 1024} },
433 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x180000, 512 * 1024} },
434 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x100000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700435
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100436 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
437 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
438 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
439 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
440 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 1024 * 1024} },
441 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 2048 * 1024} },
442 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700443
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100444 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x1ff000, 4 * 1024} },
445 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x1fe000, 8 * 1024} },
446 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x1fc000, 16 * 1024} },
447 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x1f8000, 32 * 1024} },
448 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x1f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700449
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100450 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
451 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
452 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
453 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
454 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700455};
456
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100457static struct wp_range_descriptor w25q32_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100458 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
459 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
460 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
461 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
462 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
463 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
464 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700465
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100466 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
467 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
468 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
469 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
470 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 1024 * 1024} },
471 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 2048 * 1024} },
472 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700473
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100474 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x3ff000, 4 * 1024} },
475 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x3fe000, 8 * 1024} },
476 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x3fc000, 16 * 1024} },
477 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x3f8000, 32 * 1024} },
478 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x3f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700479
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100480 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
481 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
482 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
483 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
484 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700485};
486
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100487static struct wp_range_descriptor w25q80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100488 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
489 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x0f0000, 64 * 1024} },
490 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x0e0000, 128 * 1024} },
491 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x0c0000, 256 * 1024} },
492 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x080000, 512 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700493
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100494 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
495 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
496 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
497 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
498 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
499 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700500
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100501 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x1ff000, 4 * 1024} },
502 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x1fe000, 8 * 1024} },
503 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x1fc000, 16 * 1024} },
504 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x1f8000, 32 * 1024} },
505 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x1f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700506
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100507 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
508 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
509 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
510 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
511 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700512};
513
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100514static struct wp_range_descriptor w25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100515 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
David Hendricks2c4a76c2010-06-28 14:00:43 -0700516
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100517 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7e0000, 128 * 1024} },
518 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7c0000, 256 * 1024} },
519 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x780000, 512 * 1024} },
520 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x700000, 1024 * 1024} },
521 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x600000, 2048 * 1024} },
522 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x400000, 4096 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700523
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100524 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 128 * 1024} },
525 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
526 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
527 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 1024 * 1024} },
528 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 2048 * 1024} },
529 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4096 * 1024} },
530 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 8192 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700531
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100532 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x7ff000, 4 * 1024} },
533 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x7fe000, 8 * 1024} },
534 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x7fc000, 16 * 1024} },
535 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x7f8000, 32 * 1024} },
536 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x7f8000, 32 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700537
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100538 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
539 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
540 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
541 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
542 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700543};
544
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100545static struct wp_range_descriptor w25rq128_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100546 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* NONE */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530547
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100548 { .m = { .sec = 0, .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* Upper 1/64 */
549 { .m = { .sec = 0, .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* Upper 1/32 */
550 { .m = { .sec = 0, .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* Upper 1/16 */
551 { .m = { .sec = 0, .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* Upper 1/8 */
552 { .m = { .sec = 0, .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* Upper 1/4 */
553 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* Upper 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530554
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100555 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* Lower 1/64 */
556 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* Lower 1/32 */
557 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* Lower 1/16 */
558 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* Lower 1/8 */
559 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* Lower 1/4 */
560 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* Lower 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530561
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100562 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 16384 * 1024} }, /* ALL */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530563
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100564 { .m = { .sec = 1, .tb = 0 }, 0x1, {0xfff000, 4 * 1024} }, /* Upper 1/4096 */
565 { .m = { .sec = 1, .tb = 0 }, 0x2, {0xffe000, 8 * 1024} }, /* Upper 1/2048 */
566 { .m = { .sec = 1, .tb = 0 }, 0x3, {0xffc000, 16 * 1024} }, /* Upper 1/1024 */
567 { .m = { .sec = 1, .tb = 0 }, 0x4, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
568 { .m = { .sec = 1, .tb = 0 }, 0x5, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700569
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100570 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} }, /* Lower 1/4096 */
571 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} }, /* Lower 1/2048 */
572 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} }, /* Lower 1/1024 */
573 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} }, /* Lower 1/512 */
574 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} }, /* Lower 1/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700575};
576
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100577static struct wp_range_descriptor w25rq128_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100578 { .m = { .sec = X, .tb = X }, 0x0, {0x000000, 16 * 1024 * 1024} }, /* ALL */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700579
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100580 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 16128 * 1024} }, /* Lower 63/64 */
581 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 15872 * 1024} }, /* Lower 31/32 */
582 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 15 * 1024 * 1024} }, /* Lower 15/16 */
583 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 14 * 1024 * 1024} }, /* Lower 7/8 */
584 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 12 * 1024 * 1024} }, /* Lower 3/4 */
585 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 8 * 1024 * 1024} }, /* Lower 1/2 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700586
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100587 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x040000, 16128 * 1024} }, /* Upper 63/64 */
588 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x080000, 15872 * 1024} }, /* Upper 31/32 */
589 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x100000, 15 * 1024 * 1024} }, /* Upper 15/16 */
590 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x200000, 14 * 1024 * 1024} }, /* Upper 7/8 */
591 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x400000, 12 * 1024 * 1024} }, /* Upper 3/4 */
592 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x800000, 8 * 1024 * 1024} }, /* Upper 1/2 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700593
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100594 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 0} }, /* NONE */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700595
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100596 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x000000, 16380 * 1024} }, /* Lower 4095/4096 */
597 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x000000, 16376 * 1024} }, /* Lower 2048/2048 */
598 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x000000, 16368 * 1024} }, /* Lower 1023/1024 */
599 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
600 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700601
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100602 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x001000, 16380 * 1024} }, /* Upper 4095/4096 */
603 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x002000, 16376 * 1024} }, /* Upper 2047/2048 */
604 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x004000, 16368 * 1024} }, /* Upper 1023/1024 */
605 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
606 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530607};
608
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100609static struct wp_range_descriptor w25rq256_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100610 { .m = { .sec = X, .tb = X }, 0x0, {0x0000000, 0x0000000} }, /* NONE */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800611
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100612 { .m = { .sec = X, .tb = 0 }, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* Upper 1/512 */
613 { .m = { .sec = X, .tb = 0 }, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* Upper 1/256 */
614 { .m = { .sec = X, .tb = 0 }, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* Upper 1/128 */
615 { .m = { .sec = X, .tb = 0 }, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* Upper 1/64 */
616 { .m = { .sec = X, .tb = 0 }, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* Upper 1/32 */
617 { .m = { .sec = X, .tb = 0 }, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* Upper 1/16 */
618 { .m = { .sec = X, .tb = 0 }, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* Upper 1/8 */
619 { .m = { .sec = X, .tb = 0 }, 0x8, {0x1800000, 64 * 128 * 1024} }, /* Upper 1/4 */
620 { .m = { .sec = X, .tb = 0 }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800621
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100622 { .m = { .sec = X, .tb = 1 }, 0x1, {0x0000000, 64 * 1 * 1024} }, /* Lower 1/512 */
623 { .m = { .sec = X, .tb = 1 }, 0x2, {0x0000000, 64 * 2 * 1024} }, /* Lower 1/256 */
624 { .m = { .sec = X, .tb = 1 }, 0x3, {0x0000000, 64 * 4 * 1024} }, /* Lower 1/128 */
625 { .m = { .sec = X, .tb = 1 }, 0x4, {0x0000000, 64 * 8 * 1024} }, /* Lower 1/64 */
626 { .m = { .sec = X, .tb = 1 }, 0x5, {0x0000000, 64 * 16 * 1024} }, /* Lower 1/32 */
627 { .m = { .sec = X, .tb = 1 }, 0x6, {0x0000000, 64 * 32 * 1024} }, /* Lower 1/16 */
628 { .m = { .sec = X, .tb = 1 }, 0x7, {0x0000000, 64 * 64 * 1024} }, /* Lower 1/8 */
629 { .m = { .sec = X, .tb = 1 }, 0x8, {0x0000000, 64 * 128 * 1024} }, /* Lower 1/4 */
630 { .m = { .sec = X, .tb = 1 }, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800631
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100632 { .m = { .sec = X, .tb = X }, 0xa, {0x0000000, 64 * 512 * 1024} }, /* ALL */
633 { .m = { .sec = X, .tb = X }, 0xb, {0x0000000, 64 * 512 * 1024} }, /* ALL */
634 { .m = { .sec = X, .tb = X }, 0xc, {0x0000000, 64 * 512 * 1024} }, /* ALL */
635 { .m = { .sec = X, .tb = X }, 0xd, {0x0000000, 64 * 512 * 1024} }, /* ALL */
636 { .m = { .sec = X, .tb = X }, 0xe, {0x0000000, 64 * 512 * 1024} }, /* ALL */
637 { .m = { .sec = X, .tb = X }, 0xf, {0x0000000, 64 * 512 * 1024} }, /* ALL */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800638};
639
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100640static struct wp_range_descriptor w25rq256_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100641 { .m = { .sec = X, .tb = X }, 0x0, {0x0000000, 64 * 512 * 1024} }, /* ALL */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800642
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100643 { .m = { .sec = X, .tb = 0 }, 0x1, {0x0000000, 64 * 511 * 1024} }, /* Lower 511/512 */
644 { .m = { .sec = X, .tb = 0 }, 0x2, {0x0000000, 64 * 510 * 1024} }, /* Lower 255/256 */
645 { .m = { .sec = X, .tb = 0 }, 0x3, {0x0000000, 64 * 508 * 1024} }, /* Lower 127/128 */
646 { .m = { .sec = X, .tb = 0 }, 0x4, {0x0000000, 64 * 504 * 1024} }, /* Lower 63/64 */
647 { .m = { .sec = X, .tb = 0 }, 0x5, {0x0000000, 64 * 496 * 1024} }, /* Lower 31/32 */
648 { .m = { .sec = X, .tb = 0 }, 0x6, {0x0000000, 64 * 480 * 1024} }, /* Lower 15/16 */
649 { .m = { .sec = X, .tb = 0 }, 0x7, {0x0000000, 64 * 448 * 1024} }, /* Lower 7/8 */
650 { .m = { .sec = X, .tb = 0 }, 0x8, {0x0000000, 64 * 384 * 1024} }, /* Lower 3/4 */
651 { .m = { .sec = X, .tb = 0 }, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800652
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100653 { .m = { .sec = X, .tb = 1 }, 0x1, {0x0010000, 64 * 511 * 1024} }, /* Upper 511/512 */
654 { .m = { .sec = X, .tb = 1 }, 0x2, {0x0020000, 64 * 510 * 1024} }, /* Upper 255/256 */
655 { .m = { .sec = X, .tb = 1 }, 0x3, {0x0040000, 64 * 508 * 1024} }, /* Upper 127/128 */
656 { .m = { .sec = X, .tb = 1 }, 0x4, {0x0080000, 64 * 504 * 1024} }, /* Upper 63/64 */
657 { .m = { .sec = X, .tb = 1 }, 0x5, {0x0100000, 64 * 496 * 1024} }, /* Upper 31/32 */
658 { .m = { .sec = X, .tb = 1 }, 0x6, {0x0200000, 64 * 480 * 1024} }, /* Upper 15/16 */
659 { .m = { .sec = X, .tb = 1 }, 0x7, {0x0400000, 64 * 448 * 1024} }, /* Upper 7/8 */
660 { .m = { .sec = X, .tb = 1 }, 0x8, {0x0800000, 64 * 384 * 1024} }, /* Upper 3/4 */
661 { .m = { .sec = X, .tb = 1 }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800662
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100663 { .m = { .sec = X, .tb = X }, 0xa, {0x0000000, 0x0000000} }, /* NONE */
664 { .m = { .sec = X, .tb = X }, 0xb, {0x0000000, 0x0000000} }, /* NONE */
665 { .m = { .sec = X, .tb = X }, 0xc, {0x0000000, 0x0000000} }, /* NONE */
666 { .m = { .sec = X, .tb = X }, 0xd, {0x0000000, 0x0000000} }, /* NONE */
667 { .m = { .sec = X, .tb = X }, 0xe, {0x0000000, 0x0000000} }, /* NONE */
668 { .m = { .sec = X, .tb = X }, 0xf, {0x0000000, 0x0000000} }, /* NONE */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800669};
670
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000671static struct wp_range_descriptor w25x10_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100672 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
673 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x010000, 64 * 1024} },
674 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
675 { .m = { .sec = X, .tb = X }, 0x2, {0x000000, 128 * 1024} },
676 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 128 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800677};
678
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000679static struct wp_range_descriptor w25x20_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100680 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
681 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x030000, 64 * 1024} },
682 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x020000, 128 * 1024} },
683 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
684 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
685 { .m = { .sec = 0, .tb = X }, 0x3, {0x000000, 256 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800686};
687
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000688static struct wp_range_descriptor w25x40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100689 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
690 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x070000, 64 * 1024} },
691 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x060000, 128 * 1024} },
692 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x040000, 256 * 1024} },
693 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
694 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
695 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
696 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 512 * 1024} },
697 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 512 * 1024} },
698 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 512 * 1024} },
699 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 512 * 1024} },
David Hendricks470ca952010-08-13 14:01:53 -0700700};
701
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000702static struct wp_range_descriptor w25x80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100703 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
704 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x0F0000, 64 * 1024} },
705 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x0E0000, 128 * 1024} },
706 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x0C0000, 256 * 1024} },
707 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x080000, 512 * 1024} },
708 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
709 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
710 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
711 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
712 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 1024 * 1024} },
713 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
714 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800715};
716
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100717static struct wp_range_descriptor gd25q40_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100718 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* None */
719 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x070000, 64 * 1024} },
720 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x060000, 128 * 1024} },
721 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x040000, 256 * 1024} },
722 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
723 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
724 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
725 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 512 * 1024} }, /* All */
726 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 512 * 1024} }, /* All */
727 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 512 * 1024} }, /* All */
728 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 512 * 1024} }, /* All */
729 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x07F000, 4 * 1024} },
730 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x07E000, 8 * 1024} },
731 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x07C000, 16 * 1024} },
732 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x078000, 32 * 1024} },
733 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x078000, 32 * 1024} },
734 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x078000, 32 * 1024} },
735 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
736 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
737 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
738 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
739 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
740 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x000000, 32 * 1024} },
741 { .m = { .sec = 1, .tb = X }, 0x7, {0x000000, 512 * 1024} }, /* All */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600742};
743
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100744static struct wp_range_descriptor gd25q40_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100745 { .m = { .sec = X, .tb = X }, 0x0, {0x000000, 512 * 1024} }, /* ALL */
746 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 448 * 1024} },
747 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 384 * 1024} },
748 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 256 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600749
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100750 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 448 * 1024} },
751 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 384 * 1024} },
752 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 256 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600753
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100754 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 0} }, /* None */
755 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 0} }, /* None */
756 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 0} }, /* None */
757 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 0} }, /* None */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600758
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100759 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x000000, 508 * 1024} },
760 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x000000, 504 * 1024} },
761 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x000000, 496 * 1024} },
762 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x000000, 480 * 1024} },
763 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x000000, 480 * 1024} },
764 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x000000, 480 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600765
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100766 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x001000, 508 * 1024} },
767 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x002000, 504 * 1024} },
768 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x004000, 496 * 1024} },
769 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x008000, 480 * 1024} },
770 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x008000, 480 * 1024} },
771 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x008000, 480 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600772
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100773 { .m = { .sec = 1, .tb = X }, 0x7, {0x000000, 0} }, /* None */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600774};
775
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100776static struct wp_range_descriptor gd25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100777 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
778 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7e0000, 128 * 1024} },
779 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7c0000, 256 * 1024} },
780 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x780000, 512 * 1024} },
781 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x700000, 1024 * 1024} },
782 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x600000, 2048 * 1024} },
783 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x400000, 4096 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700784
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100785 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 128 * 1024} },
786 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
787 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
788 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 1024 * 1024} },
789 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 2048 * 1024} },
790 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4096 * 1024} },
791 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 8192 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700792
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100793 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x7ff000, 4 * 1024} },
794 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x7fe000, 8 * 1024} },
795 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x7fc000, 16 * 1024} },
796 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x7f8000, 32 * 1024} },
797 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x7f8000, 32 * 1024} },
798 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x7f8000, 32 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700799
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100800 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
801 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
802 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
803 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
804 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
805 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x000000, 32 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700806};
807
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100808static struct wp_range_descriptor a25l040_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100809 { .m = { .sec = X, .tb = X }, 0x0, {0, 0} }, /* none */
810 { .m = { .sec = X, .tb = X }, 0x1, {0x70000, 64 * 1024} },
811 { .m = { .sec = X, .tb = X }, 0x2, {0x60000, 128 * 1024} },
812 { .m = { .sec = X, .tb = X }, 0x3, {0x40000, 256 * 1024} },
813 { .m = { .sec = X, .tb = X }, 0x4, {0x00000, 512 * 1024} },
814 { .m = { .sec = X, .tb = X }, 0x5, {0x00000, 512 * 1024} },
815 { .m = { .sec = X, .tb = X }, 0x6, {0x00000, 512 * 1024} },
816 { .m = { .sec = X, .tb = X }, 0x7, {0x00000, 512 * 1024} },
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +0800817};
818
Nikolai Artemiev9d3980e2021-03-30 22:26:37 +1100819struct wp *get_wp_for_flashchip(const struct flashchip *chip) {
820 // FIXME: The .wp field should be deleted from from struct flashchip
821 // completly, but linux_mtd and cros_ec still assign their own values
822 // to it. When they are cleaned up we can delete this.
823 if(chip->wp) return chip->wp;
824
825 switch (chip->manufacture_id) {
826 case WINBOND_NEX_ID:
827 switch(chip->model_id) {
828 case WINBOND_NEX_W25X10:
829 case WINBOND_NEX_W25X20:
830 case WINBOND_NEX_W25X40:
831 case WINBOND_NEX_W25X80:
832 case WINBOND_NEX_W25Q128_V_M:
833 return &wp_w25;
834 case WINBOND_NEX_W25Q80_V:
835 case WINBOND_NEX_W25Q16_V:
836 case WINBOND_NEX_W25Q32_V:
837 case WINBOND_NEX_W25Q32_W:
838 case WINBOND_NEX_W25Q32JW:
839 case WINBOND_NEX_W25Q64_V:
840 case WINBOND_NEX_W25Q64_W:
841 // W25Q64JW does not have a range table entry, but the flashchip
842 // set .wp to wp_25q, so keep it here until the issue is resolved
843 case WINBOND_NEX_W25Q64JW:
844 case WINBOND_NEX_W25Q128_DTR:
845 case WINBOND_NEX_W25Q128_V:
846 case WINBOND_NEX_W25Q128_W:
847 return &wp_w25q;
848 case WINBOND_NEX_W25Q256_V:
849 case WINBOND_NEX_W25Q256JV_M:
850 return &wp_w25q_large;
851 }
852 break;
853 case EON_ID_NOPREFIX:
854 switch (chip->model_id) {
855 case EON_EN25F40:
856 case EON_EN25Q40:
857 case EON_EN25Q80:
858 case EON_EN25Q32:
859 case EON_EN25Q64:
860 case EON_EN25Q128:
861 case EON_EN25QH128:
862 case EON_EN25S64:
863 return &wp_w25;
864 }
865 break;
866 case MACRONIX_ID:
867 switch (chip->model_id) {
868 case MACRONIX_MX25L1005:
869 case MACRONIX_MX25L2005:
870 case MACRONIX_MX25L4005:
871 case MACRONIX_MX25L8005:
872 case MACRONIX_MX25L1605:
873 case MACRONIX_MX25L3205:
874 case MACRONIX_MX25U3235E:
875 case MACRONIX_MX25U6435E:
876 return &wp_w25;
877 case MACRONIX_MX25U12835E:
878 return &wp_w25q_large;
879 case MACRONIX_MX25L6405:
880 case MACRONIX_MX25L6495F:
881 case MACRONIX_MX25L25635F:
882 return &wp_generic;
883 }
884 break;
885 case ST_ID:
886 switch(chip->model_id) {
887 case ST_N25Q064__1E:
888 case ST_N25Q064__3E:
889 return &wp_w25;
890 }
891 break;
892 case GIGADEVICE_ID:
893 switch(chip->model_id) {
894 case GIGADEVICE_GD25LQ32:
895 // GD25Q40 does not have a .wp field in flashchips.c, but
896 // it is in the w25 range table function, so note it here
897 // until the issue is resolved:
898 // case GIGADEVICE_GD25Q40:
899 case GIGADEVICE_GD25Q64:
900 case GIGADEVICE_GD25LQ64:
Nikolai Artemiev9d3980e2021-03-30 22:26:37 +1100901 case GIGADEVICE_GD25Q128:
902 return &wp_w25;
903 case GIGADEVICE_GD25Q256D:
904 return &wp_w25q_large;
Nikolai Artemiev9d3980e2021-03-30 22:26:37 +1100905 case GIGADEVICE_GD25LQ128CD:
906 case GIGADEVICE_GD25Q32:
907 return &wp_generic;
908 }
909 break;
910 case AMIC_ID_NOPREFIX:
911 switch(chip->model_id) {
912 case AMIC_A25L040:
913 return &wp_w25;
914 }
915 break;
916 case ATMEL_ID:
917 switch(chip->model_id) {
918 case ATMEL_AT25SF128A:
919 case ATMEL_AT25SL128A:
920 return &wp_w25q;
921 }
922 break;
923 case PROGMANUF_ID:
924 switch(chip->model_id) {
925 case PROGDEV_ID:
926 return &wp_w25;
927 }
928 break;
929 case SPANSION_ID:
930 switch (chip->model_id) {
931 case SPANSION_S25FS128S_L:
932 case SPANSION_S25FS128S_S:
933 case SPANSION_S25FL256S_UL:
934 case SPANSION_S25FL256S_US:
935 // SPANSION_S25FL128S_UL does not have a range table entry,
936 // but its flashchip set .wp to wp_generic, so keep it here
937 // until the issue resolved
938 case SPANSION_S25FL128S_UL:
939 // SPANSION_S25FL128S_US does not have a range table entry,
940 // but its flashchip set .wp to wp_generic, so keep it here
941 // until the issue resolved
942 case SPANSION_S25FL128S_US:
943 return &wp_generic;
944 }
945 break;
946 }
947
948
949 return NULL;
950}
951
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700952/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700953static uint8_t w25q_read_status_register_2(const struct flashctx *flash)
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700954{
955 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x35 };
956 unsigned char readarr[2];
957 int ret;
958
Edward O'Callaghan70f3e8f2020-12-21 12:50:52 +1100959 if (flash->chip->read_status) {
960 msg_cdbg("RDSR2 failed! cmd=0x35 unimpl for opaque chips\n");
961 return 0;
962 }
963
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700964 /* Read Status Register */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700965 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700966 if (ret) {
967 /*
968 * FIXME: make this a benign failure for now in case we are
969 * unable to execute the opcode
970 */
971 msg_cdbg("RDSR2 failed!\n");
972 readarr[0] = 0x00;
973 }
974
975 return readarr[0];
976}
977
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600978/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
Edward O'Callaghandf43e902020-11-13 23:08:26 +1100979static uint8_t mx25l_read_config_register(const struct flashctx *flash)
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600980{
981 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x15 };
982 unsigned char readarr[2]; /* leave room for dummy byte */
983 int ret;
984
Edward O'Callaghan70f3e8f2020-12-21 12:50:52 +1100985 if (flash->chip->read_status) {
986 msg_cdbg("RDCR failed! cmd=0x15 unimpl for opaque chips\n");
987 return 0;
988 }
989
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600990 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
991 if (ret) {
992 msg_cdbg("RDCR failed!\n");
993 readarr[0] = 0x00;
994 }
995
996 return readarr[0];
997}
998
Nikolai Artemiev06afe3e2021-04-06 16:40:29 +1000999static int generic_range_table(const struct flashctx *flash,
1000 struct wp_range_descriptor **descrs,
1001 int *num_entries);
1002
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001003/* Given a flash chip, this function returns its range table. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001004static int w25_range_table(const struct flashctx *flash,
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001005 struct wp_range_descriptor **descrs,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001006 int *num_entries)
David Hendricksf7924d12010-06-10 21:26:44 -07001007{
Nikolai Artemiev4b50b5a2021-04-06 16:52:34 +10001008 return generic_range_table(flash, descrs, num_entries);
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001009}
1010
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001011int w25_range_to_status(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001012 unsigned int start, unsigned int len,
1013 struct w25q_status *status)
1014{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001015 struct wp_range_descriptor *descrs;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001016 int i, range_found = 0;
1017 int num_entries;
1018
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001019 if (w25_range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001020 return -1;
1021
David Hendricksf7924d12010-06-10 21:26:44 -07001022 for (i = 0; i < num_entries; i++) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001023 struct wp_range *r = &descrs[i].range;
David Hendricksf7924d12010-06-10 21:26:44 -07001024
1025 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1026 start, len, r->start, r->len);
1027 if ((start == r->start) && (len == r->len)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001028 status->bp0 = descrs[i].bp & 1;
1029 status->bp1 = descrs[i].bp >> 1;
1030 status->bp2 = descrs[i].bp >> 2;
1031 status->tb = descrs[i].m.tb;
1032 status->sec = descrs[i].m.sec;
David Hendricksf7924d12010-06-10 21:26:44 -07001033
1034 range_found = 1;
1035 break;
1036 }
1037 }
1038
1039 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11001040 msg_cerr("%s: matching range not found\n", __func__);
David Hendricksf7924d12010-06-10 21:26:44 -07001041 return -1;
1042 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001043
David Hendricksd494b0a2010-08-16 16:28:50 -07001044 return 0;
1045}
1046
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001047int w25_status_to_range(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001048 const struct w25q_status *status,
1049 unsigned int *start, unsigned int *len)
1050{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001051 struct wp_range_descriptor *descrs;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001052 int i, status_found = 0;
1053 int num_entries;
1054
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001055 if (w25_range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001056 return -1;
1057
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001058 for (i = 0; i < num_entries; i++) {
1059 int bp;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001060 int table_bp, table_tb, table_sec;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001061
1062 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2);
1063 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x / 0x%x 0x%x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001064 bp, descrs[i].bp,
1065 status->tb, descrs[i].m.tb,
1066 status->sec, descrs[i].m.sec);
1067 table_bp = descrs[i].bp;
1068 table_tb = descrs[i].m.tb;
1069 table_sec = descrs[i].m.sec;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001070 if ((bp == table_bp || table_bp == X) &&
1071 (status->tb == table_tb || table_tb == X) &&
1072 (status->sec == table_sec || table_sec == X)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001073 *start = descrs[i].range.start;
1074 *len = descrs[i].range.len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001075
1076 status_found = 1;
1077 break;
1078 }
1079 }
1080
1081 if (!status_found) {
1082 msg_cerr("matching status not found\n");
1083 return -1;
1084 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001085
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001086 return 0;
1087}
1088
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001089/* Given a [start, len], this function calls w25_range_to_status() to convert
1090 * it to flash-chip-specific range bits, then sets into status register.
1091 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001092static int w25_set_range(const struct flashctx *flash,
David Hendricksd494b0a2010-08-16 16:28:50 -07001093 unsigned int start, unsigned int len)
1094{
1095 struct w25q_status status;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001096 int tmp = 0;
1097 int expected = 0;
David Hendricksd494b0a2010-08-16 16:28:50 -07001098
1099 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001100 tmp = spi_read_status_register(flash);
David Hendricksd494b0a2010-08-16 16:28:50 -07001101 memcpy(&status, &tmp, 1);
1102 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1103
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001104 if (w25_range_to_status(flash, start, len, &status))
1105 return -1;
David Hendricksf7924d12010-06-10 21:26:44 -07001106
1107 msg_cdbg("status.busy: %x\n", status.busy);
1108 msg_cdbg("status.wel: %x\n", status.wel);
1109 msg_cdbg("status.bp0: %x\n", status.bp0);
1110 msg_cdbg("status.bp1: %x\n", status.bp1);
1111 msg_cdbg("status.bp2: %x\n", status.bp2);
1112 msg_cdbg("status.tb: %x\n", status.tb);
1113 msg_cdbg("status.sec: %x\n", status.sec);
1114 msg_cdbg("status.srp0: %x\n", status.srp0);
1115
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001116 memcpy(&expected, &status, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001117 spi_write_status_register(flash, expected);
David Hendricksf7924d12010-06-10 21:26:44 -07001118
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001119 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001120 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001121 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA)) {
David Hendricksc801adb2010-12-09 16:58:56 -08001122 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001123 expected, tmp);
1124 return 1;
1125 }
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001126
1127 return 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001128}
1129
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001130/* Print out the current status register value with human-readable text. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001131static int w25_wp_status(const struct flashctx *flash)
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001132{
1133 struct w25q_status status;
1134 int tmp;
David Hendricksce8ded32010-10-08 11:23:38 -07001135 unsigned int start, len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001136 int ret = 0;
1137
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001138 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001139 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001140 memcpy(&status, &tmp, 1);
1141 msg_cinfo("WP: status: 0x%02x\n", tmp);
1142 msg_cinfo("WP: status.srp0: %x\n", status.srp0);
1143 msg_cinfo("WP: write protect is %s.\n",
1144 status.srp0 ? "enabled" : "disabled");
1145
1146 msg_cinfo("WP: write protect range: ");
1147 if (w25_status_to_range(flash, &status, &start, &len)) {
1148 msg_cinfo("(cannot resolve the range)\n");
1149 ret = -1;
1150 } else {
1151 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1152 }
1153
1154 return ret;
1155}
1156
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001157static int w25q_large_range_to_status(const struct flashctx *flash,
1158 unsigned int start, unsigned int len,
1159 struct w25q_status_large *status)
1160{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001161 struct wp_range_descriptor *descrs;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001162 int i, range_found = 0;
1163 int num_entries;
1164
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001165 if (w25_range_table(flash, &descrs, &num_entries))
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001166 return -1;
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001167
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001168 for (i = 0; i < num_entries; i++) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001169 struct wp_range *r = &descrs[i].range;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001170
1171 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1172 start, len, r->start, r->len);
1173 if ((start == r->start) && (len == r->len)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001174 status->bp0 = descrs[i].bp & 1;
1175 status->bp1 = descrs[i].bp >> 1;
1176 status->bp2 = descrs[i].bp >> 2;
1177 status->bp3 = descrs[i].bp >> 3;
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -06001178 /*
1179 * For MX25U12835E chip, Top/Bottom (T/B) bit is not
1180 * part of status register and in that bit position is
1181 * Quad Enable (QE)
1182 */
1183 if (flash->chip->manufacture_id != MACRONIX_ID ||
1184 flash->chip->model_id != MACRONIX_MX25U12835E)
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001185 status->tb = descrs[i].m.tb;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001186
1187 range_found = 1;
1188 break;
1189 }
1190 }
1191
1192 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11001193 msg_cerr("%s: matching range not found\n", __func__);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001194 return -1;
1195 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001196
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001197 return 0;
1198}
1199
1200static int w25_large_status_to_range(const struct flashctx *flash,
1201 const struct w25q_status_large *status,
1202 unsigned int *start, unsigned int *len)
1203{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001204 struct wp_range_descriptor *descrs;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001205 int i, status_found = 0;
1206 int num_entries;
1207
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001208 if (w25_range_table(flash, &descrs, &num_entries))
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001209 return -1;
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001210
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001211 for (i = 0; i < num_entries; i++) {
1212 int bp;
1213 int table_bp, table_tb;
1214
1215 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2) |
1216 (status->bp3 << 3);
1217 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001218 bp, descrs[i].bp,
1219 status->tb, descrs[i].m.tb);
1220 table_bp = descrs[i].bp;
1221 table_tb = descrs[i].m.tb;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001222 if ((bp == table_bp || table_bp == X) &&
1223 (status->tb == table_tb || table_tb == X)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001224 *start = descrs[i].range.start;
1225 *len = descrs[i].range.len;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001226
1227 status_found = 1;
1228 break;
1229 }
1230 }
1231
1232 if (!status_found) {
1233 msg_cerr("matching status not found\n");
1234 return -1;
1235 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001236
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001237 return 0;
1238}
1239
1240/* Given a [start, len], this function calls w25_range_to_status() to convert
1241 * it to flash-chip-specific range bits, then sets into status register.
1242 * Returns 0 if successful, -1 on error, and 1 if reading back was different.
1243 */
1244static int w25q_large_set_range(const struct flashctx *flash,
1245 unsigned int start, unsigned int len)
1246{
1247 struct w25q_status_large status;
1248 int tmp;
1249 int expected = 0;
1250
1251 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001252 tmp = spi_read_status_register(flash);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001253 memcpy(&status, &tmp, 1);
1254 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1255
1256 if (w25q_large_range_to_status(flash, start, len, &status))
1257 return -1;
1258
1259 msg_cdbg("status.busy: %x\n", status.busy);
1260 msg_cdbg("status.wel: %x\n", status.wel);
1261 msg_cdbg("status.bp0: %x\n", status.bp0);
1262 msg_cdbg("status.bp1: %x\n", status.bp1);
1263 msg_cdbg("status.bp2: %x\n", status.bp2);
1264 msg_cdbg("status.bp3: %x\n", status.bp3);
1265 msg_cdbg("status.tb: %x\n", status.tb);
1266 msg_cdbg("status.srp0: %x\n", status.srp0);
1267
1268 memcpy(&expected, &status, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001269 spi_write_status_register(flash, expected);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001270
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001271 tmp = spi_read_status_register(flash);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001272 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001273 if ((tmp & MASK_WP_AREA_LARGE) != (expected & MASK_WP_AREA_LARGE)) {
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001274 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
1275 expected, tmp);
1276 return 1;
1277 }
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001278
1279 return 0;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001280}
1281
1282static int w25q_large_wp_status(const struct flashctx *flash)
1283{
1284 struct w25q_status_large sr1;
1285 struct w25q_status_2 sr2;
1286 uint8_t tmp[2];
1287 unsigned int start, len;
1288 int ret = 0;
1289
1290 memset(&sr1, 0, sizeof(sr1));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001291 tmp[0] = spi_read_status_register(flash);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001292 memcpy(&sr1, &tmp[0], 1);
1293
1294 memset(&sr2, 0, sizeof(sr2));
1295 tmp[1] = w25q_read_status_register_2(flash);
1296 memcpy(&sr2, &tmp[1], 1);
1297
1298 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
1299 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1300 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1301 msg_cinfo("WP: write protect is %s.\n",
1302 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1303
1304 msg_cinfo("WP: write protect range: ");
1305 if (w25_large_status_to_range(flash, &sr1, &start, &len)) {
1306 msg_cinfo("(cannot resolve the range)\n");
1307 ret = -1;
1308 } else {
1309 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1310 }
1311
1312 return ret;
1313}
1314
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001315/* Set/clear the SRP0 bit in the status register. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001316static int w25_set_srp0(const struct flashctx *flash, int enable)
David Hendricksf7924d12010-06-10 21:26:44 -07001317{
1318 struct w25q_status status;
1319 int tmp = 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001320 int expected = 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001321
1322 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001323 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001324 /* FIXME: this is NOT endian-free copy. */
David Hendricksf7924d12010-06-10 21:26:44 -07001325 memcpy(&status, &tmp, 1);
1326 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1327
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001328 status.srp0 = enable ? 1 : 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001329 memcpy(&expected, &status, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001330 spi_write_status_register(flash, expected);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001331
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001332 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001333 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1334 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA))
1335 return 1;
David Hendricksf7924d12010-06-10 21:26:44 -07001336
1337 return 0;
1338}
1339
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001340static int w25_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001341 enum wp_mode wp_mode)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001342{
1343 int ret;
1344
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11001345 if (wp_mode != WP_MODE_HARDWARE) {
David Hendricks1c09f802012-10-03 11:03:48 -07001346 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
1347 return 1;
1348 }
1349
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11001350 ret = w25_set_srp0(flash, 1);
David Hendricksc801adb2010-12-09 16:58:56 -08001351 if (ret)
1352 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001353 return ret;
1354}
1355
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001356static int w25_disable_writeprotect(const struct flashctx *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001357{
1358 int ret;
1359
1360 ret = w25_set_srp0(flash, 0);
David Hendricksc801adb2010-12-09 16:58:56 -08001361 if (ret)
1362 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001363
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001364 return ret;
1365}
1366
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001367static int w25_list_ranges(const struct flashctx *flash)
David Hendricks0f7f5382011-02-11 18:12:31 -08001368{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001369 struct wp_range_descriptor *descrs;
David Hendricks0f7f5382011-02-11 18:12:31 -08001370 int i, num_entries;
1371
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001372 if (w25_range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001373 return -1;
1374
David Hendricks0f7f5382011-02-11 18:12:31 -08001375 for (i = 0; i < num_entries; i++) {
1376 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001377 descrs[i].range.start,
1378 descrs[i].range.len);
David Hendricks0f7f5382011-02-11 18:12:31 -08001379 }
1380
1381 return 0;
1382}
1383
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001384static int w25q_wp_status(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001385{
1386 struct w25q_status sr1;
1387 struct w25q_status_2 sr2;
David Hendricksf1bd8802012-10-30 11:37:57 -07001388 uint8_t tmp[2];
David Hendricks1c09f802012-10-03 11:03:48 -07001389 unsigned int start, len;
1390 int ret = 0;
1391
1392 memset(&sr1, 0, sizeof(sr1));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001393 tmp[0] = spi_read_status_register(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001394 memcpy(&sr1, &tmp[0], 1);
David Hendricks1c09f802012-10-03 11:03:48 -07001395
David Hendricksf1bd8802012-10-30 11:37:57 -07001396 memset(&sr2, 0, sizeof(sr2));
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001397 tmp[1] = w25q_read_status_register_2(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001398 memcpy(&sr2, &tmp[1], 1);
1399
1400 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
David Hendricks1c09f802012-10-03 11:03:48 -07001401 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1402 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1403 msg_cinfo("WP: write protect is %s.\n",
1404 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1405
1406 msg_cinfo("WP: write protect range: ");
1407 if (w25_status_to_range(flash, &sr1, &start, &len)) {
1408 msg_cinfo("(cannot resolve the range)\n");
1409 ret = -1;
1410 } else {
1411 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1412 }
1413
1414 return ret;
1415}
1416
1417/*
1418 * W25Q adds an optional byte to the standard WRSR opcode. If /CS is
1419 * de-asserted after the first byte, then it acts like a JEDEC-standard
1420 * WRSR command. if /CS is asserted, then the next data byte is written
1421 * into status register 2.
1422 */
1423#define W25Q_WRSR_OUTSIZE 0x03
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001424static int w25q_write_status_register_WREN(const struct flashctx *flash, uint8_t s1, uint8_t s2)
David Hendricks1c09f802012-10-03 11:03:48 -07001425{
1426 int result;
1427 struct spi_command cmds[] = {
1428 {
1429 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
1430 .writecnt = JEDEC_WREN_OUTSIZE,
1431 .writearr = (const unsigned char[]){ JEDEC_WREN },
1432 .readcnt = 0,
1433 .readarr = NULL,
1434 }, {
1435 .writecnt = W25Q_WRSR_OUTSIZE,
1436 .writearr = (const unsigned char[]){ JEDEC_WRSR, s1, s2 },
1437 .readcnt = 0,
1438 .readarr = NULL,
1439 }, {
1440 .writecnt = 0,
1441 .writearr = NULL,
1442 .readcnt = 0,
1443 .readarr = NULL,
1444 }};
1445
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001446 result = spi_send_multicommand(flash, cmds);
David Hendricks1c09f802012-10-03 11:03:48 -07001447 if (result) {
1448 msg_cerr("%s failed during command execution\n",
1449 __func__);
1450 }
1451
1452 /* WRSR performs a self-timed erase before the changes take effect. */
David Hendricks60824042014-12-11 17:22:06 -08001453 programmer_delay(100 * 1000);
David Hendricks1c09f802012-10-03 11:03:48 -07001454
1455 return result;
1456}
1457
1458/*
1459 * Set/clear the SRP1 bit in status register 2.
1460 * FIXME: make this more generic if other chips use the same SR2 layout
1461 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001462static int w25q_set_srp1(const struct flashctx *flash, int enable)
David Hendricks1c09f802012-10-03 11:03:48 -07001463{
1464 struct w25q_status sr1;
1465 struct w25q_status_2 sr2;
1466 uint8_t tmp, expected;
1467
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001468 tmp = spi_read_status_register(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001469 memcpy(&sr1, &tmp, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001470 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001471 memcpy(&sr2, &tmp, 1);
1472
1473 msg_cdbg("%s: old status 2: 0x%02x\n", __func__, tmp);
1474
1475 sr2.srp1 = enable ? 1 : 0;
1476
1477 memcpy(&expected, &sr2, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001478 w25q_write_status_register_WREN(flash, *((uint8_t *)&sr1), *((uint8_t *)&sr2));
David Hendricks1c09f802012-10-03 11:03:48 -07001479
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001480 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001481 msg_cdbg("%s: new status 2: 0x%02x\n", __func__, tmp);
1482 if ((tmp & MASK_WP2_AREA) != (expected & MASK_WP2_AREA))
1483 return 1;
1484
1485 return 0;
1486}
1487
1488enum wp_mode get_wp_mode(const char *mode_str)
1489{
1490 enum wp_mode wp_mode = WP_MODE_UNKNOWN;
1491
1492 if (!strcasecmp(mode_str, "hardware"))
1493 wp_mode = WP_MODE_HARDWARE;
1494 else if (!strcasecmp(mode_str, "power_cycle"))
1495 wp_mode = WP_MODE_POWER_CYCLE;
1496 else if (!strcasecmp(mode_str, "permanent"))
1497 wp_mode = WP_MODE_PERMANENT;
1498
1499 return wp_mode;
1500}
1501
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001502static int w25q_disable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001503 enum wp_mode wp_mode)
1504{
1505 int ret = 1;
David Hendricks1c09f802012-10-03 11:03:48 -07001506 struct w25q_status_2 sr2;
1507 uint8_t tmp;
1508
1509 switch (wp_mode) {
1510 case WP_MODE_HARDWARE:
1511 ret = w25_set_srp0(flash, 0);
1512 break;
1513 case WP_MODE_POWER_CYCLE:
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001514 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001515 memcpy(&sr2, &tmp, 1);
1516 if (sr2.srp1) {
1517 msg_cerr("%s(): must disconnect power to disable "
1518 "write-protection\n", __func__);
1519 } else {
1520 ret = 0;
1521 }
1522 break;
1523 case WP_MODE_PERMANENT:
1524 msg_cerr("%s(): cannot disable permanent write-protection\n",
1525 __func__);
1526 break;
1527 default:
1528 msg_cerr("%s(): invalid mode specified\n", __func__);
1529 break;
1530 }
1531
1532 if (ret)
1533 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001534
David Hendricks1c09f802012-10-03 11:03:48 -07001535 return ret;
1536}
1537
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001538static int w25q_disable_writeprotect_default(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001539{
1540 return w25q_disable_writeprotect(flash, WP_MODE_HARDWARE);
1541}
1542
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001543static int w25q_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001544 enum wp_mode wp_mode)
1545{
1546 int ret = 1;
1547 struct w25q_status sr1;
1548 struct w25q_status_2 sr2;
1549 uint8_t tmp;
1550
1551 switch (wp_mode) {
1552 case WP_MODE_HARDWARE:
1553 if (w25q_disable_writeprotect(flash, WP_MODE_POWER_CYCLE)) {
1554 msg_cerr("%s(): cannot disable power cycle WP mode\n",
1555 __func__);
1556 break;
1557 }
1558
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001559 tmp = spi_read_status_register(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001560 memcpy(&sr1, &tmp, 1);
1561 if (sr1.srp0)
1562 ret = 0;
1563 else
1564 ret = w25_set_srp0(flash, 1);
1565
1566 break;
1567 case WP_MODE_POWER_CYCLE:
1568 if (w25q_disable_writeprotect(flash, WP_MODE_HARDWARE)) {
1569 msg_cerr("%s(): cannot disable hardware WP mode\n",
1570 __func__);
1571 break;
1572 }
1573
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001574 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001575 memcpy(&sr2, &tmp, 1);
1576 if (sr2.srp1)
1577 ret = 0;
1578 else
1579 ret = w25q_set_srp1(flash, 1);
1580
1581 break;
1582 case WP_MODE_PERMANENT:
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001583 tmp = spi_read_status_register(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001584 memcpy(&sr1, &tmp, 1);
1585 if (sr1.srp0 == 0) {
1586 ret = w25_set_srp0(flash, 1);
1587 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001588 msg_perr("%s(): cannot enable SRP0 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001589 "permanent WP\n", __func__);
1590 break;
1591 }
1592 }
1593
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001594 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001595 memcpy(&sr2, &tmp, 1);
1596 if (sr2.srp1 == 0) {
1597 ret = w25q_set_srp1(flash, 1);
1598 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001599 msg_perr("%s(): cannot enable SRP1 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001600 "permanent WP\n", __func__);
1601 break;
1602 }
1603 }
1604
1605 break;
David Hendricksf1bd8802012-10-30 11:37:57 -07001606 default:
1607 msg_perr("%s(): invalid mode %d\n", __func__, wp_mode);
1608 break;
David Hendricks1c09f802012-10-03 11:03:48 -07001609 }
1610
1611 if (ret)
1612 msg_cerr("%s(): error=%d.\n", __func__, ret);
1613 return ret;
1614}
1615
1616/* W25P, W25X, and many flash chips from various vendors */
David Hendricksf7924d12010-06-10 21:26:44 -07001617struct wp wp_w25 = {
David Hendricks0f7f5382011-02-11 18:12:31 -08001618 .list_ranges = w25_list_ranges,
David Hendricksf7924d12010-06-10 21:26:44 -07001619 .set_range = w25_set_range,
1620 .enable = w25_enable_writeprotect,
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001621 .disable = w25_disable_writeprotect,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001622 .wp_status = w25_wp_status,
David Hendricks1c09f802012-10-03 11:03:48 -07001623
1624};
1625
1626/* W25Q series has features such as a second status register and SFDP */
1627struct wp wp_w25q = {
1628 .list_ranges = w25_list_ranges,
1629 .set_range = w25_set_range,
1630 .enable = w25q_enable_writeprotect,
1631 /*
1632 * By default, disable hardware write-protection. We may change
1633 * this later if we want to add fine-grained write-protect disable
1634 * as a command-line option.
1635 */
1636 .disable = w25q_disable_writeprotect_default,
1637 .wp_status = w25q_wp_status,
David Hendricksf7924d12010-06-10 21:26:44 -07001638};
David Hendrickse0512a72014-07-15 20:30:47 -07001639
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001640/* W25Q large series has 4 block-protect bits */
1641struct wp wp_w25q_large = {
1642 .list_ranges = w25_list_ranges,
1643 .set_range = w25q_large_set_range,
1644 .enable = w25q_enable_writeprotect,
1645 /*
1646 * By default, disable hardware write-protection. We may change
1647 * this later if we want to add fine-grained write-protect disable
1648 * as a command-line option.
1649 */
1650 .disable = w25q_disable_writeprotect_default,
1651 .wp_status = w25q_large_wp_status,
1652};
1653
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001654static struct wp_range_descriptor gd25q32_cmp0_ranges[] = {
David Hendricksaf3944a2014-07-28 18:37:40 -07001655 /* none, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001656 { { }, 0x00, {0, 0} },
1657 { { }, 0x08, {0, 0} },
1658 { { }, 0x10, {0, 0} },
1659 { { }, 0x18, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001660
David Hendricks148a4bf2015-03-13 21:02:42 -07001661 { { }, 0x01, {0x3f0000, 64 * 1024} },
1662 { { }, 0x02, {0x3e0000, 128 * 1024} },
1663 { { }, 0x03, {0x3c0000, 256 * 1024} },
1664 { { }, 0x04, {0x380000, 512 * 1024} },
1665 { { }, 0x05, {0x300000, 1024 * 1024} },
1666 { { }, 0x06, {0x200000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001667
David Hendricks148a4bf2015-03-13 21:02:42 -07001668 { { }, 0x09, {0x000000, 64 * 1024} },
1669 { { }, 0x0a, {0x000000, 128 * 1024} },
1670 { { }, 0x0b, {0x000000, 256 * 1024} },
1671 { { }, 0x0c, {0x000000, 512 * 1024} },
1672 { { }, 0x0d, {0x000000, 1024 * 1024} },
1673 { { }, 0x0e, {0x000000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001674
1675 /* all, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001676 { { }, 0x07, {0x000000, 4096 * 1024} },
1677 { { }, 0x0f, {0x000000, 4096 * 1024} },
1678 { { }, 0x17, {0x000000, 4096 * 1024} },
1679 { { }, 0x1f, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001680
David Hendricks148a4bf2015-03-13 21:02:42 -07001681 { { }, 0x11, {0x3ff000, 4 * 1024} },
1682 { { }, 0x12, {0x3fe000, 8 * 1024} },
1683 { { }, 0x13, {0x3fc000, 16 * 1024} },
1684 { { }, 0x14, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1685 { { }, 0x15, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1686 { { }, 0x16, {0x3f8000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001687
David Hendricks148a4bf2015-03-13 21:02:42 -07001688 { { }, 0x19, {0x000000, 4 * 1024} },
1689 { { }, 0x1a, {0x000000, 8 * 1024} },
1690 { { }, 0x1b, {0x000000, 16 * 1024} },
1691 { { }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1692 { { }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1693 { { }, 0x1e, {0x000000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001694};
1695
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001696static struct wp_range_descriptor gd25q32_cmp1_ranges[] = {
Martin Roth563a1fe2017-04-18 14:26:27 -06001697 /* All, bp4 and bp3 => don't care */
1698 { { }, 0x00, {0x000000, 4096 * 1024} }, /* All */
1699 { { }, 0x08, {0x000000, 4096 * 1024} },
1700 { { }, 0x10, {0x000000, 4096 * 1024} },
1701 { { }, 0x18, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001702
David Hendricks148a4bf2015-03-13 21:02:42 -07001703 { { }, 0x01, {0x000000, 4032 * 1024} },
1704 { { }, 0x02, {0x000000, 3968 * 1024} },
1705 { { }, 0x03, {0x000000, 3840 * 1024} },
1706 { { }, 0x04, {0x000000, 3584 * 1024} },
1707 { { }, 0x05, {0x000000, 3 * 1024 * 1024} },
1708 { { }, 0x06, {0x000000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001709
David Hendricks148a4bf2015-03-13 21:02:42 -07001710 { { }, 0x09, {0x010000, 4032 * 1024} },
1711 { { }, 0x0a, {0x020000, 3968 * 1024} },
1712 { { }, 0x0b, {0x040000, 3840 * 1024} },
1713 { { }, 0x0c, {0x080000, 3584 * 1024} },
1714 { { }, 0x0d, {0x100000, 3 * 1024 * 1024} },
1715 { { }, 0x0e, {0x200000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001716
Martin Roth563a1fe2017-04-18 14:26:27 -06001717 /* None, bp4 and bp3 => don't care */
1718 { { }, 0x07, {0, 0} }, /* None */
1719 { { }, 0x0f, {0, 0} },
1720 { { }, 0x17, {0, 0} },
1721 { { }, 0x1f, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001722
David Hendricks148a4bf2015-03-13 21:02:42 -07001723 { { }, 0x11, {0x000000, 4092 * 1024} },
1724 { { }, 0x12, {0x000000, 4088 * 1024} },
1725 { { }, 0x13, {0x000000, 4080 * 1024} },
1726 { { }, 0x14, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1727 { { }, 0x15, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1728 { { }, 0x16, {0x000000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001729
David Hendricks148a4bf2015-03-13 21:02:42 -07001730 { { }, 0x19, {0x001000, 4092 * 1024} },
1731 { { }, 0x1a, {0x002000, 4088 * 1024} },
1732 { { }, 0x1b, {0x040000, 4080 * 1024} },
1733 { { }, 0x1c, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1734 { { }, 0x1d, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1735 { { }, 0x1e, {0x080000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001736};
1737
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001738static struct status_register_layout gd25q32_sr1 = {
David Hendricksaf3944a2014-07-28 18:37:40 -07001739 /* TODO: map second status register */
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001740 .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7
David Hendricksaf3944a2014-07-28 18:37:40 -07001741};
1742
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001743static struct wp_range_descriptor gd25q128_cmp0_ranges[] = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001744 /* none, bp4 and bp3 => don't care, others = 0 */
1745 { { .tb = 0 }, 0x00, {0, 0} },
1746 { { .tb = 0 }, 0x08, {0, 0} },
1747 { { .tb = 0 }, 0x10, {0, 0} },
1748 { { .tb = 0 }, 0x18, {0, 0} },
1749
1750 { { .tb = 0 }, 0x01, {0xfc0000, 256 * 1024} },
1751 { { .tb = 0 }, 0x02, {0xf80000, 512 * 1024} },
1752 { { .tb = 0 }, 0x03, {0xf00000, 1024 * 1024} },
1753 { { .tb = 0 }, 0x04, {0xe00000, 2048 * 1024} },
1754 { { .tb = 0 }, 0x05, {0xc00000, 4096 * 1024} },
1755 { { .tb = 0 }, 0x06, {0x800000, 8192 * 1024} },
1756
1757 { { .tb = 0 }, 0x09, {0x000000, 256 * 1024} },
1758 { { .tb = 0 }, 0x0a, {0x000000, 512 * 1024} },
1759 { { .tb = 0 }, 0x0b, {0x000000, 1024 * 1024} },
1760 { { .tb = 0 }, 0x0c, {0x000000, 2048 * 1024} },
1761 { { .tb = 0 }, 0x0d, {0x000000, 4096 * 1024} },
1762 { { .tb = 0 }, 0x0e, {0x000000, 8192 * 1024} },
1763
1764 /* all, bp4 and bp3 => don't care, others = 1 */
1765 { { .tb = 0 }, 0x07, {0x000000, 16384 * 1024} },
1766 { { .tb = 0 }, 0x0f, {0x000000, 16384 * 1024} },
1767 { { .tb = 0 }, 0x17, {0x000000, 16384 * 1024} },
1768 { { .tb = 0 }, 0x1f, {0x000000, 16384 * 1024} },
1769
1770 { { .tb = 0 }, 0x11, {0xfff000, 4 * 1024} },
1771 { { .tb = 0 }, 0x12, {0xffe000, 8 * 1024} },
1772 { { .tb = 0 }, 0x13, {0xffc000, 16 * 1024} },
1773 { { .tb = 0 }, 0x14, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1774 { { .tb = 0 }, 0x15, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1775
1776 { { .tb = 0 }, 0x19, {0x000000, 4 * 1024} },
1777 { { .tb = 0 }, 0x1a, {0x000000, 8 * 1024} },
1778 { { .tb = 0 }, 0x1b, {0x000000, 16 * 1024} },
1779 { { .tb = 0 }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1780 { { .tb = 0 }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1781 { { .tb = 0 }, 0x1e, {0x000000, 32 * 1024} },
1782};
1783
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001784static struct wp_range_descriptor gd25q128_cmp1_ranges[] = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001785 /* none, bp4 and bp3 => don't care, others = 0 */
1786 { { .tb = 1 }, 0x00, {0x000000, 16384 * 1024} },
1787 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1788 { { .tb = 1 }, 0x10, {0x000000, 16384 * 1024} },
1789 { { .tb = 1 }, 0x18, {0x000000, 16384 * 1024} },
1790
1791 { { .tb = 1 }, 0x01, {0x000000, 16128 * 1024} },
1792 { { .tb = 1 }, 0x02, {0x000000, 15872 * 1024} },
1793 { { .tb = 1 }, 0x03, {0x000000, 15360 * 1024} },
1794 { { .tb = 1 }, 0x04, {0x000000, 14336 * 1024} },
1795 { { .tb = 1 }, 0x05, {0x000000, 12288 * 1024} },
1796 { { .tb = 1 }, 0x06, {0x000000, 8192 * 1024} },
1797
1798 { { .tb = 1 }, 0x09, {0x000000, 16128 * 1024} },
1799 { { .tb = 1 }, 0x0a, {0x000000, 15872 * 1024} },
1800 { { .tb = 1 }, 0x0b, {0x000000, 15360 * 1024} },
1801 { { .tb = 1 }, 0x0c, {0x000000, 14336 * 1024} },
1802 { { .tb = 1 }, 0x0d, {0x000000, 12288 * 1024} },
1803 { { .tb = 1 }, 0x0e, {0x000000, 8192 * 1024} },
1804
1805 /* none, bp4 and bp3 => don't care, others = 1 */
1806 { { .tb = 1 }, 0x07, {0x000000, 16384 * 1024} },
1807 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1808 { { .tb = 1 }, 0x0f, {0x000000, 16384 * 1024} },
1809 { { .tb = 1 }, 0x17, {0x000000, 16384 * 1024} },
1810 { { .tb = 1 }, 0x1f, {0x000000, 16384 * 1024} },
1811
1812 { { .tb = 1 }, 0x11, {0x000000, 16380 * 1024} },
1813 { { .tb = 1 }, 0x12, {0x000000, 16376 * 1024} },
1814 { { .tb = 1 }, 0x13, {0x000000, 16368 * 1024} },
1815 { { .tb = 1 }, 0x14, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1816 { { .tb = 1 }, 0x15, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1817
1818 { { .tb = 1 }, 0x19, {0x001000, 16380 * 1024} },
1819 { { .tb = 1 }, 0x1a, {0x002000, 16376 * 1024} },
1820 { { .tb = 1 }, 0x1b, {0x004000, 16368 * 1024} },
1821 { { .tb = 1 }, 0x1c, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1822 { { .tb = 1 }, 0x1d, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1823 { { .tb = 1 }, 0x1e, {0x008000, 16352 * 1024} },
1824};
1825
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001826static struct status_register_layout gd25q128_sr1 = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001827 /* TODO: map second and third status registers */
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001828 .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001829};
1830
David Hendricks83541d32014-07-15 20:58:21 -07001831/* FIXME: MX25L6406 has same ID as MX25L6405D */
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001832static struct wp_range_descriptor mx25l6406e_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001833 { { }, 0, {0, 0} }, /* none */
1834 { { }, 0x1, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1835 { { }, 0x2, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
1836 { { }, 0x3, {0x7a0000, 64 * 8 * 1024} }, /* blocks 120-127 */
1837 { { }, 0x4, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1838 { { }, 0x5, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1839 { { }, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricks83541d32014-07-15 20:58:21 -07001840
David Hendricks148a4bf2015-03-13 21:02:42 -07001841 { { }, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
1842 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1843 { { }, 0x9, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1844 { { }, 0xa, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
1845 { { }, 0xb, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
1846 { { }, 0xc, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
1847 { { }, 0xd, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
1848 { { }, 0xe, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
1849 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricks83541d32014-07-15 20:58:21 -07001850};
1851
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001852static struct status_register_layout mx25l6406e_sr1 = {
1853 .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7
David Hendricks83541d32014-07-15 20:58:21 -07001854};
David Hendrickse0512a72014-07-15 20:30:47 -07001855
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001856static struct wp_range_descriptor mx25l6495f_tb0_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001857 { { }, 0, {0, 0} }, /* none */
1858 { { }, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
1859 { { }, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1860 { { }, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
David Hendricksc3496092014-11-13 17:20:55 -08001861
David Hendricks148a4bf2015-03-13 21:02:42 -07001862 { { }, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
1863 { { }, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1864 { { }, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1865 { { }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
1866 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1867 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
1868 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
1869 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
1870 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
1871 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
1872 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
1873 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08001874};
1875
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001876static struct wp_range_descriptor mx25l6495f_tb1_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001877 { { }, 0, {0, 0} }, /* none */
1878 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
1879 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
1880 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
1881 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
1882 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
1883 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
1884 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1885 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1886 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
1887 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
1888 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
1889 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
1890 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
1891 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
1892 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08001893};
1894
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001895static struct status_register_layout mx25l6495f_sr1 = {
1896 .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7
David Hendricksc3496092014-11-13 17:20:55 -08001897};
1898
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001899static struct wp_range_descriptor mx25l25635f_tb0_ranges[] = {
Vic Yang848bfd12018-03-23 10:24:07 -07001900 { { }, 0, {0, 0} }, /* none */
1901 { { }, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* block 511 */
1902 { { }, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* blocks 510-511 */
1903 { { }, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* blocks 508-511 */
1904 { { }, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* blocks 504-511 */
1905 { { }, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* blocks 496-511 */
1906 { { }, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* blocks 480-511 */
1907 { { }, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* blocks 448-511 */
1908 { { }, 0x8, {0x1800000, 64 * 128 * 1024} }, /* blocks 384-511 */
1909 { { }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* blocks 256-511 */
1910 { { }, 0xa, {0x0000000, 64 * 512 * 1024} }, /* all */
1911 { { }, 0xb, {0x0000000, 64 * 512 * 1024} }, /* all */
1912 { { }, 0xc, {0x0000000, 64 * 512 * 1024} }, /* all */
1913 { { }, 0xd, {0x0000000, 64 * 512 * 1024} }, /* all */
1914 { { }, 0xe, {0x0000000, 64 * 512 * 1024} }, /* all */
1915 { { }, 0xf, {0x0000000, 64 * 512 * 1024} }, /* all */
1916};
1917
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001918static struct wp_range_descriptor mx25l25635f_tb1_ranges[] = {
Vic Yang848bfd12018-03-23 10:24:07 -07001919 { { }, 0, {0, 0} }, /* none */
1920 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
1921 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
1922 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
1923 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
1924 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
1925 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
1926 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1927 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
1928 { { }, 0x9, {0x000000, 64 * 256 * 1024} }, /* blocks 0-255 */
1929 { { }, 0xa, {0x000000, 64 * 512 * 1024} }, /* all */
1930 { { }, 0xb, {0x000000, 64 * 512 * 1024} }, /* all */
1931 { { }, 0xc, {0x000000, 64 * 512 * 1024} }, /* all */
1932 { { }, 0xd, {0x000000, 64 * 512 * 1024} }, /* all */
1933 { { }, 0xe, {0x000000, 64 * 512 * 1024} }, /* all */
1934 { { }, 0xf, {0x000000, 64 * 512 * 1024} }, /* all */
1935};
1936
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001937static struct status_register_layout mx25l25635f_sr1 = {
1938 .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7
Vic Yang848bfd12018-03-23 10:24:07 -07001939};
1940
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001941static struct wp_range_descriptor s25fs128s_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001942 { { .tb = 1 }, 0, {0, 0} }, /* none */
1943 { { .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* lower 64th */
1944 { { .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* lower 32nd */
1945 { { .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* lower 16th */
1946 { { .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* lower 8th */
1947 { { .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* lower 4th */
1948 { { .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* lower half */
1949 { { .tb = 1 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08001950
David Hendricks148a4bf2015-03-13 21:02:42 -07001951 { { .tb = 0 }, 0, {0, 0} }, /* none */
1952 { { .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* upper 64th */
1953 { { .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* upper 32nd */
1954 { { .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* upper 16th */
1955 { { .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* upper 8th */
1956 { { .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* upper 4th */
1957 { { .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* upper half */
1958 { { .tb = 0 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08001959};
1960
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001961static struct status_register_layout s25fs128s_sr1 = {
1962 .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7
David Hendricksa9884852014-12-11 15:31:12 -08001963};
1964
David Hendricksc694bb82015-02-25 14:52:17 -08001965
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001966static struct wp_range_descriptor s25fl256s_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001967 { { .tb = 1 }, 0, {0, 0} }, /* none */
1968 { { .tb = 1 }, 0x1, {0x000000, 512 * 1024} }, /* lower 64th */
1969 { { .tb = 1 }, 0x2, {0x000000, 1024 * 1024} }, /* lower 32nd */
1970 { { .tb = 1 }, 0x3, {0x000000, 2048 * 1024} }, /* lower 16th */
1971 { { .tb = 1 }, 0x4, {0x000000, 4096 * 1024} }, /* lower 8th */
1972 { { .tb = 1 }, 0x5, {0x000000, 8192 * 1024} }, /* lower 4th */
1973 { { .tb = 1 }, 0x6, {0x000000, 16384 * 1024} }, /* lower half */
1974 { { .tb = 1 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
1975
1976 { { .tb = 0 }, 0, {0, 0} }, /* none */
1977 { { .tb = 0 }, 0x1, {0x1f80000, 512 * 1024} }, /* upper 64th */
1978 { { .tb = 0 }, 0x2, {0x1f00000, 1024 * 1024} }, /* upper 32nd */
1979 { { .tb = 0 }, 0x3, {0x1e00000, 2048 * 1024} }, /* upper 16th */
1980 { { .tb = 0 }, 0x4, {0x1c00000, 4096 * 1024} }, /* upper 8th */
1981 { { .tb = 0 }, 0x5, {0x1800000, 8192 * 1024} }, /* upper 4th */
1982 { { .tb = 0 }, 0x6, {0x1000000, 16384 * 1024} }, /* upper half */
1983 { { .tb = 0 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
David Hendricksc694bb82015-02-25 14:52:17 -08001984};
1985
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001986static struct status_register_layout s25fl256s_sr1 = {
1987 .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7
David Hendricksc694bb82015-02-25 14:52:17 -08001988};
1989
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001990static int get_sr1_layout(
1991 const struct flashctx *flash, struct status_register_layout *sr1)
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10001992{
1993 switch (flash->chip->manufacture_id) {
1994 case GIGADEVICE_ID:
1995 switch(flash->chip->model_id) {
1996
1997 case GIGADEVICE_GD25Q32:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001998 *sr1 = gd25q32_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10001999 return 0;
2000 case GIGADEVICE_GD25LQ128CD:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002001 *sr1 = gd25q128_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002002 return 0;
2003 }
2004 break;
2005 case MACRONIX_ID:
2006 switch (flash->chip->model_id) {
2007 case MACRONIX_MX25L6405:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002008 *sr1 = mx25l6406e_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002009 return 0;
2010 case MACRONIX_MX25L6495F:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002011 *sr1 = mx25l6495f_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002012 return 0;
2013 case MACRONIX_MX25L25635F:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002014 *sr1 = mx25l25635f_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002015 return 0;
2016 }
2017 break;
2018 case SPANSION_ID:
2019 switch (flash->chip->model_id) {
2020 case SPANSION_S25FS128S_L:
2021 case SPANSION_S25FS128S_S:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002022 *sr1 = s25fs128s_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002023 return 0;
2024 case SPANSION_S25FL256S_UL:
2025 case SPANSION_S25FL256S_US:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002026 *sr1 = s25fl256s_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002027 return 0;
2028 }
2029 break;
2030 }
2031
2032 return 1;
2033}
2034
David Hendrickse0512a72014-07-15 20:30:47 -07002035/* Given a flash chip, this function returns its writeprotect info. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002036static int generic_range_table(const struct flashctx *flash,
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002037 struct wp_range_descriptor **descrs,
David Hendrickse0512a72014-07-15 20:30:47 -07002038 int *num_entries)
2039{
David Hendrickse0512a72014-07-15 20:30:47 -07002040 *num_entries = 0;
2041
Patrick Georgif3fa2992017-02-02 16:24:44 +01002042 switch (flash->chip->manufacture_id) {
Nikolai Artemiev4b50b5a2021-04-06 16:52:34 +10002043 case AMIC_ID_NOPREFIX:
2044 switch(flash->chip->model_id) {
2045 case AMIC_A25L040:
2046 *descrs = a25l040_ranges;
2047 *num_entries = ARRAY_SIZE(a25l040_ranges);
2048 break;
2049 default:
2050 msg_cerr("%s() %d: AMIC flash chip mismatch"
2051 " (0x%04x), aborting\n", __func__, __LINE__,
2052 flash->chip->model_id);
2053 return -1;
2054 }
2055 break;
2056 case ATMEL_ID:
2057 switch(flash->chip->model_id) {
2058 case ATMEL_AT25SF128A:
2059 case ATMEL_AT25SL128A:
2060 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2061 /* CMP == 1 */
2062 *descrs = w25rq128_cmp1_ranges;
2063 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
2064 } else {
2065 /* CMP == 0 */
2066 *descrs = w25rq128_cmp0_ranges;
2067 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
2068 }
2069 break;
2070 default:
2071 msg_cerr("%s() %d: Atmel flash chip mismatch"
2072 " (0x%04x), aborting\n", __func__, __LINE__,
2073 flash->chip->model_id);
2074 return -1;
2075 }
2076 break;
Nikolai Artemiev06afe3e2021-04-06 16:40:29 +10002077 case WINBOND_NEX_ID:
2078 switch(flash->chip->model_id) {
2079 case WINBOND_NEX_W25X10:
2080 *descrs = w25x10_ranges;
2081 *num_entries = ARRAY_SIZE(w25x10_ranges);
2082 break;
2083 case WINBOND_NEX_W25X20:
2084 *descrs = w25x20_ranges;
2085 *num_entries = ARRAY_SIZE(w25x20_ranges);
2086 break;
2087 case WINBOND_NEX_W25X40:
2088 *descrs = w25x40_ranges;
2089 *num_entries = ARRAY_SIZE(w25x40_ranges);
2090 break;
2091 case WINBOND_NEX_W25X80:
2092 *descrs = w25x80_ranges;
2093 *num_entries = ARRAY_SIZE(w25x80_ranges);
2094 break;
2095 case WINBOND_NEX_W25Q80_V:
2096 *descrs = w25q80_ranges;
2097 *num_entries = ARRAY_SIZE(w25q80_ranges);
2098 break;
2099 case WINBOND_NEX_W25Q16_V:
2100 *descrs = w25q16_ranges;
2101 *num_entries = ARRAY_SIZE(w25q16_ranges);
2102 break;
2103 case WINBOND_NEX_W25Q32_V:
2104 case WINBOND_NEX_W25Q32_W:
2105 case WINBOND_NEX_W25Q32JW:
2106 *descrs = w25q32_ranges;
2107 *num_entries = ARRAY_SIZE(w25q32_ranges);
2108 break;
2109 case WINBOND_NEX_W25Q64_V:
2110 case WINBOND_NEX_W25Q64_W:
2111 *descrs = w25q64_ranges;
2112 *num_entries = ARRAY_SIZE(w25q64_ranges);
2113 break;
2114 case WINBOND_NEX_W25Q128_DTR:
2115 case WINBOND_NEX_W25Q128_V_M:
2116 case WINBOND_NEX_W25Q128_V:
2117 case WINBOND_NEX_W25Q128_W:
2118 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2119 /* CMP == 1 */
2120 *descrs = w25rq128_cmp1_ranges;
2121 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
2122 } else {
2123 /* CMP == 0 */
2124 *descrs = w25rq128_cmp0_ranges;
2125 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
2126 }
2127 break;
2128 case WINBOND_NEX_W25Q256_V:
2129 case WINBOND_NEX_W25Q256JV_M:
2130 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2131 /* CMP == 1 */
2132 *descrs = w25rq256_cmp1_ranges;
2133 *num_entries = ARRAY_SIZE(w25rq256_cmp1_ranges);
2134 } else {
2135 /* CMP == 0 */
2136 *descrs = w25rq256_cmp0_ranges;
2137 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
2138 }
2139 break;
2140 default:
2141 msg_cerr("%s() %d: WINBOND flash chip mismatch (0x%04x)"
2142 ", aborting\n", __func__, __LINE__,
2143 flash->chip->model_id);
2144 return -1;
2145 }
2146 break;
2147
Nikolai Artemiev12a84fa2021-04-06 16:41:56 +10002148 case EON_ID_NOPREFIX:
2149 switch (flash->chip->model_id) {
2150 case EON_EN25F40:
2151 *descrs = en25f40_ranges;
2152 *num_entries = ARRAY_SIZE(en25f40_ranges);
2153 break;
2154 case EON_EN25Q40:
2155 *descrs = en25q40_ranges;
2156 *num_entries = ARRAY_SIZE(en25q40_ranges);
2157 break;
2158 case EON_EN25Q80:
2159 *descrs = en25q80_ranges;
2160 *num_entries = ARRAY_SIZE(en25q80_ranges);
2161 break;
2162 case EON_EN25Q32:
2163 *descrs = en25q32_ranges;
2164 *num_entries = ARRAY_SIZE(en25q32_ranges);
2165 break;
2166 case EON_EN25Q64:
2167 *descrs = en25q64_ranges;
2168 *num_entries = ARRAY_SIZE(en25q64_ranges);
2169 break;
2170 case EON_EN25Q128:
2171 *descrs = en25q128_ranges;
2172 *num_entries = ARRAY_SIZE(en25q128_ranges);
2173 break;
2174 case EON_EN25QH128:
2175 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2176 /* CMP == 1 */
2177 *descrs = w25rq128_cmp1_ranges;
2178 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
2179 } else {
2180 /* CMP == 0 */
2181 *descrs = w25rq128_cmp0_ranges;
2182 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
2183 }
2184 break;
2185 case EON_EN25S64:
2186 *descrs = en25s64_ranges;
2187 *num_entries = ARRAY_SIZE(en25s64_ranges);
2188 break;
2189 default:
2190 msg_cerr("%s():%d: EON flash chip mismatch (0x%04x)"
2191 ", aborting\n", __func__, __LINE__,
2192 flash->chip->model_id);
2193 return -1;
2194 }
2195 break;
2196
David Hendricksaf3944a2014-07-28 18:37:40 -07002197 case GIGADEVICE_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002198 switch(flash->chip->model_id) {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002199
David Hendricksaf3944a2014-07-28 18:37:40 -07002200 case GIGADEVICE_GD25Q32: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002201 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002202
David Hendricksaf3944a2014-07-28 18:37:40 -07002203 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002204 *descrs = &gd25q32_cmp0_ranges[0];
David Hendricksaf3944a2014-07-28 18:37:40 -07002205 *num_entries = ARRAY_SIZE(gd25q32_cmp0_ranges);
2206 } else { /* CMP == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002207 *descrs = &gd25q32_cmp1_ranges[0];
David Hendricksaf3944a2014-07-28 18:37:40 -07002208 *num_entries = ARRAY_SIZE(gd25q32_cmp1_ranges);
2209 }
2210
2211 break;
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002212 }
Aaron Durbin6c957d72018-08-20 09:31:01 -06002213 case GIGADEVICE_GD25LQ128CD: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002214 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002215
2216 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002217 *descrs = &gd25q128_cmp0_ranges[0];
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002218 *num_entries = ARRAY_SIZE(gd25q128_cmp0_ranges);
2219 } else { /* CMP == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002220 *descrs = &gd25q128_cmp1_ranges[0];
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002221 *num_entries = ARRAY_SIZE(gd25q128_cmp1_ranges);
2222 }
2223
2224 break;
David Hendricksaf3944a2014-07-28 18:37:40 -07002225 }
Nikolai Artemievacada712021-04-06 16:50:04 +10002226 case GIGADEVICE_GD25LQ32:
2227 *descrs = w25q32_ranges;
2228 *num_entries = ARRAY_SIZE(w25q32_ranges);
2229 break;
2230 case GIGADEVICE_GD25Q40:
2231 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2232 /* CMP == 1 */
2233 *descrs = gd25q40_cmp1_ranges;
2234 *num_entries = ARRAY_SIZE(gd25q40_cmp1_ranges);
2235 } else {
2236 *descrs = gd25q40_cmp0_ranges;
2237 *num_entries = ARRAY_SIZE(gd25q40_cmp0_ranges);
2238 }
2239 break;
2240 case GIGADEVICE_GD25Q64:
2241 case GIGADEVICE_GD25LQ64:
2242 *descrs = gd25q64_ranges;
2243 *num_entries = ARRAY_SIZE(gd25q64_ranges);
2244 break;
2245 case GIGADEVICE_GD25Q128:
2246 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2247 /* CMP == 1 */
2248 *descrs = w25rq128_cmp1_ranges;
2249 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
2250 } else {
2251 /* CMP == 0 */
2252 *descrs = w25rq128_cmp0_ranges;
2253 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
2254 }
2255 break;
2256 case GIGADEVICE_GD25Q256D:
2257 *descrs = w25rq256_cmp0_ranges;
2258 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
2259 break;
David Hendricksaf3944a2014-07-28 18:37:40 -07002260 default:
2261 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
2262 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002263 flash->chip->model_id);
David Hendricksaf3944a2014-07-28 18:37:40 -07002264 return -1;
2265 }
2266 break;
David Hendricks83541d32014-07-15 20:58:21 -07002267 case MACRONIX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002268 switch (flash->chip->model_id) {
David Hendricks83541d32014-07-15 20:58:21 -07002269 case MACRONIX_MX25L6405:
2270 /* FIXME: MX25L64* chips have mixed capabilities and
2271 share IDs */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002272 *descrs = &mx25l6406e_ranges[0];
David Hendricks83541d32014-07-15 20:58:21 -07002273 *num_entries = ARRAY_SIZE(mx25l6406e_ranges);
2274 break;
David Hendricksc3496092014-11-13 17:20:55 -08002275 case MACRONIX_MX25L6495F: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002276 uint8_t cr = mx25l_read_config_register(flash);
David Hendricksc3496092014-11-13 17:20:55 -08002277
David Hendricksc3496092014-11-13 17:20:55 -08002278 if (!(cr & (1 << 3))) { /* T/B == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002279 *descrs = &mx25l6495f_tb0_ranges[0];
David Hendricksc3496092014-11-13 17:20:55 -08002280 *num_entries = ARRAY_SIZE(mx25l6495f_tb0_ranges);
2281 } else { /* T/B == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002282 *descrs = &mx25l6495f_tb1_ranges[0];
David Hendricksc3496092014-11-13 17:20:55 -08002283 *num_entries = ARRAY_SIZE(mx25l6495f_tb1_ranges);
2284 }
2285 break;
2286 }
Vic Yang848bfd12018-03-23 10:24:07 -07002287 case MACRONIX_MX25L25635F: {
2288 uint8_t cr = mx25l_read_config_register(flash);
2289
Vic Yang848bfd12018-03-23 10:24:07 -07002290 if (!(cr & (1 << 3))) { /* T/B == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002291 *descrs = &mx25l25635f_tb0_ranges[0];
Vic Yang848bfd12018-03-23 10:24:07 -07002292 *num_entries = ARRAY_SIZE(mx25l25635f_tb0_ranges);
2293 } else { /* T/B == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002294 *descrs = &mx25l25635f_tb1_ranges[0];
Vic Yang848bfd12018-03-23 10:24:07 -07002295 *num_entries = ARRAY_SIZE(mx25l25635f_tb1_ranges);
2296 }
2297 break;
Nikolai Artemiev0e560ae2021-04-06 16:45:00 +10002298 }
2299 case MACRONIX_MX25L1005:
2300 *descrs = mx25l1005_ranges;
2301 *num_entries = ARRAY_SIZE(mx25l1005_ranges);
2302 break;
2303 case MACRONIX_MX25L2005:
2304 *descrs = mx25l2005_ranges;
2305 *num_entries = ARRAY_SIZE(mx25l2005_ranges);
2306 break;
2307 case MACRONIX_MX25L4005:
2308 *descrs = mx25l4005_ranges;
2309 *num_entries = ARRAY_SIZE(mx25l4005_ranges);
2310 break;
2311 case MACRONIX_MX25L8005:
2312 *descrs = mx25l8005_ranges;
2313 *num_entries = ARRAY_SIZE(mx25l8005_ranges);
2314 break;
2315 case MACRONIX_MX25L1605:
2316 /* FIXME: MX25L1605 and MX25L1605D have different write
2317 * protection capabilities, but share IDs */
2318 *descrs = mx25l1605d_ranges;
2319 *num_entries = ARRAY_SIZE(mx25l1605d_ranges);
2320 break;
2321 case MACRONIX_MX25L3205:
2322 *descrs = mx25l3205d_ranges;
2323 *num_entries = ARRAY_SIZE(mx25l3205d_ranges);
2324 break;
2325 case MACRONIX_MX25U3235E:
2326 *descrs = mx25u3235e_ranges;
2327 *num_entries = ARRAY_SIZE(mx25u3235e_ranges);
2328 break;
2329 case MACRONIX_MX25U6435E:
2330 *descrs = mx25u6435e_ranges;
2331 *num_entries = ARRAY_SIZE(mx25u6435e_ranges);
2332 break;
2333 case MACRONIX_MX25U12835E: {
2334 uint8_t cr = mx25l_read_config_register(flash);
2335 if (cr & MX25U12835E_TB) { /* T/B == 1 */
2336 *descrs = mx25u12835e_tb1_ranges;
2337 *num_entries = ARRAY_SIZE(mx25u12835e_tb1_ranges);
2338 } else { /* T/B == 0 */
2339 *descrs = mx25u12835e_tb0_ranges;
2340 *num_entries = ARRAY_SIZE(mx25u12835e_tb0_ranges);
2341 }
2342 }
2343 break;
David Hendricks83541d32014-07-15 20:58:21 -07002344 default:
2345 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
2346 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002347 flash->chip->model_id);
David Hendricks83541d32014-07-15 20:58:21 -07002348 return -1;
2349 }
2350 break;
Nikolai Artemiev158b3702021-04-06 16:46:06 +10002351 case ST_ID:
2352 switch(flash->chip->model_id) {
2353 case ST_N25Q064__1E:
2354 case ST_N25Q064__3E:
2355 *descrs = n25q064_ranges;
2356 *num_entries = ARRAY_SIZE(n25q064_ranges);
2357 break;
2358 default:
2359 msg_cerr("%s() %d: Micron flash chip mismatch"
2360 " (0x%04x), aborting\n", __func__, __LINE__,
2361 flash->chip->model_id);
2362 return -1;
2363 }
2364 break;
David Hendricksa9884852014-12-11 15:31:12 -08002365 case SPANSION_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002366 switch (flash->chip->model_id) {
David Hendricksa9884852014-12-11 15:31:12 -08002367 case SPANSION_S25FS128S_L:
2368 case SPANSION_S25FS128S_S: {
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002369 *descrs = s25fs128s_ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -07002370 *num_entries = ARRAY_SIZE(s25fs128s_ranges);
David Hendricksa9884852014-12-11 15:31:12 -08002371 break;
2372 }
David Hendricksc694bb82015-02-25 14:52:17 -08002373 case SPANSION_S25FL256S_UL:
2374 case SPANSION_S25FL256S_US: {
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002375 *descrs = s25fl256s_ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -07002376 *num_entries = ARRAY_SIZE(s25fl256s_ranges);
David Hendricksc694bb82015-02-25 14:52:17 -08002377 break;
2378 }
David Hendricksa9884852014-12-11 15:31:12 -08002379 default:
2380 msg_cerr("%s():%d Spansion flash chip mismatch (0x%04x)"
Patrick Georgif3fa2992017-02-02 16:24:44 +01002381 ", aborting\n", __func__, __LINE__,
2382 flash->chip->model_id);
David Hendricksa9884852014-12-11 15:31:12 -08002383 return -1;
2384 }
2385 break;
David Hendrickse0512a72014-07-15 20:30:47 -07002386 default:
2387 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
Patrick Georgif3fa2992017-02-02 16:24:44 +01002388 __func__, flash->chip->manufacture_id);
David Hendrickse0512a72014-07-15 20:30:47 -07002389 return -1;
2390 }
2391
2392 return 0;
2393}
2394
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002395/* Determines if special s25f-specific functions need to be used to access a
2396 * given chip's modifier bits. Very much a hard-coded special case hack, but it
2397 * is also very easy to replace once a proper abstraction for accessing
2398 * specific modifier bits is added. */
2399static int use_s25f_modifier_bits(const struct flashctx *flash)
2400{
2401 bool model_match =
2402 flash->chip->model_id == SPANSION_S25FS128S_L ||
2403 flash->chip->model_id == SPANSION_S25FS128S_S ||
2404 flash->chip->model_id == SPANSION_S25FL256S_UL ||
2405 flash->chip->model_id == SPANSION_S25FL256S_US;
2406 return (flash->chip->manufacture_id == SPANSION_ID) && model_match;
2407}
2408
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002409static uint8_t generic_get_bp_mask(struct status_register_layout sr1)
Marco Chen9d5bddb2020-02-11 17:12:56 +08002410{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002411 return ((1 << (sr1.bp0_pos + sr1.bp_bits)) - 1) ^ \
2412 ((1 << sr1.bp0_pos) - 1);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002413}
2414
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002415static uint8_t generic_get_status_check_mask(struct status_register_layout sr1)
Marco Chen9d5bddb2020-02-11 17:12:56 +08002416{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002417 return generic_get_bp_mask(sr1) | 1 << sr1.srp_pos;
Marco Chen9d5bddb2020-02-11 17:12:56 +08002418}
2419
David Hendrickse0512a72014-07-15 20:30:47 -07002420/* Given a [start, len], this function finds a block protect bit combination
2421 * (if possible) and sets the corresponding bits in "status". Remaining bits
2422 * are preserved. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002423static int generic_range_to_status(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002424 unsigned int start, unsigned int len,
Marco Chen9d5bddb2020-02-11 17:12:56 +08002425 uint8_t *status, uint8_t *check_mask)
David Hendrickse0512a72014-07-15 20:30:47 -07002426{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002427 struct status_register_layout sr1;
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002428 struct wp_range_descriptor *r;
David Hendrickse0512a72014-07-15 20:30:47 -07002429 int i, range_found = 0, num_entries;
2430 uint8_t bp_mask;
2431
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002432 if (get_sr1_layout(flash, &sr1))
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002433 return -1;
2434
2435 if (generic_range_table(flash, &r, &num_entries))
David Hendrickse0512a72014-07-15 20:30:47 -07002436 return -1;
2437
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002438 bp_mask = generic_get_bp_mask(sr1);
David Hendrickse0512a72014-07-15 20:30:47 -07002439
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002440 for (i = 0; i < num_entries; i++, r++) {
David Hendrickse0512a72014-07-15 20:30:47 -07002441 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
2442 start, len, r->range.start, r->range.len);
2443 if ((start == r->range.start) && (len == r->range.len)) {
2444 *status &= ~(bp_mask);
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002445 *status |= r->bp << (sr1.bp0_pos);
David Hendricks148a4bf2015-03-13 21:02:42 -07002446
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002447 if (use_s25f_modifier_bits(flash)) {
2448 if (s25f_set_modifier_bits(flash, &r->m) < 0) {
Edward O'Callaghan0b662c12021-01-22 00:30:24 +11002449 msg_cerr("error setting modifier bits for range.\n");
David Hendricks148a4bf2015-03-13 21:02:42 -07002450 return -1;
2451 }
2452 }
2453
David Hendrickse0512a72014-07-15 20:30:47 -07002454 range_found = 1;
2455 break;
2456 }
2457 }
2458
2459 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11002460 msg_cerr("%s: matching range not found\n", __func__);
David Hendrickse0512a72014-07-15 20:30:47 -07002461 return -1;
2462 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002463
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002464 *check_mask = generic_get_status_check_mask(sr1);
David Hendrickse0512a72014-07-15 20:30:47 -07002465 return 0;
2466}
2467
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002468static int generic_status_to_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002469 const uint8_t sr1, unsigned int *start, unsigned int *len)
2470{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002471 struct status_register_layout sr1_layout;
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002472 struct wp_range_descriptor *r;
Duncan Laurie04ca1172015-03-12 09:25:34 -07002473 int num_entries, i, status_found = 0;
David Hendrickse0512a72014-07-15 20:30:47 -07002474 uint8_t sr1_bp;
Edward O'Callaghan9c4c9a52019-12-04 18:18:01 +11002475 struct modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -07002476
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002477 if (get_sr1_layout(flash, &sr1_layout))
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002478 return -1;
2479
2480 if (generic_range_table(flash, &r, &num_entries))
David Hendrickse0512a72014-07-15 20:30:47 -07002481 return -1;
2482
David Hendricks148a4bf2015-03-13 21:02:42 -07002483 /* modifier bits may be compared more than once, so get them here */
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002484 if (use_s25f_modifier_bits(flash) && s25f_get_modifier_bits(flash, &m) < 0)
2485 return -1;
David Hendricks148a4bf2015-03-13 21:02:42 -07002486
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002487 sr1_bp = (sr1 >> sr1_layout.bp0_pos) & ((1 << sr1_layout.bp_bits) - 1);
David Hendrickse0512a72014-07-15 20:30:47 -07002488
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002489 for (i = 0; i < num_entries; i++, r++) {
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002490 if (use_s25f_modifier_bits(flash)) {
David Hendricks148a4bf2015-03-13 21:02:42 -07002491 if (memcmp(&m, &r->m, sizeof(m)))
2492 continue;
2493 }
David Hendrickse0512a72014-07-15 20:30:47 -07002494 msg_cspew("comparing 0x%02x 0x%02x\n", sr1_bp, r->bp);
2495 if (sr1_bp == r->bp) {
2496 *start = r->range.start;
2497 *len = r->range.len;
2498 status_found = 1;
2499 break;
2500 }
2501 }
2502
2503 if (!status_found) {
2504 msg_cerr("matching status not found\n");
2505 return -1;
2506 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002507
David Hendrickse0512a72014-07-15 20:30:47 -07002508 return 0;
2509}
2510
2511/* Given a [start, len], this function calls generic_range_to_status() to
2512 * convert it to flash-chip-specific range bits, then sets into status register.
2513 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002514static int generic_set_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002515 unsigned int start, unsigned int len)
2516{
Marco Chen9d5bddb2020-02-11 17:12:56 +08002517 uint8_t status, expected, check_mask;
David Hendrickse0512a72014-07-15 20:30:47 -07002518
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002519 status = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002520 msg_cdbg("%s: old status: 0x%02x\n", __func__, status);
2521
2522 expected = status; /* preserve non-bp bits */
Marco Chen9d5bddb2020-02-11 17:12:56 +08002523 if (generic_range_to_status(flash, start, len, &expected, &check_mask))
David Hendrickse0512a72014-07-15 20:30:47 -07002524 return -1;
2525
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002526 spi_write_status_register(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002527
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002528 status = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002529 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002530 if ((status & check_mask) != (expected & check_mask)) {
2531 msg_cerr("expected=0x%02x, but actual=0x%02x. check mask=0x%02x\n",
2532 expected, status, check_mask);
David Hendrickse0512a72014-07-15 20:30:47 -07002533 return 1;
2534 }
David Hendrickse0512a72014-07-15 20:30:47 -07002535 return 0;
2536}
2537
2538/* Set/clear the status regsiter write protect bit in SR1. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002539static int generic_set_srp0(const struct flashctx *flash, int enable)
David Hendrickse0512a72014-07-15 20:30:47 -07002540{
Marco Chen9d5bddb2020-02-11 17:12:56 +08002541 uint8_t status, expected, check_mask;
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002542 struct status_register_layout sr1;
David Hendrickse0512a72014-07-15 20:30:47 -07002543
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002544 if (get_sr1_layout(flash, &sr1))
David Hendrickse0512a72014-07-15 20:30:47 -07002545 return -1;
2546
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002547 expected = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002548 msg_cdbg("%s: old status: 0x%02x\n", __func__, expected);
2549
2550 if (enable)
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002551 expected |= 1 << sr1.srp_pos;
David Hendrickse0512a72014-07-15 20:30:47 -07002552 else
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002553 expected &= ~(1 << sr1.srp_pos);
David Hendrickse0512a72014-07-15 20:30:47 -07002554
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002555 spi_write_status_register(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002556
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002557 status = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002558 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002559
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002560 check_mask = generic_get_status_check_mask(sr1);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002561 msg_cdbg("%s: check mask: 0x%02x\n", __func__, check_mask);
2562 if ((status & check_mask) != (expected & check_mask)) {
2563 msg_cerr("expected=0x%02x, but actual=0x%02x. check mask=0x%02x\n",
2564 expected, status, check_mask);
David Hendrickse0512a72014-07-15 20:30:47 -07002565 return -1;
Marco Chen9d5bddb2020-02-11 17:12:56 +08002566 }
David Hendrickse0512a72014-07-15 20:30:47 -07002567
2568 return 0;
2569}
2570
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002571static int generic_enable_writeprotect(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002572 enum wp_mode wp_mode)
2573{
2574 int ret;
2575
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002576 if (wp_mode != WP_MODE_HARDWARE) {
David Hendrickse0512a72014-07-15 20:30:47 -07002577 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
2578 return 1;
2579 }
2580
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002581 ret = generic_set_srp0(flash, 1);
David Hendrickse0512a72014-07-15 20:30:47 -07002582 if (ret)
2583 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002584
David Hendrickse0512a72014-07-15 20:30:47 -07002585 return ret;
2586}
2587
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002588static int generic_disable_writeprotect(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002589{
2590 int ret;
2591
2592 ret = generic_set_srp0(flash, 0);
2593 if (ret)
2594 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002595
David Hendrickse0512a72014-07-15 20:30:47 -07002596 return ret;
2597}
2598
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002599static int generic_list_ranges(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002600{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002601 struct wp_range_descriptor *r;
David Hendrickse0512a72014-07-15 20:30:47 -07002602 int i, num_entries;
2603
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002604 if (generic_range_table(flash, &r, &num_entries))
David Hendrickse0512a72014-07-15 20:30:47 -07002605 return -1;
2606
David Hendrickse0512a72014-07-15 20:30:47 -07002607 for (i = 0; i < num_entries; i++) {
2608 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
2609 r->range.start, r->range.len);
2610 r++;
2611 }
2612
2613 return 0;
2614}
2615
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002616static int wp_context_status(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002617{
2618 uint8_t sr1;
2619 unsigned int start, len;
2620 int ret = 0;
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002621 struct status_register_layout sr1_layout;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002622 int wp_en;
David Hendrickse0512a72014-07-15 20:30:47 -07002623
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002624 if (get_sr1_layout(flash, &sr1_layout))
David Hendrickse0512a72014-07-15 20:30:47 -07002625 return -1;
2626
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002627 sr1 = spi_read_status_register(flash);
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002628 wp_en = (sr1 >> sr1_layout.srp_pos) & 1;
David Hendrickse0512a72014-07-15 20:30:47 -07002629
2630 msg_cinfo("WP: status: 0x%04x\n", sr1);
2631 msg_cinfo("WP: status.srp0: %x\n", wp_en);
2632 /* FIXME: SRP1 is not really generic, but we probably should print
2633 * it anyway to have consistent output. #legacycruft */
2634 msg_cinfo("WP: status.srp1: %x\n", 0);
2635 msg_cinfo("WP: write protect is %s.\n",
2636 wp_en ? "enabled" : "disabled");
2637
2638 msg_cinfo("WP: write protect range: ");
2639 if (generic_status_to_range(flash, sr1, &start, &len)) {
2640 msg_cinfo("(cannot resolve the range)\n");
2641 ret = -1;
2642 } else {
2643 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
2644 }
2645
2646 return ret;
2647}
2648
2649struct wp wp_generic = {
2650 .list_ranges = generic_list_ranges,
2651 .set_range = generic_set_range,
2652 .enable = generic_enable_writeprotect,
2653 .disable = generic_disable_writeprotect,
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002654 .wp_status = wp_context_status,
David Hendrickse0512a72014-07-15 20:30:47 -07002655};