blob: 68b46395c580c89c431234f9f7a421fa8edf8c4d [file] [log] [blame]
Fabio Estevam5b749be2018-07-06 14:35:12 -03001// SPDX-License-Identifier: GPL-2.0
2//
3// flexcan.c - FLEXCAN CAN controller driver
4//
5// Copyright (c) 2005-2006 Varma Electronics Oy
6// Copyright (c) 2009 Sascha Hauer, Pengutronix
7// Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
8// Copyright (c) 2014 David Jander, Protonic Holland
9//
10// Based on code originally by Andrey Volkov <avolkov@varma-el.com>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020011
12#include <linux/netdevice.h>
13#include <linux/can.h>
14#include <linux/can/dev.h>
15#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010016#include <linux/can/led.h>
Marc Kleine-Budde30164752015-05-10 15:26:58 +020017#include <linux/can/rx-offload.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020018#include <linux/clk.h>
19#include <linux/delay.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020020#include <linux/interrupt.h>
21#include <linux/io.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020022#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000023#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080024#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020025#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030026#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020027
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020028#define DRV_NAME "flexcan"
29
30/* 8 for RX fifo and 2 error handling */
31#define FLEXCAN_NAPI_WEIGHT (8 + 2)
32
33/* FLEXCAN module configuration register (CANMCR) bits */
34#define FLEXCAN_MCR_MDIS BIT(31)
35#define FLEXCAN_MCR_FRZ BIT(30)
36#define FLEXCAN_MCR_FEN BIT(29)
37#define FLEXCAN_MCR_HALT BIT(28)
38#define FLEXCAN_MCR_NOT_RDY BIT(27)
39#define FLEXCAN_MCR_WAK_MSK BIT(26)
40#define FLEXCAN_MCR_SOFTRST BIT(25)
41#define FLEXCAN_MCR_FRZ_ACK BIT(24)
42#define FLEXCAN_MCR_SUPV BIT(23)
43#define FLEXCAN_MCR_SLF_WAK BIT(22)
44#define FLEXCAN_MCR_WRN_EN BIT(21)
45#define FLEXCAN_MCR_LPM_ACK BIT(20)
46#define FLEXCAN_MCR_WAK_SRC BIT(19)
47#define FLEXCAN_MCR_DOZE BIT(18)
48#define FLEXCAN_MCR_SRX_DIS BIT(17)
Marc Kleine-Budde62d10862015-08-27 16:01:27 +020049#define FLEXCAN_MCR_IRMQ BIT(16)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020050#define FLEXCAN_MCR_LPRIO_EN BIT(13)
51#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +020052/* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
Marc Kleine-Budde4c728d82014-09-02 16:54:17 +020053#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +020054#define FLEXCAN_MCR_IDAM_A (0x0 << 8)
55#define FLEXCAN_MCR_IDAM_B (0x1 << 8)
56#define FLEXCAN_MCR_IDAM_C (0x2 << 8)
57#define FLEXCAN_MCR_IDAM_D (0x3 << 8)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020058
59/* FLEXCAN control register (CANCTRL) bits */
60#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
61#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
62#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
63#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
64#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
65#define FLEXCAN_CTRL_ERR_MSK BIT(14)
66#define FLEXCAN_CTRL_CLK_SRC BIT(13)
67#define FLEXCAN_CTRL_LPB BIT(12)
68#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
69#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
70#define FLEXCAN_CTRL_SMP BIT(7)
71#define FLEXCAN_CTRL_BOFF_REC BIT(6)
72#define FLEXCAN_CTRL_TSYN BIT(5)
73#define FLEXCAN_CTRL_LBUF BIT(4)
74#define FLEXCAN_CTRL_LOM BIT(3)
75#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
76#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
77#define FLEXCAN_CTRL_ERR_STATE \
78 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
79 FLEXCAN_CTRL_BOFF_MSK)
80#define FLEXCAN_CTRL_ERR_ALL \
81 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
82
Stefan Agnercdce8442014-07-15 14:56:21 +020083/* FLEXCAN control register 2 (CTRL2) bits */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +020084#define FLEXCAN_CTRL2_ECRWRE BIT(29)
85#define FLEXCAN_CTRL2_WRMFRZ BIT(28)
86#define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
87#define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
88#define FLEXCAN_CTRL2_MRP BIT(18)
89#define FLEXCAN_CTRL2_RRS BIT(17)
90#define FLEXCAN_CTRL2_EACEN BIT(16)
Stefan Agnercdce8442014-07-15 14:56:21 +020091
92/* FLEXCAN memory error control register (MECR) bits */
93#define FLEXCAN_MECR_ECRWRDIS BIT(31)
94#define FLEXCAN_MECR_HANCEI_MSK BIT(19)
95#define FLEXCAN_MECR_FANCEI_MSK BIT(18)
96#define FLEXCAN_MECR_CEI_MSK BIT(16)
97#define FLEXCAN_MECR_HAERRIE BIT(15)
98#define FLEXCAN_MECR_FAERRIE BIT(14)
99#define FLEXCAN_MECR_EXTERRIE BIT(13)
100#define FLEXCAN_MECR_RERRDIS BIT(9)
101#define FLEXCAN_MECR_ECCDIS BIT(8)
102#define FLEXCAN_MECR_NCEFAFRZ BIT(7)
103
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200104/* FLEXCAN error and status register (ESR) bits */
105#define FLEXCAN_ESR_TWRN_INT BIT(17)
106#define FLEXCAN_ESR_RWRN_INT BIT(16)
107#define FLEXCAN_ESR_BIT1_ERR BIT(15)
108#define FLEXCAN_ESR_BIT0_ERR BIT(14)
109#define FLEXCAN_ESR_ACK_ERR BIT(13)
110#define FLEXCAN_ESR_CRC_ERR BIT(12)
111#define FLEXCAN_ESR_FRM_ERR BIT(11)
112#define FLEXCAN_ESR_STF_ERR BIT(10)
113#define FLEXCAN_ESR_TX_WRN BIT(9)
114#define FLEXCAN_ESR_RX_WRN BIT(8)
115#define FLEXCAN_ESR_IDLE BIT(7)
116#define FLEXCAN_ESR_TXRX BIT(6)
117#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
118#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
119#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
120#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
121#define FLEXCAN_ESR_BOFF_INT BIT(2)
122#define FLEXCAN_ESR_ERR_INT BIT(1)
123#define FLEXCAN_ESR_WAK_INT BIT(0)
124#define FLEXCAN_ESR_ERR_BUS \
125 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
126 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
127 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
128#define FLEXCAN_ESR_ERR_STATE \
129 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
130#define FLEXCAN_ESR_ERR_ALL \
131 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100132#define FLEXCAN_ESR_ALL_INT \
133 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
134 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200135
136/* FLEXCAN interrupt flag register (IFLAG) bits */
David Jander25e92442014-09-03 16:47:22 +0200137/* Errata ERR005829 step7: Reserve first valid MB */
Alexander Steincbffaf72018-10-11 17:01:25 +0200138#define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200139#define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP 0
Alexander Steincbffaf72018-10-11 17:01:25 +0200140#define FLEXCAN_TX_MB 63
141#define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST (FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP + 1)
142#define FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST (FLEXCAN_TX_MB - 1)
143#define FLEXCAN_IFLAG_MB(x) BIT(x & 0x1f)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200144#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
145#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
146#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200147
148/* FLEXCAN message buffers */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200149#define FLEXCAN_MB_CODE_MASK (0xf << 24)
150#define FLEXCAN_MB_CODE_RX_BUSY_BIT (0x1 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200151#define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
152#define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
153#define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200154#define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200155#define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
156
157#define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
158#define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
159#define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
160#define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
161
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200162#define FLEXCAN_MB_CNT_SRR BIT(22)
163#define FLEXCAN_MB_CNT_IDE BIT(21)
164#define FLEXCAN_MB_CNT_RTR BIT(20)
165#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
166#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
167
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200168#define FLEXCAN_TIMEOUT_US (50)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200169
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200170/* FLEXCAN hardware feature flags
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200171 *
172 * Below is some version info we got:
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000173 * SOC Version IP-Version Glitch- [TR]WRN_INT IRQ Err Memory err RTR re-
174 * Filter? connected? Passive detection ception in MB
Marc Kleine-Budde658f5342017-11-22 13:01:08 +0100175 * MX25 FlexCAN2 03.00.00.00 no no no no no
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000176 * MX28 FlexCAN2 03.00.04.00 yes yes no no no
Marc Kleine-Budde658f5342017-11-22 13:01:08 +0100177 * MX35 FlexCAN2 03.00.00.00 no no no no no
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000178 * MX53 FlexCAN2 03.00.00.00 yes no no no no
179 * MX6s FlexCAN3 10.00.12.00 yes yes no no yes
Marc Kleine-Budde29c64b12017-11-27 09:18:21 +0100180 * VF610 FlexCAN3 ? no yes no yes yes?
Pankaj Bansal99b76682017-11-24 18:52:09 +0530181 * LS1021A FlexCAN2 03.00.04.00 no yes no no yes
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200182 *
183 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
184 */
ZHU Yi (ST-FIR/ENG1-Zhu)2f8639b2017-09-15 07:01:23 +0000185#define FLEXCAN_QUIRK_BROKEN_WERR_STATE BIT(1) /* [TR]WRN_INT not connected */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200186#define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200187#define FLEXCAN_QUIRK_ENABLE_EACEN_RRS BIT(3) /* Enable EACEN and RRS bit in ctrl2 */
Marc Kleine-Budde66ddb822017-03-02 15:42:49 +0100188#define FLEXCAN_QUIRK_DISABLE_MECR BIT(4) /* Disable Memory error detection */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200189#define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5) /* Use timestamp based offloading */
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000190#define FLEXCAN_QUIRK_BROKEN_PERR_STATE BIT(6) /* No interrupt for error passive */
Uwe Kleine-König0e030a32018-04-25 16:50:39 +0200191#define FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN BIT(7) /* default to BE register access */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000192
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200193/* Structure of the message buffer */
194struct flexcan_mb {
195 u32 can_ctrl;
196 u32 can_id;
197 u32 data[2];
198};
199
200/* Structure of the hardware registers */
201struct flexcan_regs {
202 u32 mcr; /* 0x00 */
203 u32 ctrl; /* 0x04 */
204 u32 timer; /* 0x08 */
205 u32 _reserved1; /* 0x0c */
206 u32 rxgmask; /* 0x10 */
207 u32 rx14mask; /* 0x14 */
208 u32 rx15mask; /* 0x18 */
209 u32 ecr; /* 0x1c */
210 u32 esr; /* 0x20 */
211 u32 imask2; /* 0x24 */
212 u32 imask1; /* 0x28 */
213 u32 iflag2; /* 0x2c */
214 u32 iflag1; /* 0x30 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200215 union { /* 0x34 */
216 u32 gfwr_mx28; /* MX28, MX53 */
217 u32 ctrl2; /* MX6, VF610 */
218 };
Hui Wang30c1e672012-06-28 16:21:35 +0800219 u32 esr2; /* 0x38 */
220 u32 imeur; /* 0x3c */
221 u32 lrfr; /* 0x40 */
222 u32 crcr; /* 0x44 */
223 u32 rxfgmask; /* 0x48 */
224 u32 rxfir; /* 0x4c */
Stefan Agnercdce8442014-07-15 14:56:21 +0200225 u32 _reserved3[12]; /* 0x50 */
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200226 struct flexcan_mb mb[64]; /* 0x80 */
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200227 /* FIFO-mode:
228 * MB
229 * 0x080...0x08f 0 RX message buffer
230 * 0x090...0x0df 1-5 reserverd
231 * 0x0e0...0x0ff 6-7 8 entry ID table
232 * (mx25, mx28, mx35, mx53)
233 * 0x0e0...0x2df 6-7..37 8..128 entry ID table
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200234 * size conf'ed via ctrl2::RFFN
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200235 * (mx6, vf610)
236 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200237 u32 _reserved4[256]; /* 0x480 */
238 u32 rximr[64]; /* 0x880 */
239 u32 _reserved5[24]; /* 0x980 */
240 u32 gfwr_mx6; /* 0x9e0 - MX6 */
241 u32 _reserved6[63]; /* 0x9e4 */
Stefan Agnercdce8442014-07-15 14:56:21 +0200242 u32 mecr; /* 0xae0 */
243 u32 erriar; /* 0xae4 */
244 u32 erridpr; /* 0xae8 */
245 u32 errippr; /* 0xaec */
246 u32 rerrar; /* 0xaf0 */
247 u32 rerrdr; /* 0xaf4 */
248 u32 rerrsynr; /* 0xaf8 */
249 u32 errsr; /* 0xafc */
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200250};
251
Hui Wang30c1e672012-06-28 16:21:35 +0800252struct flexcan_devtype_data {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200253 u32 quirks; /* quirks needed for different IP cores */
Hui Wang30c1e672012-06-28 16:21:35 +0800254};
255
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200256struct flexcan_priv {
257 struct can_priv can;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200258 struct can_rx_offload offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200259
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200260 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200261 struct flexcan_mb __iomem *tx_mb_reserved;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200262 u32 reg_ctrl_default;
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +0200263 u32 reg_imask1_default;
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200264 u32 reg_imask2_default;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200265
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200266 struct clk *clk_ipg;
267 struct clk *clk_per;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200268 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300269 struct regulator *reg_xceiver;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530270
271 /* Read and Write APIs */
272 u32 (*read)(void __iomem *addr);
273 void (*write)(u32 val, void __iomem *addr);
Hui Wang30c1e672012-06-28 16:21:35 +0800274};
275
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200276static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
ZHU Yi (ST-FIR/ENG1-Zhu)fb5b91d62017-09-15 07:09:37 +0000277 .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
Uwe Kleine-König0e030a32018-04-25 16:50:39 +0200278 FLEXCAN_QUIRK_BROKEN_PERR_STATE |
279 FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN,
280};
281
282static const struct flexcan_devtype_data fsl_imx25_devtype_data = {
283 .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
ZHU Yi (ST-FIR/ENG1-Zhu)fb5b91d62017-09-15 07:09:37 +0000284 FLEXCAN_QUIRK_BROKEN_PERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800285};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200286
ZHU Yi (ST-FIR/ENG1-Zhu)083c5572017-09-15 07:08:23 +0000287static const struct flexcan_devtype_data fsl_imx28_devtype_data = {
288 .quirks = FLEXCAN_QUIRK_BROKEN_PERR_STATE,
289};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200290
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200291static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Marc Kleine-Budde096de072015-09-01 10:28:46 +0200292 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
ZHU Yi (ST-FIR/ENG1-Zhu)cf9c0462017-09-15 07:05:50 +0000293 FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200294};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200295
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200296static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200297 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
Marc Kleine-Budde29c64b12017-11-27 09:18:21 +0100298 FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP |
299 FLEXCAN_QUIRK_BROKEN_PERR_STATE,
Stefan Agnercdce8442014-07-15 14:56:21 +0200300};
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200301
Pankaj Bansal99b76682017-11-24 18:52:09 +0530302static const struct flexcan_devtype_data fsl_ls1021a_r2_devtype_data = {
303 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
304 FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_BROKEN_PERR_STATE |
305 FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
306};
307
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200308static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200309 .name = DRV_NAME,
310 .tseg1_min = 4,
311 .tseg1_max = 16,
312 .tseg2_min = 2,
313 .tseg2_max = 8,
314 .sjw_max = 4,
315 .brp_min = 1,
316 .brp_max = 256,
317 .brp_inc = 1,
318};
319
Pankaj Bansal88462d22017-11-24 18:52:08 +0530320/* FlexCAN module is essentially modelled as a little-endian IP in most
321 * SoCs, i.e the registers as well as the message buffer areas are
322 * implemented in a little-endian fashion.
323 *
324 * However there are some SoCs (e.g. LS1021A) which implement the FlexCAN
325 * module in a big-endian fashion (i.e the registers as well as the
326 * message buffer areas are implemented in a big-endian way).
327 *
328 * In addition, the FlexCAN module can be found on SoCs having ARM or
329 * PPC cores. So, we need to abstract off the register read/write
330 * functions, ensuring that these cater to all the combinations of module
331 * endianness and underlying CPU endianness.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000332 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530333static inline u32 flexcan_read_be(void __iomem *addr)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000334{
Pankaj Bansal88462d22017-11-24 18:52:08 +0530335 return ioread32be(addr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000336}
337
Pankaj Bansal88462d22017-11-24 18:52:08 +0530338static inline void flexcan_write_be(u32 val, void __iomem *addr)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000339{
Pankaj Bansal88462d22017-11-24 18:52:08 +0530340 iowrite32be(val, addr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000341}
342
Pankaj Bansal88462d22017-11-24 18:52:08 +0530343static inline u32 flexcan_read_le(void __iomem *addr)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000344{
Pankaj Bansal88462d22017-11-24 18:52:08 +0530345 return ioread32(addr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000346}
Pankaj Bansal88462d22017-11-24 18:52:08 +0530347
348static inline void flexcan_write_le(u32 val, void __iomem *addr)
349{
350 iowrite32(val, addr);
351}
holt@sgi.com61e271e2011-08-16 17:32:20 +0000352
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000353static inline void flexcan_error_irq_enable(const struct flexcan_priv *priv)
354{
355 struct flexcan_regs __iomem *regs = priv->regs;
356 u32 reg_ctrl = (priv->reg_ctrl_default | FLEXCAN_CTRL_ERR_MSK);
357
Pankaj Bansal88462d22017-11-24 18:52:08 +0530358 priv->write(reg_ctrl, &regs->ctrl);
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000359}
360
361static inline void flexcan_error_irq_disable(const struct flexcan_priv *priv)
362{
363 struct flexcan_regs __iomem *regs = priv->regs;
364 u32 reg_ctrl = (priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_MSK);
365
Pankaj Bansal88462d22017-11-24 18:52:08 +0530366 priv->write(reg_ctrl, &regs->ctrl);
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000367}
368
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100369static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
370{
371 if (!priv->reg_xceiver)
372 return 0;
373
374 return regulator_enable(priv->reg_xceiver);
375}
376
377static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
378{
379 if (!priv->reg_xceiver)
380 return 0;
381
382 return regulator_disable(priv->reg_xceiver);
383}
384
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100385static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200386{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200387 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100388 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200389 u32 reg;
390
Pankaj Bansal88462d22017-11-24 18:52:08 +0530391 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200392 reg &= ~FLEXCAN_MCR_MDIS;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530393 priv->write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200394
Pankaj Bansal88462d22017-11-24 18:52:08 +0530395 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200396 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100397
Pankaj Bansal88462d22017-11-24 18:52:08 +0530398 if (priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100399 return -ETIMEDOUT;
400
401 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200402}
403
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100404static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200405{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200406 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100407 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200408 u32 reg;
409
Pankaj Bansal88462d22017-11-24 18:52:08 +0530410 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200411 reg |= FLEXCAN_MCR_MDIS;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530412 priv->write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100413
Pankaj Bansal88462d22017-11-24 18:52:08 +0530414 while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200415 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100416
Pankaj Bansal88462d22017-11-24 18:52:08 +0530417 if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100418 return -ETIMEDOUT;
419
420 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200421}
422
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100423static int flexcan_chip_freeze(struct flexcan_priv *priv)
424{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200425 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100426 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
427 u32 reg;
428
Pankaj Bansal88462d22017-11-24 18:52:08 +0530429 reg = priv->read(&regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100430 reg |= FLEXCAN_MCR_HALT;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530431 priv->write(reg, &regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100432
Pankaj Bansal88462d22017-11-24 18:52:08 +0530433 while (timeout-- && !(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200434 udelay(100);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100435
Pankaj Bansal88462d22017-11-24 18:52:08 +0530436 if (!(priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100437 return -ETIMEDOUT;
438
439 return 0;
440}
441
442static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
443{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200444 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100445 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
446 u32 reg;
447
Pankaj Bansal88462d22017-11-24 18:52:08 +0530448 reg = priv->read(&regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100449 reg &= ~FLEXCAN_MCR_HALT;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530450 priv->write(reg, &regs->mcr);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100451
Pankaj Bansal88462d22017-11-24 18:52:08 +0530452 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200453 udelay(10);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100454
Pankaj Bansal88462d22017-11-24 18:52:08 +0530455 if (priv->read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100456 return -ETIMEDOUT;
457
458 return 0;
459}
460
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100461static int flexcan_chip_softreset(struct flexcan_priv *priv)
462{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200463 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100464 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
465
Pankaj Bansal88462d22017-11-24 18:52:08 +0530466 priv->write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
467 while (timeout-- && (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
David Jander8badd652014-08-27 12:02:16 +0200468 udelay(10);
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100469
Pankaj Bansal88462d22017-11-24 18:52:08 +0530470 if (priv->read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100471 return -ETIMEDOUT;
472
473 return 0;
474}
475
Stefan Agnerec56acf2014-07-15 14:56:20 +0200476static int __flexcan_get_berr_counter(const struct net_device *dev,
477 struct can_berr_counter *bec)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200478{
479 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200480 struct flexcan_regs __iomem *regs = priv->regs;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530481 u32 reg = priv->read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200482
483 bec->txerr = (reg >> 0) & 0xff;
484 bec->rxerr = (reg >> 8) & 0xff;
485
486 return 0;
487}
488
Stefan Agnerec56acf2014-07-15 14:56:20 +0200489static int flexcan_get_berr_counter(const struct net_device *dev,
490 struct can_berr_counter *bec)
491{
492 const struct flexcan_priv *priv = netdev_priv(dev);
493 int err;
494
495 err = clk_prepare_enable(priv->clk_ipg);
496 if (err)
497 return err;
498
499 err = clk_prepare_enable(priv->clk_per);
500 if (err)
501 goto out_disable_ipg;
502
503 err = __flexcan_get_berr_counter(dev, bec);
504
505 clk_disable_unprepare(priv->clk_per);
506 out_disable_ipg:
507 clk_disable_unprepare(priv->clk_ipg);
508
509 return err;
510}
511
Marc Kleine-Buddefb1e13e62018-04-26 23:13:38 +0200512static netdev_tx_t flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200513{
514 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee05237f2018-11-09 15:01:50 +0100515 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200516 struct can_frame *cf = (struct can_frame *)skb->data;
517 u32 can_id;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200518 u32 data;
Marc Kleine-Budde10d089b2014-09-23 11:18:11 +0200519 u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200520
521 if (can_dropped_invalid_skb(dev, skb))
522 return NETDEV_TX_OK;
523
524 netif_stop_queue(dev);
525
526 if (cf->can_id & CAN_EFF_FLAG) {
527 can_id = cf->can_id & CAN_EFF_MASK;
528 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
529 } else {
530 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
531 }
532
533 if (cf->can_id & CAN_RTR_FLAG)
534 ctrl |= FLEXCAN_MB_CNT_RTR;
535
536 if (cf->can_dlc > 0) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200537 data = be32_to_cpup((__be32 *)&cf->data[0]);
Marc Kleine-Buddee05237f2018-11-09 15:01:50 +0100538 priv->write(data, &regs->mb[FLEXCAN_TX_MB].data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200539 }
Luu An Phu13454c12018-01-02 10:44:18 +0700540 if (cf->can_dlc > 4) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200541 data = be32_to_cpup((__be32 *)&cf->data[4]);
Marc Kleine-Buddee05237f2018-11-09 15:01:50 +0100542 priv->write(data, &regs->mb[FLEXCAN_TX_MB].data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200543 }
544
Reuben Dowle9a123492011-11-01 11:18:03 +1300545 can_put_echo_skb(skb, dev, 0);
546
Marc Kleine-Buddee05237f2018-11-09 15:01:50 +0100547 priv->write(can_id, &regs->mb[FLEXCAN_TX_MB].can_id);
548 priv->write(ctrl, &regs->mb[FLEXCAN_TX_MB].can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200549
David Jander25e92442014-09-03 16:47:22 +0200550 /* Errata ERR005829 step8:
551 * Write twice INACTIVE(0x8) code to first MB.
552 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530553 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200554 &priv->tx_mb_reserved->can_ctrl);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530555 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200556 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200557
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200558 return NETDEV_TX_OK;
559}
560
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200561static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200562{
563 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100564 struct sk_buff *skb;
565 struct can_frame *cf;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100566 bool rx_errors = false, tx_errors = false;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200567
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100568 skb = alloc_can_err_skb(dev, &cf);
569 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200570 return;
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100571
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200572 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
573
574 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100575 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200576 cf->data[2] |= CAN_ERR_PROT_BIT1;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100577 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200578 }
579 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100580 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200581 cf->data[2] |= CAN_ERR_PROT_BIT0;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100582 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200583 }
584 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100585 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200586 cf->can_id |= CAN_ERR_ACK;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100587 cf->data[3] = CAN_ERR_PROT_LOC_ACK;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100588 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200589 }
590 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100591 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200592 cf->data[2] |= CAN_ERR_PROT_BIT;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100593 cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100594 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200595 }
596 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100597 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200598 cf->data[2] |= CAN_ERR_PROT_FORM;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100599 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200600 }
601 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100602 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200603 cf->data[2] |= CAN_ERR_PROT_STUFF;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100604 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200605 }
606
607 priv->can.can_stats.bus_error++;
608 if (rx_errors)
609 dev->stats.rx_errors++;
610 if (tx_errors)
611 dev->stats.tx_errors++;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200612
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200613 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200614}
615
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200616static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200617{
618 struct flexcan_priv *priv = netdev_priv(dev);
619 struct sk_buff *skb;
620 struct can_frame *cf;
Marc Kleine-Budde238443d2017-01-18 11:25:41 +0100621 enum can_state new_state, rx_state, tx_state;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200622 int flt;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000623 struct can_berr_counter bec;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200624
625 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
626 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000627 tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200628 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000629 rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200630 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000631 new_state = max(tx_state, rx_state);
Andri Yngvason258ce802015-03-17 13:03:09 +0000632 } else {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000633 __flexcan_get_berr_counter(dev, &bec);
Andri Yngvason258ce802015-03-17 13:03:09 +0000634 new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200635 CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000636 rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
637 tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000638 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200639
640 /* state hasn't changed */
641 if (likely(new_state == priv->can.state))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200642 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200643
644 skb = alloc_can_err_skb(dev, &cf);
645 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200646 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200647
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000648 can_change_state(dev, cf, tx_state, rx_state);
649
650 if (unlikely(new_state == CAN_STATE_BUS_OFF))
651 can_bus_off(dev);
652
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200653 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200654}
655
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200656static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200657{
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200658 return container_of(offload, struct flexcan_priv, offload);
659}
660
661static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
662 struct can_frame *cf,
663 u32 *timestamp, unsigned int n)
664{
665 struct flexcan_priv *priv = rx_offload_to_priv(offload);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200666 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200667 struct flexcan_mb __iomem *mb = &regs->mb[n];
668 u32 reg_ctrl, reg_id, reg_iflag1;
669
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200670 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
671 u32 code;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200672
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200673 do {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530674 reg_ctrl = priv->read(&mb->can_ctrl);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200675 } while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);
676
677 /* is this MB empty? */
678 code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
679 if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
680 (code != FLEXCAN_MB_CODE_RX_OVERRUN))
681 return 0;
682
683 if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
684 /* This MB was overrun, we lost data */
685 offload->dev->stats.rx_over_errors++;
686 offload->dev->stats.rx_errors++;
687 }
688 } else {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530689 reg_iflag1 = priv->read(&regs->iflag1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200690 if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
691 return 0;
692
Pankaj Bansal88462d22017-11-24 18:52:08 +0530693 reg_ctrl = priv->read(&mb->can_ctrl);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200694 }
695
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200696 /* increase timstamp to full 32 bit */
697 *timestamp = reg_ctrl << 16;
698
Pankaj Bansal88462d22017-11-24 18:52:08 +0530699 reg_id = priv->read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200700 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
701 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
702 else
703 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
704
705 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
706 cf->can_id |= CAN_RTR_FLAG;
707 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
708
Pankaj Bansal88462d22017-11-24 18:52:08 +0530709 *(__be32 *)(cf->data + 0) = cpu_to_be32(priv->read(&mb->data[0]));
710 *(__be32 *)(cf->data + 4) = cpu_to_be32(priv->read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200711
712 /* mark as read */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200713 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
714 /* Clear IRQ */
715 if (n < 32)
Pankaj Bansal88462d22017-11-24 18:52:08 +0530716 priv->write(BIT(n), &regs->iflag1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200717 else
Pankaj Bansal88462d22017-11-24 18:52:08 +0530718 priv->write(BIT(n - 32), &regs->iflag2);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200719 } else {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530720 priv->write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200721 }
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100722
Pankaj Bansal5178b7c2018-08-01 19:36:46 +0530723 /* Read the Free Running Timer. It is optional but recommended
724 * to unlock Mailbox as soon as possible and make it available
725 * for reception.
726 */
727 priv->read(&regs->timer);
728
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200729 return 1;
730}
731
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200732
733static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
734{
735 struct flexcan_regs __iomem *regs = priv->regs;
736 u32 iflag1, iflag2;
737
Alexander Steincbffaf72018-10-11 17:01:25 +0200738 iflag2 = priv->read(&regs->iflag2) & priv->reg_imask2_default &
Marc Kleine-Buddee05237f2018-11-09 15:01:50 +0100739 ~FLEXCAN_IFLAG_MB(FLEXCAN_TX_MB);
Alexander Steincbffaf72018-10-11 17:01:25 +0200740 iflag1 = priv->read(&regs->iflag1) & priv->reg_imask1_default;
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200741
742 return (u64)iflag2 << 32 | iflag1;
743}
744
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200745static irqreturn_t flexcan_irq(int irq, void *dev_id)
746{
747 struct net_device *dev = dev_id;
748 struct net_device_stats *stats = &dev->stats;
749 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200750 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100751 irqreturn_t handled = IRQ_NONE;
Alexander Steincbffaf72018-10-11 17:01:25 +0200752 u32 reg_iflag2, reg_esr;
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000753 enum can_state last_state = priv->can.state;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200754
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200755 /* reception interrupt */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200756 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
757 u64 reg_iflag;
758 int ret;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200759
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200760 while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) {
761 handled = IRQ_HANDLED;
762 ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
763 reg_iflag);
764 if (!ret)
765 break;
766 }
767 } else {
Alexander Steincbffaf72018-10-11 17:01:25 +0200768 u32 reg_iflag1;
769
770 reg_iflag1 = priv->read(&regs->iflag1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200771 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
772 handled = IRQ_HANDLED;
773 can_rx_offload_irq_offload_fifo(&priv->offload);
774 }
775
776 /* FIFO overflow interrupt */
777 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
778 handled = IRQ_HANDLED;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530779 priv->write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW,
780 &regs->iflag1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200781 dev->stats.rx_over_errors++;
782 dev->stats.rx_errors++;
783 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200784 }
785
Alexander Steincbffaf72018-10-11 17:01:25 +0200786 reg_iflag2 = priv->read(&regs->iflag2);
787
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200788 /* transmission complete interrupt */
Marc Kleine-Buddee05237f2018-11-09 15:01:50 +0100789 if (reg_iflag2 & FLEXCAN_IFLAG_MB(FLEXCAN_TX_MB)) {
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100790 handled = IRQ_HANDLED;
Reuben Dowle9a123492011-11-01 11:18:03 +1300791 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200792 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100793 can_led_event(dev, CAN_LED_EVENT_TX);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200794
795 /* after sending a RTR frame MB is in RX mode */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530796 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddee05237f2018-11-09 15:01:50 +0100797 &regs->mb[FLEXCAN_TX_MB].can_ctrl);
798 priv->write(FLEXCAN_IFLAG_MB(FLEXCAN_TX_MB), &regs->iflag2);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200799 netif_wake_queue(dev);
800 }
801
Pankaj Bansal88462d22017-11-24 18:52:08 +0530802 reg_esr = priv->read(&regs->esr);
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200803
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100804 /* ACK all bus error and state change IRQ sources */
805 if (reg_esr & FLEXCAN_ESR_ALL_INT) {
806 handled = IRQ_HANDLED;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530807 priv->write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100808 }
809
ZHU Yi (ST-FIR/ENG1-Zhu)ad230232017-09-15 06:59:15 +0000810 /* state change interrupt or broken error state quirk fix is enabled */
811 if ((reg_esr & FLEXCAN_ESR_ERR_STATE) ||
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000812 (priv->devtype_data->quirks & (FLEXCAN_QUIRK_BROKEN_WERR_STATE |
813 FLEXCAN_QUIRK_BROKEN_PERR_STATE)))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200814 flexcan_irq_state(dev, reg_esr);
815
816 /* bus error IRQ - handle if bus error reporting is activated */
817 if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
818 (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
819 flexcan_irq_bus_err(dev, reg_esr);
820
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000821 /* availability of error interrupt among state transitions in case
822 * bus error reporting is de-activated and
823 * FLEXCAN_QUIRK_BROKEN_PERR_STATE is enabled:
824 * +--------------------------------------------------------------+
825 * | +----------------------------------------------+ [stopped / |
826 * | | | sleeping] -+
827 * +-+-> active <-> warning <-> passive -> bus off -+
828 * ___________^^^^^^^^^^^^_______________________________
829 * disabled(1) enabled disabled
830 *
831 * (1): enabled if FLEXCAN_QUIRK_BROKEN_WERR_STATE is enabled
832 */
833 if ((last_state != priv->can.state) &&
834 (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_PERR_STATE) &&
835 !(priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
836 switch (priv->can.state) {
837 case CAN_STATE_ERROR_ACTIVE:
838 if (priv->devtype_data->quirks &
839 FLEXCAN_QUIRK_BROKEN_WERR_STATE)
840 flexcan_error_irq_enable(priv);
841 else
842 flexcan_error_irq_disable(priv);
843 break;
844
845 case CAN_STATE_ERROR_WARNING:
846 flexcan_error_irq_enable(priv);
847 break;
848
849 case CAN_STATE_ERROR_PASSIVE:
850 case CAN_STATE_BUS_OFF:
851 flexcan_error_irq_disable(priv);
852 break;
853
854 default:
855 break;
856 }
857 }
858
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100859 return handled;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200860}
861
862static void flexcan_set_bittiming(struct net_device *dev)
863{
864 const struct flexcan_priv *priv = netdev_priv(dev);
865 const struct can_bittiming *bt = &priv->can.bittiming;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200866 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200867 u32 reg;
868
Pankaj Bansal88462d22017-11-24 18:52:08 +0530869 reg = priv->read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200870 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
871 FLEXCAN_CTRL_RJW(0x3) |
872 FLEXCAN_CTRL_PSEG1(0x7) |
873 FLEXCAN_CTRL_PSEG2(0x7) |
874 FLEXCAN_CTRL_PROPSEG(0x7) |
875 FLEXCAN_CTRL_LPB |
876 FLEXCAN_CTRL_SMP |
877 FLEXCAN_CTRL_LOM);
878
879 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
880 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
881 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
882 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
883 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
884
885 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
886 reg |= FLEXCAN_CTRL_LPB;
887 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
888 reg |= FLEXCAN_CTRL_LOM;
889 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
890 reg |= FLEXCAN_CTRL_SMP;
891
Lucas Stach7a4b6c82015-08-07 17:16:03 +0200892 netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530893 priv->write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200894
895 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100896 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
Pankaj Bansal88462d22017-11-24 18:52:08 +0530897 priv->read(&regs->mcr), priv->read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200898}
899
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200900/* flexcan_chip_start
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200901 *
902 * this functions is entered with clocks enabled
903 *
904 */
905static int flexcan_chip_start(struct net_device *dev)
906{
907 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200908 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200909 u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
David S. Miller1f6d8032014-09-23 12:09:27 -0400910 int err, i;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200911
912 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100913 err = flexcan_chip_enable(priv);
914 if (err)
915 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200916
917 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100918 err = flexcan_chip_softreset(priv);
919 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100920 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200921
922 flexcan_set_bittiming(dev);
923
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200924 /* MCR
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200925 *
926 * enable freeze
927 * enable fifo
928 * halt now
929 * only supervisor access
930 * enable warning int
Reuben Dowle9a123492011-11-01 11:18:03 +1300931 * disable local echo
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +0200932 * enable individual RX masking
Marc Kleine-Budde749de6f2015-08-31 21:32:34 +0200933 * choose format C
934 * set max mailbox number
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200935 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530936 reg_mcr = priv->read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200937 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200938 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | FLEXCAN_MCR_SUPV |
939 FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS | FLEXCAN_MCR_IRMQ |
Marc Kleine-Buddee05237f2018-11-09 15:01:50 +0100940 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_MAXMB(FLEXCAN_TX_MB);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200941
Alexander Steincbffaf72018-10-11 17:01:25 +0200942 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200943 reg_mcr &= ~FLEXCAN_MCR_FEN;
Alexander Steincbffaf72018-10-11 17:01:25 +0200944 else
945 reg_mcr |= FLEXCAN_MCR_FEN;
946
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100947 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530948 priv->write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200949
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200950 /* CTRL
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200951 *
952 * disable timer sync feature
953 *
954 * disable auto busoff recovery
955 * transmit lowest buffer first
956 *
957 * enable tx and rx warning interrupt
958 * enable bus off interrupt
959 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200960 */
Pankaj Bansal88462d22017-11-24 18:52:08 +0530961 reg_ctrl = priv->read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200962 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
963 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000964 FLEXCAN_CTRL_ERR_STATE;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200965
966 /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000967 * on most Flexcan cores, too. Otherwise we don't get
968 * any error warning or passive interrupts.
969 */
ZHU Yi (ST-FIR/ENG1-Zhu)2f8639b2017-09-15 07:01:23 +0000970 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_WERR_STATE ||
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000971 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
972 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Alexander Steinbc03a542014-08-12 10:47:21 +0200973 else
974 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200975
976 /* save for later use */
977 priv->reg_ctrl_default = reg_ctrl;
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200978 /* leave interrupts disabled for now */
979 reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100980 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
Pankaj Bansal88462d22017-11-24 18:52:08 +0530981 priv->write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200982
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200983 if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530984 reg_ctrl2 = priv->read(&regs->ctrl2);
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200985 reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
Pankaj Bansal88462d22017-11-24 18:52:08 +0530986 priv->write(reg_ctrl2, &regs->ctrl2);
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200987 }
988
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200989 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
Alexander Steincbffaf72018-10-11 17:01:25 +0200990 for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++) {
Pankaj Bansal88462d22017-11-24 18:52:08 +0530991 priv->write(FLEXCAN_MB_CODE_RX_EMPTY,
992 &regs->mb[i].can_ctrl);
Alexander Steincbffaf72018-10-11 17:01:25 +0200993 }
994 } else {
995 /* clear and invalidate unused mailboxes first */
996 for (i = FLEXCAN_TX_MB_RESERVED_OFF_FIFO; i <= ARRAY_SIZE(regs->mb); i++) {
997 priv->write(FLEXCAN_MB_CODE_RX_INACTIVE,
998 &regs->mb[i].can_ctrl);
999 }
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001000 }
1001
David Jander25e92442014-09-03 16:47:22 +02001002 /* Errata ERR005829: mark first TX mailbox as INACTIVE */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301003 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
1004 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +02001005
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +02001006 /* mark TX mailbox as INACTIVE */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301007 priv->write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddee05237f2018-11-09 15:01:50 +01001008 &regs->mb[FLEXCAN_TX_MB].can_ctrl);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +02001009
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001010 /* acceptance mask/acceptance code (accept everything) */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301011 priv->write(0x0, &regs->rxgmask);
1012 priv->write(0x0, &regs->rx14mask);
1013 priv->write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001014
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +02001015 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
Pankaj Bansal88462d22017-11-24 18:52:08 +05301016 priv->write(0x0, &regs->rxfgmask);
Hui Wang30c1e672012-06-28 16:21:35 +08001017
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +02001018 /* clear acceptance filters */
1019 for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
Pankaj Bansal88462d22017-11-24 18:52:08 +05301020 priv->write(0, &regs->rximr[i]);
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +02001021
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001022 /* On Vybrid, disable memory error detection interrupts
Stefan Agnercdce8442014-07-15 14:56:21 +02001023 * and freeze mode.
1024 * This also works around errata e5295 which generates
1025 * false positive memory errors and put the device in
1026 * freeze mode.
1027 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +02001028 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001029 /* Follow the protocol as described in "Detection
Stefan Agnercdce8442014-07-15 14:56:21 +02001030 * and Correction of Memory Errors" to write to
1031 * MECR register
1032 */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301033 reg_ctrl2 = priv->read(&regs->ctrl2);
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +02001034 reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301035 priv->write(reg_ctrl2, &regs->ctrl2);
Stefan Agnercdce8442014-07-15 14:56:21 +02001036
Pankaj Bansal88462d22017-11-24 18:52:08 +05301037 reg_mecr = priv->read(&regs->mecr);
Stefan Agnercdce8442014-07-15 14:56:21 +02001038 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301039 priv->write(reg_mecr, &regs->mecr);
Stefan Agnercdce8442014-07-15 14:56:21 +02001040 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001041 FLEXCAN_MECR_FANCEI_MSK);
Pankaj Bansal88462d22017-11-24 18:52:08 +05301042 priv->write(reg_mecr, &regs->mecr);
Stefan Agnercdce8442014-07-15 14:56:21 +02001043 }
1044
Marc Kleine-Buddef0036982014-02-28 17:18:27 +01001045 err = flexcan_transceiver_enable(priv);
1046 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001047 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001048
1049 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001050 err = flexcan_chip_unfreeze(priv);
1051 if (err)
1052 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001053
1054 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1055
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +02001056 /* enable interrupts atomically */
1057 disable_irq(dev->irq);
Pankaj Bansal88462d22017-11-24 18:52:08 +05301058 priv->write(priv->reg_ctrl_default, &regs->ctrl);
1059 priv->write(priv->reg_imask1_default, &regs->imask1);
1060 priv->write(priv->reg_imask2_default, &regs->imask2);
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +02001061 enable_irq(dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001062
1063 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001064 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
Pankaj Bansal88462d22017-11-24 18:52:08 +05301065 priv->read(&regs->mcr), priv->read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001066
1067 return 0;
1068
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001069 out_transceiver_disable:
1070 flexcan_transceiver_disable(priv);
1071 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001072 flexcan_chip_disable(priv);
1073 return err;
1074}
1075
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001076/* flexcan_chip_stop
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001077 *
1078 * this functions is entered with clocks enabled
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001079 */
1080static void flexcan_chip_stop(struct net_device *dev)
1081{
1082 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001083 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001084
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001085 /* freeze + disable module */
1086 flexcan_chip_freeze(priv);
1087 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001088
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +01001089 /* Disable all interrupts */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301090 priv->write(0, &regs->imask2);
1091 priv->write(0, &regs->imask1);
1092 priv->write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
1093 &regs->ctrl);
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +01001094
Marc Kleine-Buddef0036982014-02-28 17:18:27 +01001095 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001096 priv->can.state = CAN_STATE_STOPPED;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001097}
1098
1099static int flexcan_open(struct net_device *dev)
1100{
1101 struct flexcan_priv *priv = netdev_priv(dev);
1102 int err;
1103
Fabio Estevamaa101812013-07-22 12:41:40 -03001104 err = clk_prepare_enable(priv->clk_ipg);
1105 if (err)
1106 return err;
1107
1108 err = clk_prepare_enable(priv->clk_per);
1109 if (err)
1110 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001111
1112 err = open_candev(dev);
1113 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -03001114 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001115
1116 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1117 if (err)
1118 goto out_close;
1119
1120 /* start chip and queuing */
1121 err = flexcan_chip_start(dev);
1122 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001123 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001124
1125 can_led_event(dev, CAN_LED_EVENT_OPEN);
1126
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001127 can_rx_offload_enable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001128 netif_start_queue(dev);
1129
1130 return 0;
1131
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001132 out_free_irq:
1133 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001134 out_close:
1135 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -03001136 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001137 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001138 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001139 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001140
1141 return err;
1142}
1143
1144static int flexcan_close(struct net_device *dev)
1145{
1146 struct flexcan_priv *priv = netdev_priv(dev);
1147
1148 netif_stop_queue(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001149 can_rx_offload_disable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001150 flexcan_chip_stop(dev);
1151
1152 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001153 clk_disable_unprepare(priv->clk_per);
1154 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001155
1156 close_candev(dev);
1157
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001158 can_led_event(dev, CAN_LED_EVENT_STOP);
1159
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001160 return 0;
1161}
1162
1163static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1164{
1165 int err;
1166
1167 switch (mode) {
1168 case CAN_MODE_START:
1169 err = flexcan_chip_start(dev);
1170 if (err)
1171 return err;
1172
1173 netif_wake_queue(dev);
1174 break;
1175
1176 default:
1177 return -EOPNOTSUPP;
1178 }
1179
1180 return 0;
1181}
1182
1183static const struct net_device_ops flexcan_netdev_ops = {
1184 .ndo_open = flexcan_open,
1185 .ndo_stop = flexcan_close,
1186 .ndo_start_xmit = flexcan_start_xmit,
Oliver Hartkoppc971fa22014-03-07 09:23:41 +01001187 .ndo_change_mtu = can_change_mtu,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001188};
1189
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001190static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001191{
1192 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001193 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001194 u32 reg, err;
1195
Fabio Estevamaa101812013-07-22 12:41:40 -03001196 err = clk_prepare_enable(priv->clk_ipg);
1197 if (err)
1198 return err;
1199
1200 err = clk_prepare_enable(priv->clk_per);
1201 if (err)
1202 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001203
1204 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001205 err = flexcan_chip_disable(priv);
1206 if (err)
1207 goto out_disable_per;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301208 reg = priv->read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001209 reg |= FLEXCAN_CTRL_CLK_SRC;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301210 priv->write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001211
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001212 err = flexcan_chip_enable(priv);
1213 if (err)
1214 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001215
1216 /* set freeze, halt and activate FIFO, restrict register access */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301217 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001218 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1219 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301220 priv->write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001221
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001222 /* Currently we only support newer versions of this core
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001223 * featuring a RX hardware FIFO (although this driver doesn't
1224 * make use of it on some cores). Older cores, found on some
1225 * Coldfire derivates are not tested.
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001226 */
Pankaj Bansal88462d22017-11-24 18:52:08 +05301227 reg = priv->read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001228 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001229 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001230 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001231 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001232 }
1233
1234 err = register_candev(dev);
1235
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001236 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001237 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001238 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001239 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001240 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001241 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001242 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001243
1244 return err;
1245}
1246
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001247static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001248{
1249 unregister_candev(dev);
1250}
1251
Hui Wang30c1e672012-06-28 16:21:35 +08001252static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001253 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001254 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
Uwe Kleine-König0e030a32018-04-25 16:50:39 +02001255 { .compatible = "fsl,imx53-flexcan", .data = &fsl_imx25_devtype_data, },
1256 { .compatible = "fsl,imx35-flexcan", .data = &fsl_imx25_devtype_data, },
1257 { .compatible = "fsl,imx25-flexcan", .data = &fsl_imx25_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001258 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Stefan Agnercdce8442014-07-15 14:56:21 +02001259 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
Pankaj Bansal99b76682017-11-24 18:52:09 +05301260 { .compatible = "fsl,ls1021ar2-flexcan", .data = &fsl_ls1021a_r2_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001261 { /* sentinel */ },
1262};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001263MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001264
1265static const struct platform_device_id flexcan_id_table[] = {
1266 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1267 { /* sentinel */ },
1268};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001269MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001270
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001271static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001272{
Hui Wang30c1e672012-06-28 16:21:35 +08001273 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001274 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001275 struct net_device *dev;
1276 struct flexcan_priv *priv;
Andreas Werner555828e2015-03-22 17:35:52 +01001277 struct regulator *reg_xceiver;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001278 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001279 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001280 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001281 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001282 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001283
Andreas Werner555828e2015-03-22 17:35:52 +01001284 reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1285 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
1286 return -EPROBE_DEFER;
1287 else if (IS_ERR(reg_xceiver))
1288 reg_xceiver = NULL;
1289
Hui Wangafc016d2012-06-28 16:21:34 +08001290 if (pdev->dev.of_node)
1291 of_property_read_u32(pdev->dev.of_node,
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001292 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001293
1294 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001295 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1296 if (IS_ERR(clk_ipg)) {
1297 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001298 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001299 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001300
1301 clk_per = devm_clk_get(&pdev->dev, "per");
1302 if (IS_ERR(clk_per)) {
1303 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001304 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001305 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001306 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001307 }
1308
1309 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1310 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001311 if (irq <= 0)
1312 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001313
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001314 regs = devm_ioremap_resource(&pdev->dev, mem);
1315 if (IS_ERR(regs))
1316 return PTR_ERR(regs);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001317
Hui Wang30c1e672012-06-28 16:21:35 +08001318 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1319 if (of_id) {
1320 devtype_data = of_id->data;
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001321 } else if (platform_get_device_id(pdev)->driver_data) {
Hui Wang30c1e672012-06-28 16:21:35 +08001322 devtype_data = (struct flexcan_devtype_data *)
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001323 platform_get_device_id(pdev)->driver_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001324 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001325 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001326 }
1327
Fabio Estevam933e4af2013-07-22 12:41:39 -03001328 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1329 if (!dev)
1330 return -ENOMEM;
1331
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001332 platform_set_drvdata(pdev, dev);
1333 SET_NETDEV_DEV(dev, &pdev->dev);
1334
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001335 dev->netdev_ops = &flexcan_netdev_ops;
1336 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001337 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001338
1339 priv = netdev_priv(dev);
Pankaj Bansal88462d22017-11-24 18:52:08 +05301340
Uwe Kleine-König0e030a32018-04-25 16:50:39 +02001341 if (of_property_read_bool(pdev->dev.of_node, "big-endian") ||
1342 devtype_data->quirks & FLEXCAN_QUIRK_DEFAULT_BIG_ENDIAN) {
Pankaj Bansal88462d22017-11-24 18:52:08 +05301343 priv->read = flexcan_read_be;
1344 priv->write = flexcan_write_be;
1345 } else {
Uwe Kleine-König0e030a32018-04-25 16:50:39 +02001346 priv->read = flexcan_read_le;
1347 priv->write = flexcan_write_le;
Pankaj Bansal88462d22017-11-24 18:52:08 +05301348 }
1349
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001350 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001351 priv->can.bittiming_const = &flexcan_bittiming_const;
1352 priv->can.do_set_mode = flexcan_set_mode;
1353 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1354 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1355 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1356 CAN_CTRLMODE_BERR_REPORTING;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001357 priv->regs = regs;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001358 priv->clk_ipg = clk_ipg;
1359 priv->clk_per = clk_per;
Hui Wang30c1e672012-06-28 16:21:35 +08001360 priv->devtype_data = devtype_data;
Andreas Werner555828e2015-03-22 17:35:52 +01001361 priv->reg_xceiver = reg_xceiver;
Fabio Estevamb7c41142013-06-10 23:12:57 -03001362
Alexander Steincbffaf72018-10-11 17:01:25 +02001363 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP)
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001364 priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP];
Alexander Steincbffaf72018-10-11 17:01:25 +02001365 else
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001366 priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +02001367
Alexander Steincbffaf72018-10-11 17:01:25 +02001368 priv->reg_imask1_default = 0;
Marc Kleine-Buddee05237f2018-11-09 15:01:50 +01001369 priv->reg_imask2_default = FLEXCAN_IFLAG_MB(FLEXCAN_TX_MB);
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +02001370
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001371 priv->offload.mailbox_read = flexcan_mailbox_read;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001372
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001373 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1374 u64 imask;
1375
1376 priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
1377 priv->offload.mb_last = FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST;
1378
1379 imask = GENMASK_ULL(priv->offload.mb_last, priv->offload.mb_first);
1380 priv->reg_imask1_default |= imask;
1381 priv->reg_imask2_default |= imask >> 32;
1382
1383 err = can_rx_offload_add_timestamp(dev, &priv->offload);
1384 } else {
1385 priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
1386 FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
1387 err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
1388 }
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001389 if (err)
1390 goto failed_offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001391
1392 err = register_flexcandev(dev);
1393 if (err) {
1394 dev_err(&pdev->dev, "registering netdev failed\n");
1395 goto failed_register;
1396 }
1397
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001398 devm_can_led_init(dev);
1399
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001400 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001401 priv->regs, dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001402
1403 return 0;
1404
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001405 failed_offload:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001406 failed_register:
1407 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001408 return err;
1409}
1410
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001411static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001412{
1413 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001414 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001415
1416 unregister_flexcandev(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001417 can_rx_offload_del(&priv->offload);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001418 free_candev(dev);
1419
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001420 return 0;
1421}
1422
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001423static int __maybe_unused flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001424{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001425 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001426 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001427 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001428
Eric Bénard8b5e2182012-05-08 17:12:17 +02001429 if (netif_running(dev)) {
Fabio Estevam4de349e2016-08-17 12:41:08 -03001430 err = flexcan_chip_disable(priv);
1431 if (err)
1432 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001433 netif_stop_queue(dev);
1434 netif_device_detach(dev);
1435 }
1436 priv->can.state = CAN_STATE_SLEEPING;
1437
1438 return 0;
1439}
1440
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001441static int __maybe_unused flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001442{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001443 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001444 struct flexcan_priv *priv = netdev_priv(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001445 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001446
1447 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1448 if (netif_running(dev)) {
1449 netif_device_attach(dev);
1450 netif_start_queue(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001451 err = flexcan_chip_enable(priv);
1452 if (err)
1453 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001454 }
Fabio Estevam4de349e2016-08-17 12:41:08 -03001455 return 0;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001456}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001457
1458static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001459
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001460static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001461 .driver = {
1462 .name = DRV_NAME,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001463 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001464 .of_match_table = flexcan_of_match,
1465 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001466 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001467 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001468 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001469};
1470
Axel Lin871d3372011-11-27 15:42:31 +00001471module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001472
1473MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1474 "Marc Kleine-Budde <kernel@pengutronix.de>");
1475MODULE_LICENSE("GPL v2");
1476MODULE_DESCRIPTION("CAN port driver for flexcan based chip");