blob: 6bfe24aefea01f951c84a85fe35e6ad14142f937 [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
7 *
8 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
9 *
10 * LICENCE:
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation version 2.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 */
21
22#include <linux/netdevice.h>
23#include <linux/can.h>
24#include <linux/can/dev.h>
25#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010026#include <linux/can/led.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020027#include <linux/clk.h>
28#include <linux/delay.h>
29#include <linux/if_arp.h>
30#include <linux/if_ether.h>
31#include <linux/interrupt.h>
32#include <linux/io.h>
33#include <linux/kernel.h>
34#include <linux/list.h>
35#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000036#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080037#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020038#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030039#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020040
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020041#define DRV_NAME "flexcan"
42
43/* 8 for RX fifo and 2 error handling */
44#define FLEXCAN_NAPI_WEIGHT (8 + 2)
45
46/* FLEXCAN module configuration register (CANMCR) bits */
47#define FLEXCAN_MCR_MDIS BIT(31)
48#define FLEXCAN_MCR_FRZ BIT(30)
49#define FLEXCAN_MCR_FEN BIT(29)
50#define FLEXCAN_MCR_HALT BIT(28)
51#define FLEXCAN_MCR_NOT_RDY BIT(27)
52#define FLEXCAN_MCR_WAK_MSK BIT(26)
53#define FLEXCAN_MCR_SOFTRST BIT(25)
54#define FLEXCAN_MCR_FRZ_ACK BIT(24)
55#define FLEXCAN_MCR_SUPV BIT(23)
56#define FLEXCAN_MCR_SLF_WAK BIT(22)
57#define FLEXCAN_MCR_WRN_EN BIT(21)
58#define FLEXCAN_MCR_LPM_ACK BIT(20)
59#define FLEXCAN_MCR_WAK_SRC BIT(19)
60#define FLEXCAN_MCR_DOZE BIT(18)
61#define FLEXCAN_MCR_SRX_DIS BIT(17)
62#define FLEXCAN_MCR_BCC BIT(16)
63#define FLEXCAN_MCR_LPRIO_EN BIT(13)
64#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +020065#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x1f)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020066#define FLEXCAN_MCR_IDAM_A (0 << 8)
67#define FLEXCAN_MCR_IDAM_B (1 << 8)
68#define FLEXCAN_MCR_IDAM_C (2 << 8)
69#define FLEXCAN_MCR_IDAM_D (3 << 8)
70
71/* FLEXCAN control register (CANCTRL) bits */
72#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
73#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
74#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
75#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
76#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
77#define FLEXCAN_CTRL_ERR_MSK BIT(14)
78#define FLEXCAN_CTRL_CLK_SRC BIT(13)
79#define FLEXCAN_CTRL_LPB BIT(12)
80#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
81#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
82#define FLEXCAN_CTRL_SMP BIT(7)
83#define FLEXCAN_CTRL_BOFF_REC BIT(6)
84#define FLEXCAN_CTRL_TSYN BIT(5)
85#define FLEXCAN_CTRL_LBUF BIT(4)
86#define FLEXCAN_CTRL_LOM BIT(3)
87#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
88#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
89#define FLEXCAN_CTRL_ERR_STATE \
90 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
91 FLEXCAN_CTRL_BOFF_MSK)
92#define FLEXCAN_CTRL_ERR_ALL \
93 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
94
95/* FLEXCAN error and status register (ESR) bits */
96#define FLEXCAN_ESR_TWRN_INT BIT(17)
97#define FLEXCAN_ESR_RWRN_INT BIT(16)
98#define FLEXCAN_ESR_BIT1_ERR BIT(15)
99#define FLEXCAN_ESR_BIT0_ERR BIT(14)
100#define FLEXCAN_ESR_ACK_ERR BIT(13)
101#define FLEXCAN_ESR_CRC_ERR BIT(12)
102#define FLEXCAN_ESR_FRM_ERR BIT(11)
103#define FLEXCAN_ESR_STF_ERR BIT(10)
104#define FLEXCAN_ESR_TX_WRN BIT(9)
105#define FLEXCAN_ESR_RX_WRN BIT(8)
106#define FLEXCAN_ESR_IDLE BIT(7)
107#define FLEXCAN_ESR_TXRX BIT(6)
108#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
109#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
110#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
111#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
112#define FLEXCAN_ESR_BOFF_INT BIT(2)
113#define FLEXCAN_ESR_ERR_INT BIT(1)
114#define FLEXCAN_ESR_WAK_INT BIT(0)
115#define FLEXCAN_ESR_ERR_BUS \
116 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
117 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
118 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
119#define FLEXCAN_ESR_ERR_STATE \
120 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
121#define FLEXCAN_ESR_ERR_ALL \
122 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100123#define FLEXCAN_ESR_ALL_INT \
124 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
125 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200126
127/* FLEXCAN interrupt flag register (IFLAG) bits */
128#define FLEXCAN_TX_BUF_ID 8
129#define FLEXCAN_IFLAG_BUF(x) BIT(x)
130#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
131#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
132#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
133#define FLEXCAN_IFLAG_DEFAULT \
134 (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
135 FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
136
137/* FLEXCAN message buffers */
138#define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
139#define FLEXCAN_MB_CNT_SRR BIT(22)
140#define FLEXCAN_MB_CNT_IDE BIT(21)
141#define FLEXCAN_MB_CNT_RTR BIT(20)
142#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
143#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
144
145#define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
146
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100147#define FLEXCAN_TIMEOUT_US (50)
148
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200149/*
150 * FLEXCAN hardware feature flags
151 *
152 * Below is some version info we got:
153 * SOC Version IP-Version Glitch- [TR]WRN_INT
154 * Filter? connected?
155 * MX25 FlexCAN2 03.00.00.00 no no
156 * MX28 FlexCAN2 03.00.04.00 yes yes
157 * MX35 FlexCAN2 03.00.00.00 no no
158 * MX53 FlexCAN2 03.00.00.00 yes no
159 * MX6s FlexCAN3 10.00.12.00 yes yes
160 *
161 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
162 */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000163#define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200164#define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000165
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200166/* Structure of the message buffer */
167struct flexcan_mb {
168 u32 can_ctrl;
169 u32 can_id;
170 u32 data[2];
171};
172
173/* Structure of the hardware registers */
174struct flexcan_regs {
175 u32 mcr; /* 0x00 */
176 u32 ctrl; /* 0x04 */
177 u32 timer; /* 0x08 */
178 u32 _reserved1; /* 0x0c */
179 u32 rxgmask; /* 0x10 */
180 u32 rx14mask; /* 0x14 */
181 u32 rx15mask; /* 0x18 */
182 u32 ecr; /* 0x1c */
183 u32 esr; /* 0x20 */
184 u32 imask2; /* 0x24 */
185 u32 imask1; /* 0x28 */
186 u32 iflag2; /* 0x2c */
187 u32 iflag1; /* 0x30 */
Hui Wang30c1e672012-06-28 16:21:35 +0800188 u32 crl2; /* 0x34 */
189 u32 esr2; /* 0x38 */
190 u32 imeur; /* 0x3c */
191 u32 lrfr; /* 0x40 */
192 u32 crcr; /* 0x44 */
193 u32 rxfgmask; /* 0x48 */
194 u32 rxfir; /* 0x4c */
195 u32 _reserved3[12];
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200196 struct flexcan_mb cantxfg[64];
197};
198
Hui Wang30c1e672012-06-28 16:21:35 +0800199struct flexcan_devtype_data {
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000200 u32 features; /* hardware controller features */
Hui Wang30c1e672012-06-28 16:21:35 +0800201};
202
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200203struct flexcan_priv {
204 struct can_priv can;
205 struct net_device *dev;
206 struct napi_struct napi;
207
208 void __iomem *base;
209 u32 reg_esr;
210 u32 reg_ctrl_default;
211
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200212 struct clk *clk_ipg;
213 struct clk *clk_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200214 struct flexcan_platform_data *pdata;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200215 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300216 struct regulator *reg_xceiver;
Hui Wang30c1e672012-06-28 16:21:35 +0800217};
218
219static struct flexcan_devtype_data fsl_p1010_devtype_data = {
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000220 .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800221};
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000222static struct flexcan_devtype_data fsl_imx28_devtype_data;
Hui Wang30c1e672012-06-28 16:21:35 +0800223static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200224 .features = FLEXCAN_HAS_V10_FEATURES,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200225};
226
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200227static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200228 .name = DRV_NAME,
229 .tseg1_min = 4,
230 .tseg1_max = 16,
231 .tseg2_min = 2,
232 .tseg2_max = 8,
233 .sjw_max = 4,
234 .brp_min = 1,
235 .brp_max = 256,
236 .brp_inc = 1,
237};
238
239/*
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100240 * Abstract off the read/write for arm versus ppc. This
241 * assumes that PPC uses big-endian registers and everything
242 * else uses little-endian registers, independent of CPU
243 * endianess.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000244 */
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100245#if defined(CONFIG_PPC)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000246static inline u32 flexcan_read(void __iomem *addr)
247{
248 return in_be32(addr);
249}
250
251static inline void flexcan_write(u32 val, void __iomem *addr)
252{
253 out_be32(addr, val);
254}
255#else
256static inline u32 flexcan_read(void __iomem *addr)
257{
258 return readl(addr);
259}
260
261static inline void flexcan_write(u32 val, void __iomem *addr)
262{
263 writel(val, addr);
264}
265#endif
266
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100267static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
268{
269 if (!priv->reg_xceiver)
270 return 0;
271
272 return regulator_enable(priv->reg_xceiver);
273}
274
275static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
276{
277 if (!priv->reg_xceiver)
278 return 0;
279
280 return regulator_disable(priv->reg_xceiver);
281}
282
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200283static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
284 u32 reg_esr)
285{
286 return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
287 (reg_esr & FLEXCAN_ESR_ERR_BUS);
288}
289
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100290static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200291{
292 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100293 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200294 u32 reg;
295
holt@sgi.com61e271e2011-08-16 17:32:20 +0000296 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200297 reg &= ~FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000298 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200299
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100300 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
301 usleep_range(10, 20);
302
303 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
304 return -ETIMEDOUT;
305
306 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200307}
308
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100309static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200310{
311 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100312 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200313 u32 reg;
314
holt@sgi.com61e271e2011-08-16 17:32:20 +0000315 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200316 reg |= FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000317 flexcan_write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100318
319 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
320 usleep_range(10, 20);
321
322 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
323 return -ETIMEDOUT;
324
325 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200326}
327
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100328static int flexcan_chip_freeze(struct flexcan_priv *priv)
329{
330 struct flexcan_regs __iomem *regs = priv->base;
331 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
332 u32 reg;
333
334 reg = flexcan_read(&regs->mcr);
335 reg |= FLEXCAN_MCR_HALT;
336 flexcan_write(reg, &regs->mcr);
337
338 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
339 usleep_range(100, 200);
340
341 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
342 return -ETIMEDOUT;
343
344 return 0;
345}
346
347static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
348{
349 struct flexcan_regs __iomem *regs = priv->base;
350 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
351 u32 reg;
352
353 reg = flexcan_read(&regs->mcr);
354 reg &= ~FLEXCAN_MCR_HALT;
355 flexcan_write(reg, &regs->mcr);
356
357 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
358 usleep_range(10, 20);
359
360 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
361 return -ETIMEDOUT;
362
363 return 0;
364}
365
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100366static int flexcan_chip_softreset(struct flexcan_priv *priv)
367{
368 struct flexcan_regs __iomem *regs = priv->base;
369 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
370
371 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
372 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
373 usleep_range(10, 20);
374
375 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
376 return -ETIMEDOUT;
377
378 return 0;
379}
380
Stefan Agnerec56acf2014-07-15 14:56:20 +0200381
382static int __flexcan_get_berr_counter(const struct net_device *dev,
383 struct can_berr_counter *bec)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200384{
385 const struct flexcan_priv *priv = netdev_priv(dev);
386 struct flexcan_regs __iomem *regs = priv->base;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000387 u32 reg = flexcan_read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200388
389 bec->txerr = (reg >> 0) & 0xff;
390 bec->rxerr = (reg >> 8) & 0xff;
391
392 return 0;
393}
394
Stefan Agnerec56acf2014-07-15 14:56:20 +0200395static int flexcan_get_berr_counter(const struct net_device *dev,
396 struct can_berr_counter *bec)
397{
398 const struct flexcan_priv *priv = netdev_priv(dev);
399 int err;
400
401 err = clk_prepare_enable(priv->clk_ipg);
402 if (err)
403 return err;
404
405 err = clk_prepare_enable(priv->clk_per);
406 if (err)
407 goto out_disable_ipg;
408
409 err = __flexcan_get_berr_counter(dev, bec);
410
411 clk_disable_unprepare(priv->clk_per);
412 out_disable_ipg:
413 clk_disable_unprepare(priv->clk_ipg);
414
415 return err;
416}
417
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200418static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
419{
420 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200421 struct flexcan_regs __iomem *regs = priv->base;
422 struct can_frame *cf = (struct can_frame *)skb->data;
423 u32 can_id;
424 u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
425
426 if (can_dropped_invalid_skb(dev, skb))
427 return NETDEV_TX_OK;
428
429 netif_stop_queue(dev);
430
431 if (cf->can_id & CAN_EFF_FLAG) {
432 can_id = cf->can_id & CAN_EFF_MASK;
433 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
434 } else {
435 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
436 }
437
438 if (cf->can_id & CAN_RTR_FLAG)
439 ctrl |= FLEXCAN_MB_CNT_RTR;
440
441 if (cf->can_dlc > 0) {
442 u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000443 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200444 }
445 if (cf->can_dlc > 3) {
446 u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000447 flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200448 }
449
Reuben Dowle9a123492011-11-01 11:18:03 +1300450 can_put_echo_skb(skb, dev, 0);
451
holt@sgi.com61e271e2011-08-16 17:32:20 +0000452 flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
453 flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200454
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200455 return NETDEV_TX_OK;
456}
457
458static void do_bus_err(struct net_device *dev,
459 struct can_frame *cf, u32 reg_esr)
460{
461 struct flexcan_priv *priv = netdev_priv(dev);
462 int rx_errors = 0, tx_errors = 0;
463
464 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
465
466 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100467 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200468 cf->data[2] |= CAN_ERR_PROT_BIT1;
469 tx_errors = 1;
470 }
471 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100472 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200473 cf->data[2] |= CAN_ERR_PROT_BIT0;
474 tx_errors = 1;
475 }
476 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100477 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200478 cf->can_id |= CAN_ERR_ACK;
479 cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
480 tx_errors = 1;
481 }
482 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100483 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200484 cf->data[2] |= CAN_ERR_PROT_BIT;
485 cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
486 rx_errors = 1;
487 }
488 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100489 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200490 cf->data[2] |= CAN_ERR_PROT_FORM;
491 rx_errors = 1;
492 }
493 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100494 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200495 cf->data[2] |= CAN_ERR_PROT_STUFF;
496 rx_errors = 1;
497 }
498
499 priv->can.can_stats.bus_error++;
500 if (rx_errors)
501 dev->stats.rx_errors++;
502 if (tx_errors)
503 dev->stats.tx_errors++;
504}
505
506static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
507{
508 struct sk_buff *skb;
509 struct can_frame *cf;
510
511 skb = alloc_can_err_skb(dev, &cf);
512 if (unlikely(!skb))
513 return 0;
514
515 do_bus_err(dev, cf, reg_esr);
516 netif_receive_skb(skb);
517
518 dev->stats.rx_packets++;
519 dev->stats.rx_bytes += cf->can_dlc;
520
521 return 1;
522}
523
524static void do_state(struct net_device *dev,
525 struct can_frame *cf, enum can_state new_state)
526{
527 struct flexcan_priv *priv = netdev_priv(dev);
528 struct can_berr_counter bec;
529
Stefan Agnerec56acf2014-07-15 14:56:20 +0200530 __flexcan_get_berr_counter(dev, &bec);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200531
532 switch (priv->can.state) {
533 case CAN_STATE_ERROR_ACTIVE:
534 /*
535 * from: ERROR_ACTIVE
536 * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
537 * => : there was a warning int
538 */
539 if (new_state >= CAN_STATE_ERROR_WARNING &&
540 new_state <= CAN_STATE_BUS_OFF) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100541 netdev_dbg(dev, "Error Warning IRQ\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200542 priv->can.can_stats.error_warning++;
543
544 cf->can_id |= CAN_ERR_CRTL;
545 cf->data[1] = (bec.txerr > bec.rxerr) ?
546 CAN_ERR_CRTL_TX_WARNING :
547 CAN_ERR_CRTL_RX_WARNING;
548 }
549 case CAN_STATE_ERROR_WARNING: /* fallthrough */
550 /*
551 * from: ERROR_ACTIVE, ERROR_WARNING
552 * to : ERROR_PASSIVE, BUS_OFF
553 * => : error passive int
554 */
555 if (new_state >= CAN_STATE_ERROR_PASSIVE &&
556 new_state <= CAN_STATE_BUS_OFF) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100557 netdev_dbg(dev, "Error Passive IRQ\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200558 priv->can.can_stats.error_passive++;
559
560 cf->can_id |= CAN_ERR_CRTL;
561 cf->data[1] = (bec.txerr > bec.rxerr) ?
562 CAN_ERR_CRTL_TX_PASSIVE :
563 CAN_ERR_CRTL_RX_PASSIVE;
564 }
565 break;
566 case CAN_STATE_BUS_OFF:
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100567 netdev_err(dev, "BUG! "
568 "hardware recovered automatically from BUS_OFF\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200569 break;
570 default:
571 break;
572 }
573
574 /* process state changes depending on the new state */
575 switch (new_state) {
576 case CAN_STATE_ERROR_ACTIVE:
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100577 netdev_dbg(dev, "Error Active\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200578 cf->can_id |= CAN_ERR_PROT;
579 cf->data[2] = CAN_ERR_PROT_ACTIVE;
580 break;
581 case CAN_STATE_BUS_OFF:
582 cf->can_id |= CAN_ERR_BUSOFF;
583 can_bus_off(dev);
584 break;
585 default:
586 break;
587 }
588}
589
590static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
591{
592 struct flexcan_priv *priv = netdev_priv(dev);
593 struct sk_buff *skb;
594 struct can_frame *cf;
595 enum can_state new_state;
596 int flt;
597
598 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
599 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
600 if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
601 FLEXCAN_ESR_RX_WRN))))
602 new_state = CAN_STATE_ERROR_ACTIVE;
603 else
604 new_state = CAN_STATE_ERROR_WARNING;
605 } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
606 new_state = CAN_STATE_ERROR_PASSIVE;
607 else
608 new_state = CAN_STATE_BUS_OFF;
609
610 /* state hasn't changed */
611 if (likely(new_state == priv->can.state))
612 return 0;
613
614 skb = alloc_can_err_skb(dev, &cf);
615 if (unlikely(!skb))
616 return 0;
617
618 do_state(dev, cf, new_state);
619 priv->can.state = new_state;
620 netif_receive_skb(skb);
621
622 dev->stats.rx_packets++;
623 dev->stats.rx_bytes += cf->can_dlc;
624
625 return 1;
626}
627
628static void flexcan_read_fifo(const struct net_device *dev,
629 struct can_frame *cf)
630{
631 const struct flexcan_priv *priv = netdev_priv(dev);
632 struct flexcan_regs __iomem *regs = priv->base;
633 struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
634 u32 reg_ctrl, reg_id;
635
holt@sgi.com61e271e2011-08-16 17:32:20 +0000636 reg_ctrl = flexcan_read(&mb->can_ctrl);
637 reg_id = flexcan_read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200638 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
639 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
640 else
641 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
642
643 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
644 cf->can_id |= CAN_RTR_FLAG;
645 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
646
holt@sgi.com61e271e2011-08-16 17:32:20 +0000647 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
648 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200649
650 /* mark as read */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000651 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
652 flexcan_read(&regs->timer);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200653}
654
655static int flexcan_read_frame(struct net_device *dev)
656{
657 struct net_device_stats *stats = &dev->stats;
658 struct can_frame *cf;
659 struct sk_buff *skb;
660
661 skb = alloc_can_skb(dev, &cf);
662 if (unlikely(!skb)) {
663 stats->rx_dropped++;
664 return 0;
665 }
666
667 flexcan_read_fifo(dev, cf);
668 netif_receive_skb(skb);
669
670 stats->rx_packets++;
671 stats->rx_bytes += cf->can_dlc;
672
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100673 can_led_event(dev, CAN_LED_EVENT_RX);
674
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200675 return 1;
676}
677
678static int flexcan_poll(struct napi_struct *napi, int quota)
679{
680 struct net_device *dev = napi->dev;
681 const struct flexcan_priv *priv = netdev_priv(dev);
682 struct flexcan_regs __iomem *regs = priv->base;
683 u32 reg_iflag1, reg_esr;
684 int work_done = 0;
685
686 /*
687 * The error bits are cleared on read,
688 * use saved value from irq handler.
689 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000690 reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200691
692 /* handle state changes */
693 work_done += flexcan_poll_state(dev, reg_esr);
694
695 /* handle RX-FIFO */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000696 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200697 while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
698 work_done < quota) {
699 work_done += flexcan_read_frame(dev);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000700 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200701 }
702
703 /* report bus errors */
704 if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
705 work_done += flexcan_poll_bus_err(dev, reg_esr);
706
707 if (work_done < quota) {
708 napi_complete(napi);
709 /* enable IRQs */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000710 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
711 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200712 }
713
714 return work_done;
715}
716
717static irqreturn_t flexcan_irq(int irq, void *dev_id)
718{
719 struct net_device *dev = dev_id;
720 struct net_device_stats *stats = &dev->stats;
721 struct flexcan_priv *priv = netdev_priv(dev);
722 struct flexcan_regs __iomem *regs = priv->base;
723 u32 reg_iflag1, reg_esr;
724
holt@sgi.com61e271e2011-08-16 17:32:20 +0000725 reg_iflag1 = flexcan_read(&regs->iflag1);
726 reg_esr = flexcan_read(&regs->esr);
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100727 /* ACK all bus error and state change IRQ sources */
728 if (reg_esr & FLEXCAN_ESR_ALL_INT)
729 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200730
731 /*
732 * schedule NAPI in case of:
733 * - rx IRQ
734 * - state change IRQ
735 * - bus error IRQ and bus error reporting is activated
736 */
737 if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
738 (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
739 flexcan_has_and_handle_berr(priv, reg_esr)) {
740 /*
741 * The error bits are cleared on read,
742 * save them for later use.
743 */
744 priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000745 flexcan_write(FLEXCAN_IFLAG_DEFAULT &
746 ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
747 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200748 &regs->ctrl);
749 napi_schedule(&priv->napi);
750 }
751
752 /* FIFO overflow */
753 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
holt@sgi.com61e271e2011-08-16 17:32:20 +0000754 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200755 dev->stats.rx_over_errors++;
756 dev->stats.rx_errors++;
757 }
758
759 /* transmission complete interrupt */
760 if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
Reuben Dowle9a123492011-11-01 11:18:03 +1300761 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200762 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100763 can_led_event(dev, CAN_LED_EVENT_TX);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000764 flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200765 netif_wake_queue(dev);
766 }
767
768 return IRQ_HANDLED;
769}
770
771static void flexcan_set_bittiming(struct net_device *dev)
772{
773 const struct flexcan_priv *priv = netdev_priv(dev);
774 const struct can_bittiming *bt = &priv->can.bittiming;
775 struct flexcan_regs __iomem *regs = priv->base;
776 u32 reg;
777
holt@sgi.com61e271e2011-08-16 17:32:20 +0000778 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200779 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
780 FLEXCAN_CTRL_RJW(0x3) |
781 FLEXCAN_CTRL_PSEG1(0x7) |
782 FLEXCAN_CTRL_PSEG2(0x7) |
783 FLEXCAN_CTRL_PROPSEG(0x7) |
784 FLEXCAN_CTRL_LPB |
785 FLEXCAN_CTRL_SMP |
786 FLEXCAN_CTRL_LOM);
787
788 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
789 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
790 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
791 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
792 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
793
794 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
795 reg |= FLEXCAN_CTRL_LPB;
796 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
797 reg |= FLEXCAN_CTRL_LOM;
798 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
799 reg |= FLEXCAN_CTRL_SMP;
800
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100801 netdev_info(dev, "writing ctrl=0x%08x\n", reg);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000802 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200803
804 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100805 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
806 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200807}
808
809/*
810 * flexcan_chip_start
811 *
812 * this functions is entered with clocks enabled
813 *
814 */
815static int flexcan_chip_start(struct net_device *dev)
816{
817 struct flexcan_priv *priv = netdev_priv(dev);
818 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200819 int err;
820 u32 reg_mcr, reg_ctrl;
821
822 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100823 err = flexcan_chip_enable(priv);
824 if (err)
825 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200826
827 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100828 err = flexcan_chip_softreset(priv);
829 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100830 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200831
832 flexcan_set_bittiming(dev);
833
834 /*
835 * MCR
836 *
837 * enable freeze
838 * enable fifo
839 * halt now
840 * only supervisor access
841 * enable warning int
842 * choose format C
Reuben Dowle9a123492011-11-01 11:18:03 +1300843 * disable local echo
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200844 *
845 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000846 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200847 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200848 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
849 FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200850 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
851 FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100852 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000853 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200854
855 /*
856 * CTRL
857 *
858 * disable timer sync feature
859 *
860 * disable auto busoff recovery
861 * transmit lowest buffer first
862 *
863 * enable tx and rx warning interrupt
864 * enable bus off interrupt
865 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200866 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000867 reg_ctrl = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200868 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
869 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000870 FLEXCAN_CTRL_ERR_STATE;
871 /*
872 * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
873 * on most Flexcan cores, too. Otherwise we don't get
874 * any error warning or passive interrupts.
875 */
876 if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
877 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
878 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200879
880 /* save for later use */
881 priv->reg_ctrl_default = reg_ctrl;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100882 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000883 flexcan_write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200884
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200885 /* Abort any pending TX, mark Mailbox as INACTIVE */
886 flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
887 &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
888
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200889 /* acceptance mask/acceptance code (accept everything) */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000890 flexcan_write(0x0, &regs->rxgmask);
891 flexcan_write(0x0, &regs->rx14mask);
892 flexcan_write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200893
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000894 if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
Hui Wang30c1e672012-06-28 16:21:35 +0800895 flexcan_write(0x0, &regs->rxfgmask);
896
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100897 err = flexcan_transceiver_enable(priv);
898 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100899 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200900
901 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100902 err = flexcan_chip_unfreeze(priv);
903 if (err)
904 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200905
906 priv->can.state = CAN_STATE_ERROR_ACTIVE;
907
908 /* enable FIFO interrupts */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000909 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200910
911 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100912 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
913 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200914
915 return 0;
916
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100917 out_transceiver_disable:
918 flexcan_transceiver_disable(priv);
919 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200920 flexcan_chip_disable(priv);
921 return err;
922}
923
924/*
925 * flexcan_chip_stop
926 *
927 * this functions is entered with clocks enabled
928 *
929 */
930static void flexcan_chip_stop(struct net_device *dev)
931{
932 struct flexcan_priv *priv = netdev_priv(dev);
933 struct flexcan_regs __iomem *regs = priv->base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200934
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100935 /* freeze + disable module */
936 flexcan_chip_freeze(priv);
937 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200938
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +0100939 /* Disable all interrupts */
940 flexcan_write(0, &regs->imask1);
941 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
942 &regs->ctrl);
943
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100944 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200945 priv->can.state = CAN_STATE_STOPPED;
946
947 return;
948}
949
950static int flexcan_open(struct net_device *dev)
951{
952 struct flexcan_priv *priv = netdev_priv(dev);
953 int err;
954
Fabio Estevamaa101812013-07-22 12:41:40 -0300955 err = clk_prepare_enable(priv->clk_ipg);
956 if (err)
957 return err;
958
959 err = clk_prepare_enable(priv->clk_per);
960 if (err)
961 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200962
963 err = open_candev(dev);
964 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -0300965 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200966
967 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
968 if (err)
969 goto out_close;
970
971 /* start chip and queuing */
972 err = flexcan_chip_start(dev);
973 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +0100974 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100975
976 can_led_event(dev, CAN_LED_EVENT_OPEN);
977
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200978 napi_enable(&priv->napi);
979 netif_start_queue(dev);
980
981 return 0;
982
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +0100983 out_free_irq:
984 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200985 out_close:
986 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -0300987 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200988 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -0300989 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200990 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200991
992 return err;
993}
994
995static int flexcan_close(struct net_device *dev)
996{
997 struct flexcan_priv *priv = netdev_priv(dev);
998
999 netif_stop_queue(dev);
1000 napi_disable(&priv->napi);
1001 flexcan_chip_stop(dev);
1002
1003 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001004 clk_disable_unprepare(priv->clk_per);
1005 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001006
1007 close_candev(dev);
1008
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001009 can_led_event(dev, CAN_LED_EVENT_STOP);
1010
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001011 return 0;
1012}
1013
1014static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1015{
1016 int err;
1017
1018 switch (mode) {
1019 case CAN_MODE_START:
1020 err = flexcan_chip_start(dev);
1021 if (err)
1022 return err;
1023
1024 netif_wake_queue(dev);
1025 break;
1026
1027 default:
1028 return -EOPNOTSUPP;
1029 }
1030
1031 return 0;
1032}
1033
1034static const struct net_device_ops flexcan_netdev_ops = {
1035 .ndo_open = flexcan_open,
1036 .ndo_stop = flexcan_close,
1037 .ndo_start_xmit = flexcan_start_xmit,
Oliver Hartkoppc971fa22014-03-07 09:23:41 +01001038 .ndo_change_mtu = can_change_mtu,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001039};
1040
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001041static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001042{
1043 struct flexcan_priv *priv = netdev_priv(dev);
1044 struct flexcan_regs __iomem *regs = priv->base;
1045 u32 reg, err;
1046
Fabio Estevamaa101812013-07-22 12:41:40 -03001047 err = clk_prepare_enable(priv->clk_ipg);
1048 if (err)
1049 return err;
1050
1051 err = clk_prepare_enable(priv->clk_per);
1052 if (err)
1053 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001054
1055 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001056 err = flexcan_chip_disable(priv);
1057 if (err)
1058 goto out_disable_per;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001059 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001060 reg |= FLEXCAN_CTRL_CLK_SRC;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001061 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001062
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001063 err = flexcan_chip_enable(priv);
1064 if (err)
1065 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001066
1067 /* set freeze, halt and activate FIFO, restrict register access */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001068 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001069 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1070 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001071 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001072
1073 /*
1074 * Currently we only support newer versions of this core
1075 * featuring a RX FIFO. Older cores found on some Coldfire
1076 * derivates are not yet supported.
1077 */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001078 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001079 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001080 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001081 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001082 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001083 }
1084
1085 err = register_candev(dev);
1086
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001087 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001088 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001089 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001090 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001091 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001092 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001093 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001094
1095 return err;
1096}
1097
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001098static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001099{
1100 unregister_candev(dev);
1101}
1102
Hui Wang30c1e672012-06-28 16:21:35 +08001103static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001104 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001105 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
1106 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001107 { /* sentinel */ },
1108};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001109MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001110
1111static const struct platform_device_id flexcan_id_table[] = {
1112 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1113 { /* sentinel */ },
1114};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001115MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001116
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001117static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001118{
Hui Wang30c1e672012-06-28 16:21:35 +08001119 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001120 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001121 struct net_device *dev;
1122 struct flexcan_priv *priv;
1123 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001124 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001125 void __iomem *base;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001126 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001127 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001128
Hui Wangafc016d2012-06-28 16:21:34 +08001129 if (pdev->dev.of_node)
1130 of_property_read_u32(pdev->dev.of_node,
1131 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001132
1133 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001134 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1135 if (IS_ERR(clk_ipg)) {
1136 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001137 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001138 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001139
1140 clk_per = devm_clk_get(&pdev->dev, "per");
1141 if (IS_ERR(clk_per)) {
1142 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001143 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001144 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001145 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001146 }
1147
1148 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1149 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001150 if (irq <= 0)
1151 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001152
Fabio Estevam933e4af2013-07-22 12:41:39 -03001153 base = devm_ioremap_resource(&pdev->dev, mem);
1154 if (IS_ERR(base))
1155 return PTR_ERR(base);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001156
Hui Wang30c1e672012-06-28 16:21:35 +08001157 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1158 if (of_id) {
1159 devtype_data = of_id->data;
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001160 } else if (platform_get_device_id(pdev)->driver_data) {
Hui Wang30c1e672012-06-28 16:21:35 +08001161 devtype_data = (struct flexcan_devtype_data *)
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001162 platform_get_device_id(pdev)->driver_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001163 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001164 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001165 }
1166
Fabio Estevam933e4af2013-07-22 12:41:39 -03001167 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1168 if (!dev)
1169 return -ENOMEM;
1170
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001171 dev->netdev_ops = &flexcan_netdev_ops;
1172 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001173 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001174
1175 priv = netdev_priv(dev);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001176 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001177 priv->can.bittiming_const = &flexcan_bittiming_const;
1178 priv->can.do_set_mode = flexcan_set_mode;
1179 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1180 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1181 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1182 CAN_CTRLMODE_BERR_REPORTING;
1183 priv->base = base;
1184 priv->dev = dev;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001185 priv->clk_ipg = clk_ipg;
1186 priv->clk_per = clk_per;
Jingoo Han84ae6642013-09-10 17:41:30 +09001187 priv->pdata = dev_get_platdata(&pdev->dev);
Hui Wang30c1e672012-06-28 16:21:35 +08001188 priv->devtype_data = devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001189
Fabio Estevamb7c41142013-06-10 23:12:57 -03001190 priv->reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1191 if (IS_ERR(priv->reg_xceiver))
1192 priv->reg_xceiver = NULL;
1193
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001194 netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
1195
Libo Chend75ea942013-08-21 18:15:08 +08001196 platform_set_drvdata(pdev, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001197 SET_NETDEV_DEV(dev, &pdev->dev);
1198
1199 err = register_flexcandev(dev);
1200 if (err) {
1201 dev_err(&pdev->dev, "registering netdev failed\n");
1202 goto failed_register;
1203 }
1204
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001205 devm_can_led_init(dev);
1206
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001207 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
1208 priv->base, dev->irq);
1209
1210 return 0;
1211
1212 failed_register:
1213 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001214 return err;
1215}
1216
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001217static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001218{
1219 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001220 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001221
1222 unregister_flexcandev(dev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001223 netif_napi_del(&priv->napi);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001224 free_candev(dev);
1225
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001226 return 0;
1227}
1228
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001229static int __maybe_unused flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001230{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001231 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001232 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001233 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001234
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001235 err = flexcan_chip_disable(priv);
1236 if (err)
1237 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001238
1239 if (netif_running(dev)) {
1240 netif_stop_queue(dev);
1241 netif_device_detach(dev);
1242 }
1243 priv->can.state = CAN_STATE_SLEEPING;
1244
1245 return 0;
1246}
1247
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001248static int __maybe_unused flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001249{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001250 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001251 struct flexcan_priv *priv = netdev_priv(dev);
1252
1253 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1254 if (netif_running(dev)) {
1255 netif_device_attach(dev);
1256 netif_start_queue(dev);
1257 }
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001258 return flexcan_chip_enable(priv);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001259}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001260
1261static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001262
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001263static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001264 .driver = {
1265 .name = DRV_NAME,
1266 .owner = THIS_MODULE,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001267 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001268 .of_match_table = flexcan_of_match,
1269 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001270 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001271 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001272 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001273};
1274
Axel Lin871d3372011-11-27 15:42:31 +00001275module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001276
1277MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1278 "Marc Kleine-Budde <kernel@pengutronix.de>");
1279MODULE_LICENSE("GPL v2");
1280MODULE_DESCRIPTION("CAN port driver for flexcan based chip");