blob: 725baba95952a0f12dd4f0a12cd50cc1439e7563 [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
6 * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
7 *
8 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
9 *
10 * LICENCE:
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation version 2.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 */
21
22#include <linux/netdevice.h>
23#include <linux/can.h>
24#include <linux/can/dev.h>
25#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010026#include <linux/can/led.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020027#include <linux/clk.h>
28#include <linux/delay.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020029#include <linux/interrupt.h>
30#include <linux/io.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020031#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000032#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080033#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020034#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030035#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020036
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020037#define DRV_NAME "flexcan"
38
39/* 8 for RX fifo and 2 error handling */
40#define FLEXCAN_NAPI_WEIGHT (8 + 2)
41
42/* FLEXCAN module configuration register (CANMCR) bits */
43#define FLEXCAN_MCR_MDIS BIT(31)
44#define FLEXCAN_MCR_FRZ BIT(30)
45#define FLEXCAN_MCR_FEN BIT(29)
46#define FLEXCAN_MCR_HALT BIT(28)
47#define FLEXCAN_MCR_NOT_RDY BIT(27)
48#define FLEXCAN_MCR_WAK_MSK BIT(26)
49#define FLEXCAN_MCR_SOFTRST BIT(25)
50#define FLEXCAN_MCR_FRZ_ACK BIT(24)
51#define FLEXCAN_MCR_SUPV BIT(23)
52#define FLEXCAN_MCR_SLF_WAK BIT(22)
53#define FLEXCAN_MCR_WRN_EN BIT(21)
54#define FLEXCAN_MCR_LPM_ACK BIT(20)
55#define FLEXCAN_MCR_WAK_SRC BIT(19)
56#define FLEXCAN_MCR_DOZE BIT(18)
57#define FLEXCAN_MCR_SRX_DIS BIT(17)
Marc Kleine-Budde62d10862015-08-27 16:01:27 +020058#define FLEXCAN_MCR_IRMQ BIT(16)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020059#define FLEXCAN_MCR_LPRIO_EN BIT(13)
60#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Budde4c728d82014-09-02 16:54:17 +020061#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +020062#define FLEXCAN_MCR_IDAM_A (0x0 << 8)
63#define FLEXCAN_MCR_IDAM_B (0x1 << 8)
64#define FLEXCAN_MCR_IDAM_C (0x2 << 8)
65#define FLEXCAN_MCR_IDAM_D (0x3 << 8)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020066
67/* FLEXCAN control register (CANCTRL) bits */
68#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
69#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
70#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
71#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
72#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
73#define FLEXCAN_CTRL_ERR_MSK BIT(14)
74#define FLEXCAN_CTRL_CLK_SRC BIT(13)
75#define FLEXCAN_CTRL_LPB BIT(12)
76#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
77#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
78#define FLEXCAN_CTRL_SMP BIT(7)
79#define FLEXCAN_CTRL_BOFF_REC BIT(6)
80#define FLEXCAN_CTRL_TSYN BIT(5)
81#define FLEXCAN_CTRL_LBUF BIT(4)
82#define FLEXCAN_CTRL_LOM BIT(3)
83#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
84#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
85#define FLEXCAN_CTRL_ERR_STATE \
86 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
87 FLEXCAN_CTRL_BOFF_MSK)
88#define FLEXCAN_CTRL_ERR_ALL \
89 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
90
Stefan Agnercdce8442014-07-15 14:56:21 +020091/* FLEXCAN control register 2 (CTRL2) bits */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +020092#define FLEXCAN_CTRL2_ECRWRE BIT(29)
93#define FLEXCAN_CTRL2_WRMFRZ BIT(28)
94#define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
95#define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
96#define FLEXCAN_CTRL2_MRP BIT(18)
97#define FLEXCAN_CTRL2_RRS BIT(17)
98#define FLEXCAN_CTRL2_EACEN BIT(16)
Stefan Agnercdce8442014-07-15 14:56:21 +020099
100/* FLEXCAN memory error control register (MECR) bits */
101#define FLEXCAN_MECR_ECRWRDIS BIT(31)
102#define FLEXCAN_MECR_HANCEI_MSK BIT(19)
103#define FLEXCAN_MECR_FANCEI_MSK BIT(18)
104#define FLEXCAN_MECR_CEI_MSK BIT(16)
105#define FLEXCAN_MECR_HAERRIE BIT(15)
106#define FLEXCAN_MECR_FAERRIE BIT(14)
107#define FLEXCAN_MECR_EXTERRIE BIT(13)
108#define FLEXCAN_MECR_RERRDIS BIT(9)
109#define FLEXCAN_MECR_ECCDIS BIT(8)
110#define FLEXCAN_MECR_NCEFAFRZ BIT(7)
111
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200112/* FLEXCAN error and status register (ESR) bits */
113#define FLEXCAN_ESR_TWRN_INT BIT(17)
114#define FLEXCAN_ESR_RWRN_INT BIT(16)
115#define FLEXCAN_ESR_BIT1_ERR BIT(15)
116#define FLEXCAN_ESR_BIT0_ERR BIT(14)
117#define FLEXCAN_ESR_ACK_ERR BIT(13)
118#define FLEXCAN_ESR_CRC_ERR BIT(12)
119#define FLEXCAN_ESR_FRM_ERR BIT(11)
120#define FLEXCAN_ESR_STF_ERR BIT(10)
121#define FLEXCAN_ESR_TX_WRN BIT(9)
122#define FLEXCAN_ESR_RX_WRN BIT(8)
123#define FLEXCAN_ESR_IDLE BIT(7)
124#define FLEXCAN_ESR_TXRX BIT(6)
125#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
126#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
127#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
128#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
129#define FLEXCAN_ESR_BOFF_INT BIT(2)
130#define FLEXCAN_ESR_ERR_INT BIT(1)
131#define FLEXCAN_ESR_WAK_INT BIT(0)
132#define FLEXCAN_ESR_ERR_BUS \
133 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
134 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
135 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
136#define FLEXCAN_ESR_ERR_STATE \
137 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
138#define FLEXCAN_ESR_ERR_ALL \
139 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100140#define FLEXCAN_ESR_ALL_INT \
141 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
142 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200143
144/* FLEXCAN interrupt flag register (IFLAG) bits */
David Jander25e92442014-09-03 16:47:22 +0200145/* Errata ERR005829 step7: Reserve first valid MB */
146#define FLEXCAN_TX_BUF_RESERVED 8
147#define FLEXCAN_TX_BUF_ID 9
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200148#define FLEXCAN_IFLAG_BUF(x) BIT(x)
149#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
150#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
151#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
152#define FLEXCAN_IFLAG_DEFAULT \
153 (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
154 FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
155
156/* FLEXCAN message buffers */
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200157#define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
158#define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
159#define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200160#define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200161#define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
162
163#define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
164#define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
165#define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
166#define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
167
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200168#define FLEXCAN_MB_CNT_SRR BIT(22)
169#define FLEXCAN_MB_CNT_IDE BIT(21)
170#define FLEXCAN_MB_CNT_RTR BIT(20)
171#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
172#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
173
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200174#define FLEXCAN_TIMEOUT_US (50)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200175
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200176/* FLEXCAN hardware feature flags
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200177 *
178 * Below is some version info we got:
David Jander8a1ce7e2014-10-10 15:04:03 +0200179 * SOC Version IP-Version Glitch- [TR]WRN_INT Memory err RTR re-
180 * Filter? connected? detection ception in MB
181 * MX25 FlexCAN2 03.00.00.00 no no no no
182 * MX28 FlexCAN2 03.00.04.00 yes yes no no
183 * MX35 FlexCAN2 03.00.00.00 no no no no
184 * MX53 FlexCAN2 03.00.00.00 yes no no no
185 * MX6s FlexCAN3 10.00.12.00 yes yes no yes
186 * VF610 FlexCAN3 ? no yes yes yes?
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200187 *
188 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
189 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200190#define FLEXCAN_QUIRK_BROKEN_ERR_STATE BIT(1) /* [TR]WRN_INT not connected */
191#define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
192#define FLEXCAN_QUIRK_DISABLE_MECR BIT(3) /* Disble Memory error detection */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000193
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200194/* Structure of the message buffer */
195struct flexcan_mb {
196 u32 can_ctrl;
197 u32 can_id;
198 u32 data[2];
199};
200
201/* Structure of the hardware registers */
202struct flexcan_regs {
203 u32 mcr; /* 0x00 */
204 u32 ctrl; /* 0x04 */
205 u32 timer; /* 0x08 */
206 u32 _reserved1; /* 0x0c */
207 u32 rxgmask; /* 0x10 */
208 u32 rx14mask; /* 0x14 */
209 u32 rx15mask; /* 0x18 */
210 u32 ecr; /* 0x1c */
211 u32 esr; /* 0x20 */
212 u32 imask2; /* 0x24 */
213 u32 imask1; /* 0x28 */
214 u32 iflag2; /* 0x2c */
215 u32 iflag1; /* 0x30 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200216 union { /* 0x34 */
217 u32 gfwr_mx28; /* MX28, MX53 */
218 u32 ctrl2; /* MX6, VF610 */
219 };
Hui Wang30c1e672012-06-28 16:21:35 +0800220 u32 esr2; /* 0x38 */
221 u32 imeur; /* 0x3c */
222 u32 lrfr; /* 0x40 */
223 u32 crcr; /* 0x44 */
224 u32 rxfgmask; /* 0x48 */
225 u32 rxfir; /* 0x4c */
Stefan Agnercdce8442014-07-15 14:56:21 +0200226 u32 _reserved3[12]; /* 0x50 */
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200227 struct flexcan_mb mb[64]; /* 0x80 */
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200228 /* FIFO-mode:
229 * MB
230 * 0x080...0x08f 0 RX message buffer
231 * 0x090...0x0df 1-5 reserverd
232 * 0x0e0...0x0ff 6-7 8 entry ID table
233 * (mx25, mx28, mx35, mx53)
234 * 0x0e0...0x2df 6-7..37 8..128 entry ID table
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200235 * size conf'ed via ctrl2::RFFN
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200236 * (mx6, vf610)
237 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200238 u32 _reserved4[256]; /* 0x480 */
239 u32 rximr[64]; /* 0x880 */
240 u32 _reserved5[24]; /* 0x980 */
241 u32 gfwr_mx6; /* 0x9e0 - MX6 */
242 u32 _reserved6[63]; /* 0x9e4 */
Stefan Agnercdce8442014-07-15 14:56:21 +0200243 u32 mecr; /* 0xae0 */
244 u32 erriar; /* 0xae4 */
245 u32 erridpr; /* 0xae8 */
246 u32 errippr; /* 0xaec */
247 u32 rerrar; /* 0xaf0 */
248 u32 rerrdr; /* 0xaf4 */
249 u32 rerrsynr; /* 0xaf8 */
250 u32 errsr; /* 0xafc */
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200251};
252
Hui Wang30c1e672012-06-28 16:21:35 +0800253struct flexcan_devtype_data {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200254 u32 quirks; /* quirks needed for different IP cores */
Hui Wang30c1e672012-06-28 16:21:35 +0800255};
256
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200257struct flexcan_priv {
258 struct can_priv can;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200259 struct napi_struct napi;
260
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200261 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200262 u32 reg_esr;
263 u32 reg_ctrl_default;
264
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200265 struct clk *clk_ipg;
266 struct clk *clk_per;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200267 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300268 struct regulator *reg_xceiver;
Hui Wang30c1e672012-06-28 16:21:35 +0800269};
270
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200271static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200272 .quirks = FLEXCAN_QUIRK_BROKEN_ERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800273};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200274
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200275static const struct flexcan_devtype_data fsl_imx28_devtype_data;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200276
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200277static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200278 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200279};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200280
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200281static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200282 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_DISABLE_MECR,
Stefan Agnercdce8442014-07-15 14:56:21 +0200283};
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200284
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200285static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200286 .name = DRV_NAME,
287 .tseg1_min = 4,
288 .tseg1_max = 16,
289 .tseg2_min = 2,
290 .tseg2_max = 8,
291 .sjw_max = 4,
292 .brp_min = 1,
293 .brp_max = 256,
294 .brp_inc = 1,
295};
296
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200297/* Abstract off the read/write for arm versus ppc. This
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100298 * assumes that PPC uses big-endian registers and everything
299 * else uses little-endian registers, independent of CPU
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200300 * endianness.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000301 */
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100302#if defined(CONFIG_PPC)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000303static inline u32 flexcan_read(void __iomem *addr)
304{
305 return in_be32(addr);
306}
307
308static inline void flexcan_write(u32 val, void __iomem *addr)
309{
310 out_be32(addr, val);
311}
312#else
313static inline u32 flexcan_read(void __iomem *addr)
314{
315 return readl(addr);
316}
317
318static inline void flexcan_write(u32 val, void __iomem *addr)
319{
320 writel(val, addr);
321}
322#endif
323
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100324static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
325{
326 if (!priv->reg_xceiver)
327 return 0;
328
329 return regulator_enable(priv->reg_xceiver);
330}
331
332static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
333{
334 if (!priv->reg_xceiver)
335 return 0;
336
337 return regulator_disable(priv->reg_xceiver);
338}
339
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200340static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
341 u32 reg_esr)
342{
343 return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
344 (reg_esr & FLEXCAN_ESR_ERR_BUS);
345}
346
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100347static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200348{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200349 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100350 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200351 u32 reg;
352
holt@sgi.com61e271e2011-08-16 17:32:20 +0000353 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200354 reg &= ~FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000355 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200356
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100357 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200358 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100359
360 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
361 return -ETIMEDOUT;
362
363 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200364}
365
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100366static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200367{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200368 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100369 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200370 u32 reg;
371
holt@sgi.com61e271e2011-08-16 17:32:20 +0000372 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200373 reg |= FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000374 flexcan_write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100375
376 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200377 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100378
379 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
380 return -ETIMEDOUT;
381
382 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200383}
384
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100385static int flexcan_chip_freeze(struct flexcan_priv *priv)
386{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200387 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100388 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
389 u32 reg;
390
391 reg = flexcan_read(&regs->mcr);
392 reg |= FLEXCAN_MCR_HALT;
393 flexcan_write(reg, &regs->mcr);
394
395 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200396 udelay(100);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100397
398 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
399 return -ETIMEDOUT;
400
401 return 0;
402}
403
404static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
405{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200406 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100407 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
408 u32 reg;
409
410 reg = flexcan_read(&regs->mcr);
411 reg &= ~FLEXCAN_MCR_HALT;
412 flexcan_write(reg, &regs->mcr);
413
414 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200415 udelay(10);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100416
417 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
418 return -ETIMEDOUT;
419
420 return 0;
421}
422
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100423static int flexcan_chip_softreset(struct flexcan_priv *priv)
424{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200425 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100426 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
427
428 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
429 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
David Jander8badd652014-08-27 12:02:16 +0200430 udelay(10);
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100431
432 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
433 return -ETIMEDOUT;
434
435 return 0;
436}
437
Stefan Agnerec56acf2014-07-15 14:56:20 +0200438static int __flexcan_get_berr_counter(const struct net_device *dev,
439 struct can_berr_counter *bec)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200440{
441 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200442 struct flexcan_regs __iomem *regs = priv->regs;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000443 u32 reg = flexcan_read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200444
445 bec->txerr = (reg >> 0) & 0xff;
446 bec->rxerr = (reg >> 8) & 0xff;
447
448 return 0;
449}
450
Stefan Agnerec56acf2014-07-15 14:56:20 +0200451static int flexcan_get_berr_counter(const struct net_device *dev,
452 struct can_berr_counter *bec)
453{
454 const struct flexcan_priv *priv = netdev_priv(dev);
455 int err;
456
457 err = clk_prepare_enable(priv->clk_ipg);
458 if (err)
459 return err;
460
461 err = clk_prepare_enable(priv->clk_per);
462 if (err)
463 goto out_disable_ipg;
464
465 err = __flexcan_get_berr_counter(dev, bec);
466
467 clk_disable_unprepare(priv->clk_per);
468 out_disable_ipg:
469 clk_disable_unprepare(priv->clk_ipg);
470
471 return err;
472}
473
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200474static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
475{
476 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200477 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200478 struct can_frame *cf = (struct can_frame *)skb->data;
479 u32 can_id;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200480 u32 data;
Marc Kleine-Budde10d089b2014-09-23 11:18:11 +0200481 u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200482
483 if (can_dropped_invalid_skb(dev, skb))
484 return NETDEV_TX_OK;
485
486 netif_stop_queue(dev);
487
488 if (cf->can_id & CAN_EFF_FLAG) {
489 can_id = cf->can_id & CAN_EFF_MASK;
490 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
491 } else {
492 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
493 }
494
495 if (cf->can_id & CAN_RTR_FLAG)
496 ctrl |= FLEXCAN_MB_CNT_RTR;
497
498 if (cf->can_dlc > 0) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200499 data = be32_to_cpup((__be32 *)&cf->data[0]);
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200500 flexcan_write(data, &regs->mb[FLEXCAN_TX_BUF_ID].data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200501 }
502 if (cf->can_dlc > 3) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200503 data = be32_to_cpup((__be32 *)&cf->data[4]);
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200504 flexcan_write(data, &regs->mb[FLEXCAN_TX_BUF_ID].data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200505 }
506
Reuben Dowle9a123492011-11-01 11:18:03 +1300507 can_put_echo_skb(skb, dev, 0);
508
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200509 flexcan_write(can_id, &regs->mb[FLEXCAN_TX_BUF_ID].can_id);
510 flexcan_write(ctrl, &regs->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200511
David Jander25e92442014-09-03 16:47:22 +0200512 /* Errata ERR005829 step8:
513 * Write twice INACTIVE(0x8) code to first MB.
514 */
515 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200516 &regs->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200517 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200518 &regs->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200519
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200520 return NETDEV_TX_OK;
521}
522
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100523static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200524{
525 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100526 struct sk_buff *skb;
527 struct can_frame *cf;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100528 bool rx_errors = false, tx_errors = false;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200529
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100530 skb = alloc_can_err_skb(dev, &cf);
531 if (unlikely(!skb))
532 return 0;
533
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200534 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
535
536 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100537 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200538 cf->data[2] |= CAN_ERR_PROT_BIT1;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100539 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200540 }
541 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100542 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200543 cf->data[2] |= CAN_ERR_PROT_BIT0;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100544 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200545 }
546 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100547 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200548 cf->can_id |= CAN_ERR_ACK;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100549 cf->data[3] = CAN_ERR_PROT_LOC_ACK;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100550 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200551 }
552 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100553 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200554 cf->data[2] |= CAN_ERR_PROT_BIT;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100555 cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100556 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200557 }
558 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100559 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200560 cf->data[2] |= CAN_ERR_PROT_FORM;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100561 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200562 }
563 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100564 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200565 cf->data[2] |= CAN_ERR_PROT_STUFF;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100566 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200567 }
568
569 priv->can.can_stats.bus_error++;
570 if (rx_errors)
571 dev->stats.rx_errors++;
572 if (tx_errors)
573 dev->stats.tx_errors++;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200574
575 dev->stats.rx_packets++;
576 dev->stats.rx_bytes += cf->can_dlc;
Marc Kleine-Buddea18ec1b2015-05-08 11:30:29 +0200577 netif_receive_skb(skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200578
579 return 1;
580}
581
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200582static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
583{
584 struct flexcan_priv *priv = netdev_priv(dev);
585 struct sk_buff *skb;
586 struct can_frame *cf;
Marc Kleine-Budde238443d2017-01-18 11:25:41 +0100587 enum can_state new_state, rx_state, tx_state;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200588 int flt;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000589 struct can_berr_counter bec;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200590
591 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
592 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000593 tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200594 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000595 rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200596 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000597 new_state = max(tx_state, rx_state);
Andri Yngvason258ce802015-03-17 13:03:09 +0000598 } else {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000599 __flexcan_get_berr_counter(dev, &bec);
Andri Yngvason258ce802015-03-17 13:03:09 +0000600 new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200601 CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000602 rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
603 tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000604 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200605
606 /* state hasn't changed */
607 if (likely(new_state == priv->can.state))
608 return 0;
609
610 skb = alloc_can_err_skb(dev, &cf);
611 if (unlikely(!skb))
612 return 0;
613
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000614 can_change_state(dev, cf, tx_state, rx_state);
615
616 if (unlikely(new_state == CAN_STATE_BUS_OFF))
617 can_bus_off(dev);
618
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200619 dev->stats.rx_packets++;
620 dev->stats.rx_bytes += cf->can_dlc;
Marc Kleine-Buddea18ec1b2015-05-08 11:30:29 +0200621 netif_receive_skb(skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200622
623 return 1;
624}
625
626static void flexcan_read_fifo(const struct net_device *dev,
627 struct can_frame *cf)
628{
629 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200630 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200631 struct flexcan_mb __iomem *mb = &regs->mb[0];
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200632 u32 reg_ctrl, reg_id;
633
holt@sgi.com61e271e2011-08-16 17:32:20 +0000634 reg_ctrl = flexcan_read(&mb->can_ctrl);
635 reg_id = flexcan_read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200636 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
637 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
638 else
639 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
640
641 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
642 cf->can_id |= CAN_RTR_FLAG;
643 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
644
holt@sgi.com61e271e2011-08-16 17:32:20 +0000645 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
646 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200647
648 /* mark as read */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000649 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
650 flexcan_read(&regs->timer);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200651}
652
653static int flexcan_read_frame(struct net_device *dev)
654{
655 struct net_device_stats *stats = &dev->stats;
656 struct can_frame *cf;
657 struct sk_buff *skb;
658
659 skb = alloc_can_skb(dev, &cf);
660 if (unlikely(!skb)) {
661 stats->rx_dropped++;
662 return 0;
663 }
664
665 flexcan_read_fifo(dev, cf);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200666
667 stats->rx_packets++;
668 stats->rx_bytes += cf->can_dlc;
Marc Kleine-Buddea18ec1b2015-05-08 11:30:29 +0200669 netif_receive_skb(skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200670
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100671 can_led_event(dev, CAN_LED_EVENT_RX);
672
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200673 return 1;
674}
675
676static int flexcan_poll(struct napi_struct *napi, int quota)
677{
678 struct net_device *dev = napi->dev;
679 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200680 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200681 u32 reg_iflag1, reg_esr;
682 int work_done = 0;
683
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200684 /* The error bits are cleared on read,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200685 * use saved value from irq handler.
686 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000687 reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200688
689 /* handle state changes */
690 work_done += flexcan_poll_state(dev, reg_esr);
691
692 /* handle RX-FIFO */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000693 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200694 while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
695 work_done < quota) {
696 work_done += flexcan_read_frame(dev);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000697 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200698 }
699
700 /* report bus errors */
701 if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
702 work_done += flexcan_poll_bus_err(dev, reg_esr);
703
704 if (work_done < quota) {
Eric Dumazet6ad20162017-01-30 08:22:01 -0800705 napi_complete_done(napi, work_done);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200706 /* enable IRQs */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000707 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
708 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200709 }
710
711 return work_done;
712}
713
714static irqreturn_t flexcan_irq(int irq, void *dev_id)
715{
716 struct net_device *dev = dev_id;
717 struct net_device_stats *stats = &dev->stats;
718 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200719 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100720 irqreturn_t handled = IRQ_NONE;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200721 u32 reg_iflag1, reg_esr;
722
holt@sgi.com61e271e2011-08-16 17:32:20 +0000723 reg_iflag1 = flexcan_read(&regs->iflag1);
724 reg_esr = flexcan_read(&regs->esr);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200725
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200726 /* schedule NAPI in case of:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200727 * - rx IRQ
728 * - state change IRQ
729 * - bus error IRQ and bus error reporting is activated
730 */
731 if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
732 (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
733 flexcan_has_and_handle_berr(priv, reg_esr)) {
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100734 handled = IRQ_HANDLED;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200735 /* The error bits are cleared on read,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200736 * save them for later use.
737 */
738 priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000739 flexcan_write(FLEXCAN_IFLAG_DEFAULT &
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200740 ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000741 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200742 &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200743 napi_schedule(&priv->napi);
744 }
745
746 /* FIFO overflow */
747 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100748 handled = IRQ_HANDLED;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000749 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200750 dev->stats.rx_over_errors++;
751 dev->stats.rx_errors++;
752 }
753
754 /* transmission complete interrupt */
755 if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100756 handled = IRQ_HANDLED;
Reuben Dowle9a123492011-11-01 11:18:03 +1300757 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200758 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100759 can_led_event(dev, CAN_LED_EVENT_TX);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200760
761 /* after sending a RTR frame MB is in RX mode */
Marc Kleine-Buddede594482014-09-16 15:31:27 +0200762 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200763 &regs->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000764 flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200765 netif_wake_queue(dev);
766 }
767
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100768 /* ACK all bus error and state change IRQ sources */
769 if (reg_esr & FLEXCAN_ESR_ALL_INT) {
770 handled = IRQ_HANDLED;
771 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
772 }
773
774 return handled;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200775}
776
777static void flexcan_set_bittiming(struct net_device *dev)
778{
779 const struct flexcan_priv *priv = netdev_priv(dev);
780 const struct can_bittiming *bt = &priv->can.bittiming;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200781 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200782 u32 reg;
783
holt@sgi.com61e271e2011-08-16 17:32:20 +0000784 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200785 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
786 FLEXCAN_CTRL_RJW(0x3) |
787 FLEXCAN_CTRL_PSEG1(0x7) |
788 FLEXCAN_CTRL_PSEG2(0x7) |
789 FLEXCAN_CTRL_PROPSEG(0x7) |
790 FLEXCAN_CTRL_LPB |
791 FLEXCAN_CTRL_SMP |
792 FLEXCAN_CTRL_LOM);
793
794 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
795 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
796 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
797 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
798 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
799
800 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
801 reg |= FLEXCAN_CTRL_LPB;
802 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
803 reg |= FLEXCAN_CTRL_LOM;
804 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
805 reg |= FLEXCAN_CTRL_SMP;
806
Lucas Stach7a4b6c82015-08-07 17:16:03 +0200807 netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000808 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200809
810 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100811 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
812 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200813}
814
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200815/* flexcan_chip_start
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200816 *
817 * this functions is entered with clocks enabled
818 *
819 */
820static int flexcan_chip_start(struct net_device *dev)
821{
822 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200823 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200824 u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
David S. Miller1f6d8032014-09-23 12:09:27 -0400825 int err, i;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200826
827 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100828 err = flexcan_chip_enable(priv);
829 if (err)
830 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200831
832 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100833 err = flexcan_chip_softreset(priv);
834 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100835 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200836
837 flexcan_set_bittiming(dev);
838
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200839 /* MCR
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200840 *
841 * enable freeze
842 * enable fifo
843 * halt now
844 * only supervisor access
845 * enable warning int
Reuben Dowle9a123492011-11-01 11:18:03 +1300846 * disable local echo
Marc Kleine-Budde749de6f2015-08-31 21:32:34 +0200847 * choose format C
848 * set max mailbox number
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200849 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000850 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200851 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200852 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
Marc Kleine-Budde749de6f2015-08-31 21:32:34 +0200853 FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS |
854 FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100855 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000856 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200857
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200858 /* CTRL
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200859 *
860 * disable timer sync feature
861 *
862 * disable auto busoff recovery
863 * transmit lowest buffer first
864 *
865 * enable tx and rx warning interrupt
866 * enable bus off interrupt
867 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200868 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000869 reg_ctrl = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200870 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
871 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000872 FLEXCAN_CTRL_ERR_STATE;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200873
874 /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000875 * on most Flexcan cores, too. Otherwise we don't get
876 * any error warning or passive interrupts.
877 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200878 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_ERR_STATE ||
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000879 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
880 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Alexander Steinbc03a542014-08-12 10:47:21 +0200881 else
882 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200883
884 /* save for later use */
885 priv->reg_ctrl_default = reg_ctrl;
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200886 /* leave interrupts disabled for now */
887 reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100888 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000889 flexcan_write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200890
David Janderfc05b882014-08-27 11:58:05 +0200891 /* clear and invalidate all mailboxes first */
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200892 for (i = FLEXCAN_TX_BUF_ID; i < ARRAY_SIZE(regs->mb); i++) {
David Janderfc05b882014-08-27 11:58:05 +0200893 flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200894 &regs->mb[i].can_ctrl);
David Janderfc05b882014-08-27 11:58:05 +0200895 }
896
David Jander25e92442014-09-03 16:47:22 +0200897 /* Errata ERR005829: mark first TX mailbox as INACTIVE */
898 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200899 &regs->mb[FLEXCAN_TX_BUF_RESERVED].can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200900
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200901 /* mark TX mailbox as INACTIVE */
902 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200903 &regs->mb[FLEXCAN_TX_BUF_ID].can_ctrl);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200904
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200905 /* acceptance mask/acceptance code (accept everything) */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000906 flexcan_write(0x0, &regs->rxgmask);
907 flexcan_write(0x0, &regs->rx14mask);
908 flexcan_write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200909
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200910 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
Hui Wang30c1e672012-06-28 16:21:35 +0800911 flexcan_write(0x0, &regs->rxfgmask);
912
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200913 /* On Vybrid, disable memory error detection interrupts
Stefan Agnercdce8442014-07-15 14:56:21 +0200914 * and freeze mode.
915 * This also works around errata e5295 which generates
916 * false positive memory errors and put the device in
917 * freeze mode.
918 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200919 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200920 /* Follow the protocol as described in "Detection
Stefan Agnercdce8442014-07-15 14:56:21 +0200921 * and Correction of Memory Errors" to write to
922 * MECR register
923 */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200924 reg_ctrl2 = flexcan_read(&regs->ctrl2);
925 reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
926 flexcan_write(reg_ctrl2, &regs->ctrl2);
Stefan Agnercdce8442014-07-15 14:56:21 +0200927
928 reg_mecr = flexcan_read(&regs->mecr);
929 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
930 flexcan_write(reg_mecr, &regs->mecr);
931 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200932 FLEXCAN_MECR_FANCEI_MSK);
Stefan Agnercdce8442014-07-15 14:56:21 +0200933 flexcan_write(reg_mecr, &regs->mecr);
934 }
935
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100936 err = flexcan_transceiver_enable(priv);
937 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100938 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200939
940 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100941 err = flexcan_chip_unfreeze(priv);
942 if (err)
943 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200944
945 priv->can.state = CAN_STATE_ERROR_ACTIVE;
946
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200947 /* enable interrupts atomically */
948 disable_irq(dev->irq);
949 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000950 flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200951 enable_irq(dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200952
953 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100954 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
955 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200956
957 return 0;
958
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100959 out_transceiver_disable:
960 flexcan_transceiver_disable(priv);
961 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200962 flexcan_chip_disable(priv);
963 return err;
964}
965
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200966/* flexcan_chip_stop
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200967 *
968 * this functions is entered with clocks enabled
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200969 */
970static void flexcan_chip_stop(struct net_device *dev)
971{
972 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200973 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200974
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100975 /* freeze + disable module */
976 flexcan_chip_freeze(priv);
977 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200978
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +0100979 /* Disable all interrupts */
980 flexcan_write(0, &regs->imask1);
981 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
982 &regs->ctrl);
983
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100984 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200985 priv->can.state = CAN_STATE_STOPPED;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200986}
987
988static int flexcan_open(struct net_device *dev)
989{
990 struct flexcan_priv *priv = netdev_priv(dev);
991 int err;
992
Fabio Estevamaa101812013-07-22 12:41:40 -0300993 err = clk_prepare_enable(priv->clk_ipg);
994 if (err)
995 return err;
996
997 err = clk_prepare_enable(priv->clk_per);
998 if (err)
999 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001000
1001 err = open_candev(dev);
1002 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -03001003 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001004
1005 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1006 if (err)
1007 goto out_close;
1008
1009 /* start chip and queuing */
1010 err = flexcan_chip_start(dev);
1011 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001012 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001013
1014 can_led_event(dev, CAN_LED_EVENT_OPEN);
1015
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001016 napi_enable(&priv->napi);
1017 netif_start_queue(dev);
1018
1019 return 0;
1020
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001021 out_free_irq:
1022 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001023 out_close:
1024 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -03001025 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001026 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001027 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001028 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001029
1030 return err;
1031}
1032
1033static int flexcan_close(struct net_device *dev)
1034{
1035 struct flexcan_priv *priv = netdev_priv(dev);
1036
1037 netif_stop_queue(dev);
1038 napi_disable(&priv->napi);
1039 flexcan_chip_stop(dev);
1040
1041 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001042 clk_disable_unprepare(priv->clk_per);
1043 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001044
1045 close_candev(dev);
1046
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001047 can_led_event(dev, CAN_LED_EVENT_STOP);
1048
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001049 return 0;
1050}
1051
1052static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1053{
1054 int err;
1055
1056 switch (mode) {
1057 case CAN_MODE_START:
1058 err = flexcan_chip_start(dev);
1059 if (err)
1060 return err;
1061
1062 netif_wake_queue(dev);
1063 break;
1064
1065 default:
1066 return -EOPNOTSUPP;
1067 }
1068
1069 return 0;
1070}
1071
1072static const struct net_device_ops flexcan_netdev_ops = {
1073 .ndo_open = flexcan_open,
1074 .ndo_stop = flexcan_close,
1075 .ndo_start_xmit = flexcan_start_xmit,
Oliver Hartkoppc971fa22014-03-07 09:23:41 +01001076 .ndo_change_mtu = can_change_mtu,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001077};
1078
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001079static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001080{
1081 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001082 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001083 u32 reg, err;
1084
Fabio Estevamaa101812013-07-22 12:41:40 -03001085 err = clk_prepare_enable(priv->clk_ipg);
1086 if (err)
1087 return err;
1088
1089 err = clk_prepare_enable(priv->clk_per);
1090 if (err)
1091 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001092
1093 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001094 err = flexcan_chip_disable(priv);
1095 if (err)
1096 goto out_disable_per;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001097 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001098 reg |= FLEXCAN_CTRL_CLK_SRC;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001099 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001100
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001101 err = flexcan_chip_enable(priv);
1102 if (err)
1103 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001104
1105 /* set freeze, halt and activate FIFO, restrict register access */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001106 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001107 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1108 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001109 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001110
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001111 /* Currently we only support newer versions of this core
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001112 * featuring a RX FIFO. Older cores found on some Coldfire
1113 * derivates are not yet supported.
1114 */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001115 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001116 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001117 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001118 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001119 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001120 }
1121
1122 err = register_candev(dev);
1123
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001124 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001125 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001126 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001127 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001128 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001129 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001130 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001131
1132 return err;
1133}
1134
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001135static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001136{
1137 unregister_candev(dev);
1138}
1139
Hui Wang30c1e672012-06-28 16:21:35 +08001140static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001141 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001142 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
1143 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Stefan Agnercdce8442014-07-15 14:56:21 +02001144 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001145 { /* sentinel */ },
1146};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001147MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001148
1149static const struct platform_device_id flexcan_id_table[] = {
1150 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1151 { /* sentinel */ },
1152};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001153MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001154
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001155static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001156{
Hui Wang30c1e672012-06-28 16:21:35 +08001157 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001158 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001159 struct net_device *dev;
1160 struct flexcan_priv *priv;
Andreas Werner555828e2015-03-22 17:35:52 +01001161 struct regulator *reg_xceiver;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001162 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001163 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001164 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001165 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001166 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001167
Andreas Werner555828e2015-03-22 17:35:52 +01001168 reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1169 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
1170 return -EPROBE_DEFER;
1171 else if (IS_ERR(reg_xceiver))
1172 reg_xceiver = NULL;
1173
Hui Wangafc016d2012-06-28 16:21:34 +08001174 if (pdev->dev.of_node)
1175 of_property_read_u32(pdev->dev.of_node,
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001176 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001177
1178 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001179 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1180 if (IS_ERR(clk_ipg)) {
1181 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001182 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001183 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001184
1185 clk_per = devm_clk_get(&pdev->dev, "per");
1186 if (IS_ERR(clk_per)) {
1187 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001188 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001189 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001190 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001191 }
1192
1193 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1194 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001195 if (irq <= 0)
1196 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001197
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001198 regs = devm_ioremap_resource(&pdev->dev, mem);
1199 if (IS_ERR(regs))
1200 return PTR_ERR(regs);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001201
Hui Wang30c1e672012-06-28 16:21:35 +08001202 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1203 if (of_id) {
1204 devtype_data = of_id->data;
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001205 } else if (platform_get_device_id(pdev)->driver_data) {
Hui Wang30c1e672012-06-28 16:21:35 +08001206 devtype_data = (struct flexcan_devtype_data *)
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001207 platform_get_device_id(pdev)->driver_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001208 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001209 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001210 }
1211
Fabio Estevam933e4af2013-07-22 12:41:39 -03001212 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1213 if (!dev)
1214 return -ENOMEM;
1215
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001216 dev->netdev_ops = &flexcan_netdev_ops;
1217 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001218 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001219
1220 priv = netdev_priv(dev);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001221 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001222 priv->can.bittiming_const = &flexcan_bittiming_const;
1223 priv->can.do_set_mode = flexcan_set_mode;
1224 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1225 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1226 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1227 CAN_CTRLMODE_BERR_REPORTING;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001228 priv->regs = regs;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001229 priv->clk_ipg = clk_ipg;
1230 priv->clk_per = clk_per;
Hui Wang30c1e672012-06-28 16:21:35 +08001231 priv->devtype_data = devtype_data;
Andreas Werner555828e2015-03-22 17:35:52 +01001232 priv->reg_xceiver = reg_xceiver;
Fabio Estevamb7c41142013-06-10 23:12:57 -03001233
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001234 netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
1235
Libo Chend75ea942013-08-21 18:15:08 +08001236 platform_set_drvdata(pdev, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001237 SET_NETDEV_DEV(dev, &pdev->dev);
1238
1239 err = register_flexcandev(dev);
1240 if (err) {
1241 dev_err(&pdev->dev, "registering netdev failed\n");
1242 goto failed_register;
1243 }
1244
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001245 devm_can_led_init(dev);
1246
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001247 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001248 priv->regs, dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001249
1250 return 0;
1251
1252 failed_register:
1253 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001254 return err;
1255}
1256
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001257static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001258{
1259 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001260 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001261
1262 unregister_flexcandev(dev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001263 netif_napi_del(&priv->napi);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001264 free_candev(dev);
1265
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001266 return 0;
1267}
1268
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001269static int __maybe_unused flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001270{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001271 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001272 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001273 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001274
Eric Bénard8b5e2182012-05-08 17:12:17 +02001275 if (netif_running(dev)) {
Fabio Estevam4de349e2016-08-17 12:41:08 -03001276 err = flexcan_chip_disable(priv);
1277 if (err)
1278 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001279 netif_stop_queue(dev);
1280 netif_device_detach(dev);
1281 }
1282 priv->can.state = CAN_STATE_SLEEPING;
1283
1284 return 0;
1285}
1286
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001287static int __maybe_unused flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001288{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001289 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001290 struct flexcan_priv *priv = netdev_priv(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001291 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001292
1293 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1294 if (netif_running(dev)) {
1295 netif_device_attach(dev);
1296 netif_start_queue(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001297 err = flexcan_chip_enable(priv);
1298 if (err)
1299 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001300 }
Fabio Estevam4de349e2016-08-17 12:41:08 -03001301 return 0;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001302}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001303
1304static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001305
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001306static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001307 .driver = {
1308 .name = DRV_NAME,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001309 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001310 .of_match_table = flexcan_of_match,
1311 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001312 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001313 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001314 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001315};
1316
Axel Lin871d3372011-11-27 15:42:31 +00001317module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001318
1319MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1320 "Marc Kleine-Budde <kernel@pengutronix.de>");
1321MODULE_LICENSE("GPL v2");
1322MODULE_DESCRIPTION("CAN port driver for flexcan based chip");