blob: 6ce60a4784092972c51c52f6b4a782a17da0438d [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024
Tony Lindgren120db2c2006-04-02 17:46:27 +010025#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/mach/map.h>
27
Tony Lindgren45c3eb72012-11-30 08:41:50 -080028#include <linux/omap-dma.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030029
Tony Lindgrendc843282012-10-03 11:23:43 -070030#include "omap_hwmod.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070031#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080032#include "iomap.h"
33#include "voltage.h"
34#include "powerdomain.h"
35#include "clockdomain.h"
36#include "common.h"
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +053037#include "clock.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070038#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070039#include "clock3xxx.h"
Paul Walmsley3e6ece12012-10-17 00:46:45 +000040#include "sdrc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060041#include "control.h"
Tony Lindgren3d82cbb2012-10-15 12:50:46 -070042#include "serial.h"
Tony Lindgrenbf027ca2012-10-29 13:54:06 -070043#include "sram.h"
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -060044#include "cm2xxx.h"
45#include "cm3xxx.h"
Tero Kristo7632a022014-10-27 08:39:23 -070046#include "cm33xx.h"
Tero Kristoab6c9bb2014-10-27 08:39:25 -070047#include "cm44xx.h"
Paul Walmsleyd9a16f92012-10-29 20:57:39 -060048#include "prm.h"
49#include "cm.h"
50#include "prcm_mpu44xx.h"
51#include "prminst44xx.h"
Paul Walmsley63a293e2012-11-21 16:15:16 -070052#include "prm2xxx.h"
53#include "prm3xxx.h"
Tero Kristod9bbe842014-10-27 08:39:24 -070054#include "prm33xx.h"
Paul Walmsley63a293e2012-11-21 16:15:16 -070055#include "prm44xx.h"
Tero Kristo69a1e7a2014-02-24 18:51:05 +020056#include "opp2xxx.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000057
Tony Lindgren1dbae812005-11-10 14:26:51 +000058/*
Tero Kristocfa96672013-10-22 11:53:02 +030059 * omap_clk_soc_init: points to a function that does the SoC-specific
Rajendra Nayakff931c82013-03-21 16:34:52 +053060 * clock initializations
61 */
Tero Kristocfa96672013-10-22 11:53:02 +030062static int (*omap_clk_soc_init)(void);
Rajendra Nayakff931c82013-03-21 16:34:52 +053063
64/*
Tony Lindgren1dbae812005-11-10 14:26:51 +000065 * The machine specific code may provide the extra mapping besides the
66 * default mapping provided here.
67 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030068
Tony Lindgrene48f8142012-03-06 11:49:22 -080069#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030070static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000071 {
72 .virtual = L3_24XX_VIRT,
73 .pfn = __phys_to_pfn(L3_24XX_PHYS),
74 .length = L3_24XX_SIZE,
75 .type = MT_DEVICE
76 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080077 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030078 .virtual = L4_24XX_VIRT,
79 .pfn = __phys_to_pfn(L4_24XX_PHYS),
80 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080081 .type = MT_DEVICE
82 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030083};
84
Tony Lindgren59b479e2011-01-27 16:39:40 -080085#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030086static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000087 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070088 .virtual = DSP_MEM_2420_VIRT,
89 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
90 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080091 .type = MT_DEVICE
92 },
93 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070094 .virtual = DSP_IPI_2420_VIRT,
95 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
96 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080097 .type = MT_DEVICE
98 },
99 {
Paul Walmsley7adb9982010-01-08 15:23:05 -0700100 .virtual = DSP_MMU_2420_VIRT,
101 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
102 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +0000103 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300104 },
Tony Lindgren1dbae812005-11-10 14:26:51 +0000105};
106
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300107#endif
108
Tony Lindgren59b479e2011-01-27 16:39:40 -0800109#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300110static struct map_desc omap243x_io_desc[] __initdata = {
111 {
112 .virtual = L4_WK_243X_VIRT,
113 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
114 .length = L4_WK_243X_SIZE,
115 .type = MT_DEVICE
116 },
117 {
118 .virtual = OMAP243X_GPMC_VIRT,
119 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
120 .length = OMAP243X_GPMC_SIZE,
121 .type = MT_DEVICE
122 },
123 {
124 .virtual = OMAP243X_SDRC_VIRT,
125 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
126 .length = OMAP243X_SDRC_SIZE,
127 .type = MT_DEVICE
128 },
129 {
130 .virtual = OMAP243X_SMS_VIRT,
131 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
132 .length = OMAP243X_SMS_SIZE,
133 .type = MT_DEVICE
134 },
135};
136#endif
137#endif
138
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800139#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300140static struct map_desc omap34xx_io_desc[] __initdata = {
141 {
142 .virtual = L3_34XX_VIRT,
143 .pfn = __phys_to_pfn(L3_34XX_PHYS),
144 .length = L3_34XX_SIZE,
145 .type = MT_DEVICE
146 },
147 {
148 .virtual = L4_34XX_VIRT,
149 .pfn = __phys_to_pfn(L4_34XX_PHYS),
150 .length = L4_34XX_SIZE,
151 .type = MT_DEVICE
152 },
153 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300154 .virtual = OMAP34XX_GPMC_VIRT,
155 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
156 .length = OMAP34XX_GPMC_SIZE,
157 .type = MT_DEVICE
158 },
159 {
160 .virtual = OMAP343X_SMS_VIRT,
161 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
162 .length = OMAP343X_SMS_SIZE,
163 .type = MT_DEVICE
164 },
165 {
166 .virtual = OMAP343X_SDRC_VIRT,
167 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
168 .length = OMAP343X_SDRC_SIZE,
169 .type = MT_DEVICE
170 },
171 {
172 .virtual = L4_PER_34XX_VIRT,
173 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
174 .length = L4_PER_34XX_SIZE,
175 .type = MT_DEVICE
176 },
177 {
178 .virtual = L4_EMU_34XX_VIRT,
179 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
180 .length = L4_EMU_34XX_SIZE,
181 .type = MT_DEVICE
182 },
183};
184#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800185
Kevin Hilman33959552012-05-10 11:10:07 -0700186#ifdef CONFIG_SOC_TI81XX
Hemant Pedanekara9203602011-12-13 10:46:44 -0800187static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800188 {
189 .virtual = L4_34XX_VIRT,
190 .pfn = __phys_to_pfn(L4_34XX_PHYS),
191 .length = L4_34XX_SIZE,
192 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800193 }
194};
195#endif
196
Afzal Mohammedaddb1542013-05-27 20:06:13 +0530197#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800198static struct map_desc omapam33xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800199 {
200 .virtual = L4_34XX_VIRT,
201 .pfn = __phys_to_pfn(L4_34XX_PHYS),
202 .length = L4_34XX_SIZE,
203 .type = MT_DEVICE
204 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800205 {
206 .virtual = L4_WK_AM33XX_VIRT,
207 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
208 .length = L4_WK_AM33XX_SIZE,
209 .type = MT_DEVICE
210 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800211};
212#endif
213
Santosh Shilimkar44169072009-05-28 14:16:04 -0700214#ifdef CONFIG_ARCH_OMAP4
215static struct map_desc omap44xx_io_desc[] __initdata = {
216 {
217 .virtual = L3_44XX_VIRT,
218 .pfn = __phys_to_pfn(L3_44XX_PHYS),
219 .length = L3_44XX_SIZE,
220 .type = MT_DEVICE,
221 },
222 {
223 .virtual = L4_44XX_VIRT,
224 .pfn = __phys_to_pfn(L4_44XX_PHYS),
225 .length = L4_44XX_SIZE,
226 .type = MT_DEVICE,
227 },
228 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700229 .virtual = L4_PER_44XX_VIRT,
230 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
231 .length = L4_PER_44XX_SIZE,
232 .type = MT_DEVICE,
233 },
Santosh Shilimkar44169072009-05-28 14:16:04 -0700234};
235#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300236
Nishanth Menonea827ad2015-06-22 10:12:14 -0500237#ifdef CONFIG_SOC_OMAP5
R Sricharan05e152c2012-06-05 16:21:32 +0530238static struct map_desc omap54xx_io_desc[] __initdata = {
239 {
240 .virtual = L3_54XX_VIRT,
241 .pfn = __phys_to_pfn(L3_54XX_PHYS),
242 .length = L3_54XX_SIZE,
243 .type = MT_DEVICE,
244 },
245 {
246 .virtual = L4_54XX_VIRT,
247 .pfn = __phys_to_pfn(L4_54XX_PHYS),
248 .length = L4_54XX_SIZE,
249 .type = MT_DEVICE,
250 },
251 {
252 .virtual = L4_WK_54XX_VIRT,
253 .pfn = __phys_to_pfn(L4_WK_54XX_PHYS),
254 .length = L4_WK_54XX_SIZE,
255 .type = MT_DEVICE,
256 },
257 {
258 .virtual = L4_PER_54XX_VIRT,
259 .pfn = __phys_to_pfn(L4_PER_54XX_PHYS),
260 .length = L4_PER_54XX_SIZE,
261 .type = MT_DEVICE,
262 },
263};
264#endif
265
Nishanth Menonea827ad2015-06-22 10:12:14 -0500266#ifdef CONFIG_SOC_DRA7XX
267static struct map_desc dra7xx_io_desc[] __initdata = {
268 {
269 .virtual = L4_CFG_MPU_DRA7XX_VIRT,
270 .pfn = __phys_to_pfn(L4_CFG_MPU_DRA7XX_PHYS),
271 .length = L4_CFG_MPU_DRA7XX_SIZE,
272 .type = MT_DEVICE,
273 },
274 {
275 .virtual = L3_MAIN_SN_DRA7XX_VIRT,
276 .pfn = __phys_to_pfn(L3_MAIN_SN_DRA7XX_PHYS),
277 .length = L3_MAIN_SN_DRA7XX_SIZE,
278 .type = MT_DEVICE,
279 },
280 {
281 .virtual = L4_PER1_DRA7XX_VIRT,
282 .pfn = __phys_to_pfn(L4_PER1_DRA7XX_PHYS),
283 .length = L4_PER1_DRA7XX_SIZE,
284 .type = MT_DEVICE,
285 },
286 {
287 .virtual = L4_PER2_DRA7XX_VIRT,
288 .pfn = __phys_to_pfn(L4_PER2_DRA7XX_PHYS),
289 .length = L4_PER2_DRA7XX_SIZE,
290 .type = MT_DEVICE,
291 },
292 {
293 .virtual = L4_PER3_DRA7XX_VIRT,
294 .pfn = __phys_to_pfn(L4_PER3_DRA7XX_PHYS),
295 .length = L4_PER3_DRA7XX_SIZE,
296 .type = MT_DEVICE,
297 },
298 {
299 .virtual = L4_CFG_DRA7XX_VIRT,
300 .pfn = __phys_to_pfn(L4_CFG_DRA7XX_PHYS),
301 .length = L4_CFG_DRA7XX_SIZE,
302 .type = MT_DEVICE,
303 },
304 {
305 .virtual = L4_WKUP_DRA7XX_VIRT,
306 .pfn = __phys_to_pfn(L4_WKUP_DRA7XX_PHYS),
307 .length = L4_WKUP_DRA7XX_SIZE,
308 .type = MT_DEVICE,
309 },
310};
311#endif
312
Tony Lindgren59b479e2011-01-27 16:39:40 -0800313#ifdef CONFIG_SOC_OMAP2420
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600314void __init omap242x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800315{
316 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
317 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800318}
319#endif
320
Tony Lindgren59b479e2011-01-27 16:39:40 -0800321#ifdef CONFIG_SOC_OMAP2430
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600322void __init omap243x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800323{
324 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
325 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800326}
327#endif
328
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800329#ifdef CONFIG_ARCH_OMAP3
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600330void __init omap3_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800331{
332 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800333}
334#endif
335
Kevin Hilman33959552012-05-10 11:10:07 -0700336#ifdef CONFIG_SOC_TI81XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600337void __init ti81xx_map_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800338{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800339 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800340}
341#endif
342
Afzal Mohammedaddb1542013-05-27 20:06:13 +0530343#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600344void __init am33xx_map_io(void)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800345{
346 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800347}
348#endif
349
350#ifdef CONFIG_ARCH_OMAP4
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600351void __init omap4_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800352{
353 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Russell Kingf7469292015-06-06 00:13:40 +0100354 omap_barriers_init();
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800355}
356#endif
357
Nishanth Menonea827ad2015-06-22 10:12:14 -0500358#ifdef CONFIG_SOC_OMAP5
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600359void __init omap5_map_io(void)
R Sricharan05e152c2012-06-05 16:21:32 +0530360{
361 iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
Russell Kingf7469292015-06-06 00:13:40 +0100362 omap_barriers_init();
R Sricharan05e152c2012-06-05 16:21:32 +0530363}
364#endif
Nishanth Menonea827ad2015-06-22 10:12:14 -0500365
366#ifdef CONFIG_SOC_DRA7XX
367void __init dra7xx_map_io(void)
368{
369 iotable_init(dra7xx_io_desc, ARRAY_SIZE(dra7xx_io_desc));
Nishanth Menon456e8d52016-03-11 10:12:28 -0600370 omap_barriers_init();
Nishanth Menonea827ad2015-06-22 10:12:14 -0500371}
372#endif
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600373/*
374 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
375 *
376 * Sets the CORE DPLL3 M2 divider to the same value that it's at
377 * currently. This has the effect of setting the SDRC SDRAM AC timing
378 * registers to the values currently defined by the kernel. Currently
379 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
380 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
381 * or passes along the return value of clk_set_rate().
382 */
383static int __init _omap2_init_reprogram_sdrc(void)
384{
385 struct clk *dpll3_m2_ck;
386 int v = -EINVAL;
387 long rate;
388
389 if (!cpu_is_omap34xx())
390 return 0;
391
392 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000393 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600394 return -EINVAL;
395
396 rate = clk_get_rate(dpll3_m2_ck);
397 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
398 v = clk_set_rate(dpll3_m2_ck, rate);
399 if (v)
400 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
401
402 clk_put(dpll3_m2_ck);
403
404 return v;
405}
406
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700407static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
408{
409 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
410}
411
Arnd Bergmann293ea3d2016-01-14 16:57:33 +0100412static void __init __maybe_unused omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100413{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700414 u8 postsetup_state;
415
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700416 /* Set the default postsetup state for all hwmods */
Rafael J. Wysockibf7c5442014-12-13 00:42:49 +0100417#ifdef CONFIG_PM
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700418 postsetup_state = _HWMOD_STATE_IDLE;
419#else
420 postsetup_state = _HWMOD_STATE_ENABLED;
421#endif
422 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Paul Walmsley48057342010-12-21 15:25:10 -0700423}
424
Arnd Bergmann069d0a72013-07-05 16:20:17 +0200425static void __init __maybe_unused omap_common_late_init(void)
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200426{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200427 omap2_common_pm_late_init();
428}
429
Paul Walmsley16110792012-01-25 12:57:46 -0700430#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700431void __init omap2420_init_early(void)
432{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600433 omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
434 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
435 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200436 omap2_control_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530437 omap2xxx_check_revision();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200438 omap2_prcm_base_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700439 omap2xxx_voltagedomains_init();
440 omap242x_powerdomains_init();
441 omap242x_clockdomains_init();
442 omap2420_hwmod_init();
443 omap_hwmod_init_postsetup();
Tero Kristo6a194a62014-03-04 10:53:54 +0200444 omap_clk_soc_init = omap2420_dt_clk_init;
445 rate_table = omap2420_rate_table;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700446}
Shawn Guobbd707a2012-04-26 16:06:50 +0800447
448void __init omap2420_init_late(void)
449{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200450 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800451 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530452 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800453}
Paul Walmsley16110792012-01-25 12:57:46 -0700454#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700455
Paul Walmsley16110792012-01-25 12:57:46 -0700456#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700457void __init omap2430_init_early(void)
458{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600459 omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
460 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
461 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200462 omap2_control_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530463 omap2xxx_check_revision();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200464 omap2_prcm_base_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700465 omap2xxx_voltagedomains_init();
466 omap243x_powerdomains_init();
467 omap243x_clockdomains_init();
468 omap2430_hwmod_init();
469 omap_hwmod_init_postsetup();
Tero Kristo6a194a62014-03-04 10:53:54 +0200470 omap_clk_soc_init = omap2430_dt_clk_init;
471 rate_table = omap2430_rate_table;
Tony Lindgren7b250af2011-10-04 18:26:28 -0700472}
Shawn Guobbd707a2012-04-26 16:06:50 +0800473
474void __init omap2430_init_late(void)
475{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200476 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800477 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530478 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800479}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530480#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700481
482/*
483 * Currently only board-omap3beagle.c should call this because of the
484 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
485 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530486#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700487void __init omap3_init_early(void)
488{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600489 omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
490 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
491 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200492 omap2_control_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530493 omap3xxx_check_revision();
494 omap3xxx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200495 omap2_prcm_base_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700496 omap3xxx_voltagedomains_init();
497 omap3xxx_powerdomains_init();
498 omap3xxx_clockdomains_init();
499 omap3xxx_hwmod_init();
500 omap_hwmod_init_postsetup();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700501}
502
503void __init omap3430_init_early(void)
504{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700505 omap3_init_early();
Tony Lindgren58a641c2017-05-31 15:51:34 -0700506 omap_clk_soc_init = omap3430_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700507}
508
509void __init omap35xx_init_early(void)
510{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700511 omap3_init_early();
Tony Lindgren58a641c2017-05-31 15:51:34 -0700512 omap_clk_soc_init = omap3430_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700513}
514
515void __init omap3630_init_early(void)
516{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700517 omap3_init_early();
Tony Lindgren58a641c2017-05-31 15:51:34 -0700518 omap_clk_soc_init = omap3630_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700519}
520
521void __init am35xx_init_early(void)
522{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700523 omap3_init_early();
Tony Lindgren58a641c2017-05-31 15:51:34 -0700524 omap_clk_soc_init = am35xx_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700525}
526
Shawn Guobbd707a2012-04-26 16:06:50 +0800527void __init omap3_init_late(void)
528{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200529 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800530 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530531 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800532}
533
534void __init omap3430_init_late(void)
535{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200536 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800537 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530538 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800539}
540
541void __init omap35xx_init_late(void)
542{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200543 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800544 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530545 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800546}
547
548void __init omap3630_init_late(void)
549{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200550 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800551 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530552 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800553}
554
555void __init am35xx_init_late(void)
556{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200557 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800558 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530559 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800560}
561
562void __init ti81xx_init_late(void)
563{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200564 omap_common_late_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530565 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800566}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530567#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700568
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800569#ifdef CONFIG_SOC_TI81XX
570void __init ti814x_init_early(void)
571{
572 omap2_set_globals_tap(TI814X_CLASS,
573 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200574 omap2_control_base_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800575 omap3xxx_check_revision();
576 ti81xx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200577 omap2_prcm_base_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800578 omap3xxx_voltagedomains_init();
579 omap3xxx_powerdomains_init();
Tony Lindgren185fde62015-07-16 01:55:57 -0700580 ti814x_clockdomains_init();
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700581 dm814x_hwmod_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800582 omap_hwmod_init_postsetup();
Tony Lindgrend8936562015-12-03 12:02:32 -0800583 omap_clk_soc_init = dm814x_dt_clk_init;
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800584}
585
586void __init ti816x_init_early(void)
587{
588 omap2_set_globals_tap(TI816X_CLASS,
589 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200590 omap2_control_base_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800591 omap3xxx_check_revision();
592 ti81xx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200593 omap2_prcm_base_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800594 omap3xxx_voltagedomains_init();
595 omap3xxx_powerdomains_init();
Tony Lindgren185fde62015-07-16 01:55:57 -0700596 ti816x_clockdomains_init();
Tony Lindgren0f3ccb22015-07-16 01:55:58 -0700597 dm816x_hwmod_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800598 omap_hwmod_init_postsetup();
Tony Lindgren58a641c2017-05-31 15:51:34 -0700599 omap_clk_soc_init = dm816x_dt_clk_init;
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800600}
601#endif
602
Afzal Mohammed08f30982012-05-11 00:38:49 +0530603#ifdef CONFIG_SOC_AM33XX
604void __init am33xx_init_early(void)
605{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600606 omap2_set_globals_tap(AM335X_CLASS,
607 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200608 omap2_control_base_init();
Afzal Mohammed08f30982012-05-11 00:38:49 +0530609 omap3xxx_check_revision();
Vaibhav Hiremath7bcad172013-05-17 15:43:41 +0530610 am33xx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200611 omap2_prcm_base_init();
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600612 am33xx_powerdomains_init();
Vaibhav Hiremath9c80f3a2012-06-18 00:47:27 -0600613 am33xx_clockdomains_init();
Vaibhav Hirematha2cfc502012-07-25 13:51:13 -0600614 am33xx_hwmod_init();
615 omap_hwmod_init_postsetup();
Tero Kristo149c09d2013-07-19 11:37:17 +0300616 omap_clk_soc_init = am33xx_dt_clk_init;
Afzal Mohammed08f30982012-05-11 00:38:49 +0530617}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500618
619void __init am33xx_init_late(void)
620{
621 omap_common_late_init();
Dave Gerlach41d9d442018-02-23 09:43:56 -0600622 amx3_common_pm_init();
Nishanth Menon765e7a02013-10-16 10:39:02 -0500623}
Afzal Mohammed08f30982012-05-11 00:38:49 +0530624#endif
625
Afzal Mohammedc5107022013-05-27 20:06:23 +0530626#ifdef CONFIG_SOC_AM43XX
627void __init am43xx_init_early(void)
628{
629 omap2_set_globals_tap(AM335X_CLASS,
630 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200631 omap2_control_base_init();
Afzal Mohammedc5107022013-05-27 20:06:23 +0530632 omap3xxx_check_revision();
Afzal Mohammed7a2e0512014-02-07 15:51:25 +0530633 am33xx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200634 omap2_prcm_base_init();
Ambresh K8835cf62013-10-12 15:46:37 +0530635 am43xx_powerdomains_init();
636 am43xx_clockdomains_init();
637 am43xx_hwmod_init();
638 omap_hwmod_init_postsetup();
Sekhar Norid941f862014-04-22 13:58:03 +0530639 omap_l2_cache_init();
Tero Kristod22031e2013-11-21 16:49:59 +0200640 omap_clk_soc_init = am43xx_dt_clk_init;
Afzal Mohammedc5107022013-05-27 20:06:23 +0530641}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500642
643void __init am43xx_init_late(void)
644{
645 omap_common_late_init();
Dave Gerlach08224a72015-09-15 14:47:34 -0500646 omap2_clk_enable_autoidle_all();
Dave Gerlach41d9d442018-02-23 09:43:56 -0600647 amx3_common_pm_init();
Nishanth Menon765e7a02013-10-16 10:39:02 -0500648}
Afzal Mohammedc5107022013-05-27 20:06:23 +0530649#endif
650
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530651#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700652void __init omap4430_init_early(void)
653{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600654 omap2_set_globals_tap(OMAP443X_CLASS,
655 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600656 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
Tero Kristoca125b52015-02-12 11:47:04 +0200657 omap2_control_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530658 omap4xxx_check_revision();
659 omap4xxx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200660 omap2_prcm_base_init();
Tony Lindgrenf4b9f402016-06-22 01:59:39 -0700661 omap4_sar_ram_init();
Tony Lindgren0573b952016-06-22 01:59:39 -0700662 omap4_mpuss_early_init();
Nishanth Menonde70af42014-01-20 14:06:37 -0600663 omap4_pm_init_early();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700664 omap44xx_voltagedomains_init();
665 omap44xx_powerdomains_init();
666 omap44xx_clockdomains_init();
667 omap44xx_hwmod_init();
668 omap_hwmod_init_postsetup();
Sekhar Norib39b14e2014-04-22 13:58:01 +0530669 omap_l2_cache_init();
Tero Kristoc8c88d82013-07-18 16:04:00 +0300670 omap_clk_soc_init = omap4xxx_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700671}
Shawn Guobbd707a2012-04-26 16:06:50 +0800672
673void __init omap4430_init_late(void)
674{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200675 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800676 omap4_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530677 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800678}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530679#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700680
R Sricharan05e152c2012-06-05 16:21:32 +0530681#ifdef CONFIG_SOC_OMAP5
682void __init omap5_init_early(void)
683{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600684 omap2_set_globals_tap(OMAP54XX_CLASS,
685 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600686 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
Tero Kristoca125b52015-02-12 11:47:04 +0200687 omap2_control_base_init();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200688 omap2_prcm_base_init();
R Sricharan05e152c2012-06-05 16:21:32 +0530689 omap5xxx_check_revision();
Tony Lindgrenf4b9f402016-06-22 01:59:39 -0700690 omap4_sar_ram_init();
Tony Lindgren8a8be462016-11-07 16:50:11 -0700691 omap4_mpuss_early_init();
692 omap4_pm_init_early();
Santosh Shilimkare4020aa2013-05-29 12:38:12 -0400693 omap54xx_voltagedomains_init();
694 omap54xx_powerdomains_init();
695 omap54xx_clockdomains_init();
696 omap54xx_hwmod_init();
697 omap_hwmod_init_postsetup();
Tero Kristocfa96672013-10-22 11:53:02 +0300698 omap_clk_soc_init = omap5xxx_dt_clk_init;
R Sricharan05e152c2012-06-05 16:21:32 +0530699}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500700
701void __init omap5_init_late(void)
702{
703 omap_common_late_init();
Santosh Shilimkar628ed472014-05-20 16:19:23 -0500704 omap4_pm_init();
705 omap2_clk_enable_autoidle_all();
Nishanth Menon765e7a02013-10-16 10:39:02 -0500706}
R Sricharan05e152c2012-06-05 16:21:32 +0530707#endif
708
R Sricharana3a93842013-07-03 11:52:04 +0530709#ifdef CONFIG_SOC_DRA7XX
710void __init dra7xx_init_early(void)
711{
Nishanth Menonec490f62016-04-01 17:53:06 -0500712 omap2_set_globals_tap(DRA7XX_CLASS,
713 OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE));
R Sricharana3a93842013-07-03 11:52:04 +0530714 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
Tero Kristoca125b52015-02-12 11:47:04 +0200715 omap2_control_base_init();
Rajendra Nayak6af16a12014-08-22 09:02:34 -0500716 omap4_pm_init_early();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200717 omap2_prcm_base_init();
Nishanth Menon733d20e2014-05-19 10:27:11 -0500718 dra7xxx_check_revision();
Ambresh K7de516a2013-08-23 04:05:08 -0600719 dra7xx_powerdomains_init();
720 dra7xx_clockdomains_init();
721 dra7xx_hwmod_init();
722 omap_hwmod_init_postsetup();
Tero Kristof1cf4982013-08-29 11:35:43 +0300723 omap_clk_soc_init = dra7xx_dt_clk_init;
R Sricharana3a93842013-07-03 11:52:04 +0530724}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500725
726void __init dra7xx_init_late(void)
727{
728 omap_common_late_init();
Rajendra Nayak6af16a12014-08-22 09:02:34 -0500729 omap4_pm_init();
730 omap2_clk_enable_autoidle_all();
Nishanth Menon765e7a02013-10-16 10:39:02 -0500731}
R Sricharana3a93842013-07-03 11:52:04 +0530732#endif
733
734
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700735void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700736 struct omap_sdrc_params *sdrc_cs1)
737{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700738 omap_sram_init();
739
Hemant Pedanekar01001712011-02-16 08:31:39 -0800740 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000741 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
742 _omap2_init_reprogram_sdrc();
743 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000744}
Tero Kristocfa96672013-10-22 11:53:02 +0300745
746int __init omap_clk_init(void)
747{
748 int ret = 0;
749
750 if (!omap_clk_soc_init)
751 return 0;
752
Tero Kristo8111e012014-07-02 11:47:39 +0300753 ti_clk_init_features();
754
Tero Kristoe9e63082015-04-27 21:55:42 +0300755 omap2_clk_setup_ll_ops();
756
Tony Lindgren58a641c2017-05-31 15:51:34 -0700757 ret = omap_control_init();
758 if (ret)
759 return ret;
Tero Kristofe874142014-03-12 18:33:45 +0200760
Tony Lindgren58a641c2017-05-31 15:51:34 -0700761 ret = omap_prcm_init();
762 if (ret)
763 return ret;
Tero Kristoc08ee142014-09-12 15:01:57 +0300764
Tony Lindgren58a641c2017-05-31 15:51:34 -0700765 of_clk_init(NULL);
Tero Kristoc08ee142014-09-12 15:01:57 +0300766
Tony Lindgren58a641c2017-05-31 15:51:34 -0700767 ti_dt_clk_init_retry_clks();
Tero Kristoc08ee142014-09-12 15:01:57 +0300768
Tony Lindgren58a641c2017-05-31 15:51:34 -0700769 ti_dt_clockdomains_setup();
Tero Kristoc08ee142014-09-12 15:01:57 +0300770
771 ret = omap_clk_soc_init();
Tero Kristocfa96672013-10-22 11:53:02 +0300772
773 return ret;
774}