blob: c10fb291b99f81fdb30cc1ce1322f66abc28b122 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024
Tony Lindgren120db2c2006-04-02 17:46:27 +010025#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/mach/map.h>
27
Tony Lindgren45c3eb72012-11-30 08:41:50 -080028#include <linux/omap-dma.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030029
Tony Lindgrendc843282012-10-03 11:23:43 -070030#include "omap_hwmod.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070031#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080032#include "iomap.h"
33#include "voltage.h"
34#include "powerdomain.h"
35#include "clockdomain.h"
36#include "common.h"
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +053037#include "clock.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070038#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070039#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070040#include "clock44xx.h"
Tony Lindgren1d5aef42012-10-03 16:36:40 -070041#include "omap-pm.h"
Paul Walmsley3e6ece12012-10-17 00:46:45 +000042#include "sdrc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060043#include "control.h"
Tony Lindgren3d82cbb2012-10-15 12:50:46 -070044#include "serial.h"
Tony Lindgrenbf027ca2012-10-29 13:54:06 -070045#include "sram.h"
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -060046#include "cm2xxx.h"
47#include "cm3xxx.h"
Tero Kristo7632a022014-10-27 08:39:23 -070048#include "cm33xx.h"
Tero Kristoab6c9bb2014-10-27 08:39:25 -070049#include "cm44xx.h"
Paul Walmsleyd9a16f92012-10-29 20:57:39 -060050#include "prm.h"
51#include "cm.h"
52#include "prcm_mpu44xx.h"
53#include "prminst44xx.h"
Paul Walmsley63a293e2012-11-21 16:15:16 -070054#include "prm2xxx.h"
55#include "prm3xxx.h"
Tero Kristod9bbe842014-10-27 08:39:24 -070056#include "prm33xx.h"
Paul Walmsley63a293e2012-11-21 16:15:16 -070057#include "prm44xx.h"
Tero Kristo69a1e7a2014-02-24 18:51:05 +020058#include "opp2xxx.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000059
Tony Lindgren1dbae812005-11-10 14:26:51 +000060/*
Tero Kristocfa96672013-10-22 11:53:02 +030061 * omap_clk_soc_init: points to a function that does the SoC-specific
Rajendra Nayakff931c82013-03-21 16:34:52 +053062 * clock initializations
63 */
Tero Kristocfa96672013-10-22 11:53:02 +030064static int (*omap_clk_soc_init)(void);
Rajendra Nayakff931c82013-03-21 16:34:52 +053065
66/*
Tony Lindgren1dbae812005-11-10 14:26:51 +000067 * The machine specific code may provide the extra mapping besides the
68 * default mapping provided here.
69 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030070
Tony Lindgrene48f8142012-03-06 11:49:22 -080071#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030072static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000073 {
74 .virtual = L3_24XX_VIRT,
75 .pfn = __phys_to_pfn(L3_24XX_PHYS),
76 .length = L3_24XX_SIZE,
77 .type = MT_DEVICE
78 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080079 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030080 .virtual = L4_24XX_VIRT,
81 .pfn = __phys_to_pfn(L4_24XX_PHYS),
82 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080083 .type = MT_DEVICE
84 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030085};
86
Tony Lindgren59b479e2011-01-27 16:39:40 -080087#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030088static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000089 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070090 .virtual = DSP_MEM_2420_VIRT,
91 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
92 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080093 .type = MT_DEVICE
94 },
95 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070096 .virtual = DSP_IPI_2420_VIRT,
97 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
98 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080099 .type = MT_DEVICE
100 },
101 {
Paul Walmsley7adb9982010-01-08 15:23:05 -0700102 .virtual = DSP_MMU_2420_VIRT,
103 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
104 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +0000105 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300106 },
Tony Lindgren1dbae812005-11-10 14:26:51 +0000107};
108
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300109#endif
110
Tony Lindgren59b479e2011-01-27 16:39:40 -0800111#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300112static struct map_desc omap243x_io_desc[] __initdata = {
113 {
114 .virtual = L4_WK_243X_VIRT,
115 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
116 .length = L4_WK_243X_SIZE,
117 .type = MT_DEVICE
118 },
119 {
120 .virtual = OMAP243X_GPMC_VIRT,
121 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
122 .length = OMAP243X_GPMC_SIZE,
123 .type = MT_DEVICE
124 },
125 {
126 .virtual = OMAP243X_SDRC_VIRT,
127 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
128 .length = OMAP243X_SDRC_SIZE,
129 .type = MT_DEVICE
130 },
131 {
132 .virtual = OMAP243X_SMS_VIRT,
133 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
134 .length = OMAP243X_SMS_SIZE,
135 .type = MT_DEVICE
136 },
137};
138#endif
139#endif
140
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800141#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300142static struct map_desc omap34xx_io_desc[] __initdata = {
143 {
144 .virtual = L3_34XX_VIRT,
145 .pfn = __phys_to_pfn(L3_34XX_PHYS),
146 .length = L3_34XX_SIZE,
147 .type = MT_DEVICE
148 },
149 {
150 .virtual = L4_34XX_VIRT,
151 .pfn = __phys_to_pfn(L4_34XX_PHYS),
152 .length = L4_34XX_SIZE,
153 .type = MT_DEVICE
154 },
155 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300156 .virtual = OMAP34XX_GPMC_VIRT,
157 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
158 .length = OMAP34XX_GPMC_SIZE,
159 .type = MT_DEVICE
160 },
161 {
162 .virtual = OMAP343X_SMS_VIRT,
163 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
164 .length = OMAP343X_SMS_SIZE,
165 .type = MT_DEVICE
166 },
167 {
168 .virtual = OMAP343X_SDRC_VIRT,
169 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
170 .length = OMAP343X_SDRC_SIZE,
171 .type = MT_DEVICE
172 },
173 {
174 .virtual = L4_PER_34XX_VIRT,
175 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
176 .length = L4_PER_34XX_SIZE,
177 .type = MT_DEVICE
178 },
179 {
180 .virtual = L4_EMU_34XX_VIRT,
181 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
182 .length = L4_EMU_34XX_SIZE,
183 .type = MT_DEVICE
184 },
185};
186#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800187
Kevin Hilman33959552012-05-10 11:10:07 -0700188#ifdef CONFIG_SOC_TI81XX
Hemant Pedanekara9203602011-12-13 10:46:44 -0800189static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800190 {
191 .virtual = L4_34XX_VIRT,
192 .pfn = __phys_to_pfn(L4_34XX_PHYS),
193 .length = L4_34XX_SIZE,
194 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800195 }
196};
197#endif
198
Afzal Mohammedaddb1542013-05-27 20:06:13 +0530199#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800200static struct map_desc omapam33xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800201 {
202 .virtual = L4_34XX_VIRT,
203 .pfn = __phys_to_pfn(L4_34XX_PHYS),
204 .length = L4_34XX_SIZE,
205 .type = MT_DEVICE
206 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800207 {
208 .virtual = L4_WK_AM33XX_VIRT,
209 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
210 .length = L4_WK_AM33XX_SIZE,
211 .type = MT_DEVICE
212 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800213};
214#endif
215
Santosh Shilimkar44169072009-05-28 14:16:04 -0700216#ifdef CONFIG_ARCH_OMAP4
217static struct map_desc omap44xx_io_desc[] __initdata = {
218 {
219 .virtual = L3_44XX_VIRT,
220 .pfn = __phys_to_pfn(L3_44XX_PHYS),
221 .length = L3_44XX_SIZE,
222 .type = MT_DEVICE,
223 },
224 {
225 .virtual = L4_44XX_VIRT,
226 .pfn = __phys_to_pfn(L4_44XX_PHYS),
227 .length = L4_44XX_SIZE,
228 .type = MT_DEVICE,
229 },
230 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700231 .virtual = L4_PER_44XX_VIRT,
232 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
233 .length = L4_PER_44XX_SIZE,
234 .type = MT_DEVICE,
235 },
Santosh Shilimkar44169072009-05-28 14:16:04 -0700236};
237#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300238
Nishanth Menonea827ad2015-06-22 10:12:14 -0500239#ifdef CONFIG_SOC_OMAP5
R Sricharan05e152c2012-06-05 16:21:32 +0530240static struct map_desc omap54xx_io_desc[] __initdata = {
241 {
242 .virtual = L3_54XX_VIRT,
243 .pfn = __phys_to_pfn(L3_54XX_PHYS),
244 .length = L3_54XX_SIZE,
245 .type = MT_DEVICE,
246 },
247 {
248 .virtual = L4_54XX_VIRT,
249 .pfn = __phys_to_pfn(L4_54XX_PHYS),
250 .length = L4_54XX_SIZE,
251 .type = MT_DEVICE,
252 },
253 {
254 .virtual = L4_WK_54XX_VIRT,
255 .pfn = __phys_to_pfn(L4_WK_54XX_PHYS),
256 .length = L4_WK_54XX_SIZE,
257 .type = MT_DEVICE,
258 },
259 {
260 .virtual = L4_PER_54XX_VIRT,
261 .pfn = __phys_to_pfn(L4_PER_54XX_PHYS),
262 .length = L4_PER_54XX_SIZE,
263 .type = MT_DEVICE,
264 },
265};
266#endif
267
Nishanth Menonea827ad2015-06-22 10:12:14 -0500268#ifdef CONFIG_SOC_DRA7XX
269static struct map_desc dra7xx_io_desc[] __initdata = {
270 {
271 .virtual = L4_CFG_MPU_DRA7XX_VIRT,
272 .pfn = __phys_to_pfn(L4_CFG_MPU_DRA7XX_PHYS),
273 .length = L4_CFG_MPU_DRA7XX_SIZE,
274 .type = MT_DEVICE,
275 },
276 {
277 .virtual = L3_MAIN_SN_DRA7XX_VIRT,
278 .pfn = __phys_to_pfn(L3_MAIN_SN_DRA7XX_PHYS),
279 .length = L3_MAIN_SN_DRA7XX_SIZE,
280 .type = MT_DEVICE,
281 },
282 {
283 .virtual = L4_PER1_DRA7XX_VIRT,
284 .pfn = __phys_to_pfn(L4_PER1_DRA7XX_PHYS),
285 .length = L4_PER1_DRA7XX_SIZE,
286 .type = MT_DEVICE,
287 },
288 {
289 .virtual = L4_PER2_DRA7XX_VIRT,
290 .pfn = __phys_to_pfn(L4_PER2_DRA7XX_PHYS),
291 .length = L4_PER2_DRA7XX_SIZE,
292 .type = MT_DEVICE,
293 },
294 {
295 .virtual = L4_PER3_DRA7XX_VIRT,
296 .pfn = __phys_to_pfn(L4_PER3_DRA7XX_PHYS),
297 .length = L4_PER3_DRA7XX_SIZE,
298 .type = MT_DEVICE,
299 },
300 {
301 .virtual = L4_CFG_DRA7XX_VIRT,
302 .pfn = __phys_to_pfn(L4_CFG_DRA7XX_PHYS),
303 .length = L4_CFG_DRA7XX_SIZE,
304 .type = MT_DEVICE,
305 },
306 {
307 .virtual = L4_WKUP_DRA7XX_VIRT,
308 .pfn = __phys_to_pfn(L4_WKUP_DRA7XX_PHYS),
309 .length = L4_WKUP_DRA7XX_SIZE,
310 .type = MT_DEVICE,
311 },
312};
313#endif
314
Tony Lindgren59b479e2011-01-27 16:39:40 -0800315#ifdef CONFIG_SOC_OMAP2420
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600316void __init omap242x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800317{
318 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
319 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800320}
321#endif
322
Tony Lindgren59b479e2011-01-27 16:39:40 -0800323#ifdef CONFIG_SOC_OMAP2430
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600324void __init omap243x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800325{
326 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
327 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800328}
329#endif
330
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800331#ifdef CONFIG_ARCH_OMAP3
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600332void __init omap3_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800333{
334 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800335}
336#endif
337
Kevin Hilman33959552012-05-10 11:10:07 -0700338#ifdef CONFIG_SOC_TI81XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600339void __init ti81xx_map_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800340{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800341 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800342}
343#endif
344
Afzal Mohammedaddb1542013-05-27 20:06:13 +0530345#if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600346void __init am33xx_map_io(void)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800347{
348 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800349}
350#endif
351
352#ifdef CONFIG_ARCH_OMAP4
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600353void __init omap4_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800354{
355 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800356}
357#endif
358
Nishanth Menonea827ad2015-06-22 10:12:14 -0500359#ifdef CONFIG_SOC_OMAP5
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600360void __init omap5_map_io(void)
R Sricharan05e152c2012-06-05 16:21:32 +0530361{
362 iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
363}
364#endif
Nishanth Menonea827ad2015-06-22 10:12:14 -0500365
366#ifdef CONFIG_SOC_DRA7XX
367void __init dra7xx_map_io(void)
368{
369 iotable_init(dra7xx_io_desc, ARRAY_SIZE(dra7xx_io_desc));
370}
371#endif
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600372/*
373 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
374 *
375 * Sets the CORE DPLL3 M2 divider to the same value that it's at
376 * currently. This has the effect of setting the SDRC SDRAM AC timing
377 * registers to the values currently defined by the kernel. Currently
378 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
379 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
380 * or passes along the return value of clk_set_rate().
381 */
382static int __init _omap2_init_reprogram_sdrc(void)
383{
384 struct clk *dpll3_m2_ck;
385 int v = -EINVAL;
386 long rate;
387
388 if (!cpu_is_omap34xx())
389 return 0;
390
391 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000392 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600393 return -EINVAL;
394
395 rate = clk_get_rate(dpll3_m2_ck);
396 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
397 v = clk_set_rate(dpll3_m2_ck, rate);
398 if (v)
399 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
400
401 clk_put(dpll3_m2_ck);
402
403 return v;
404}
405
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700406static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
407{
408 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
409}
410
Tony Lindgren7b250af2011-10-04 18:26:28 -0700411static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100412{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700413 u8 postsetup_state;
414
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700415 /* Set the default postsetup state for all hwmods */
Rafael J. Wysockibf7c5442014-12-13 00:42:49 +0100416#ifdef CONFIG_PM
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700417 postsetup_state = _HWMOD_STATE_IDLE;
418#else
419 postsetup_state = _HWMOD_STATE_ENABLED;
420#endif
421 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200422
Kevin Hilman53da4ce22010-12-09 09:13:48 -0600423 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700424}
425
Arnd Bergmann069d0a72013-07-05 16:20:17 +0200426static void __init __maybe_unused omap_common_late_init(void)
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200427{
428 omap_mux_late_init();
429 omap2_common_pm_late_init();
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200430 omap_soc_device_init();
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200431}
432
Paul Walmsley16110792012-01-25 12:57:46 -0700433#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700434void __init omap2420_init_early(void)
435{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600436 omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
437 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
438 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200439 omap2_control_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530440 omap2xxx_check_revision();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200441 omap2_prcm_base_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700442 omap2xxx_voltagedomains_init();
443 omap242x_powerdomains_init();
444 omap242x_clockdomains_init();
445 omap2420_hwmod_init();
446 omap_hwmod_init_postsetup();
Tero Kristo6a194a62014-03-04 10:53:54 +0200447 omap_clk_soc_init = omap2420_dt_clk_init;
448 rate_table = omap2420_rate_table;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700449}
Shawn Guobbd707a2012-04-26 16:06:50 +0800450
451void __init omap2420_init_late(void)
452{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200453 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800454 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530455 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800456}
Paul Walmsley16110792012-01-25 12:57:46 -0700457#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700458
Paul Walmsley16110792012-01-25 12:57:46 -0700459#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700460void __init omap2430_init_early(void)
461{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600462 omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
463 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
464 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200465 omap2_control_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530466 omap2xxx_check_revision();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200467 omap2_prcm_base_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700468 omap2xxx_voltagedomains_init();
469 omap243x_powerdomains_init();
470 omap243x_clockdomains_init();
471 omap2430_hwmod_init();
472 omap_hwmod_init_postsetup();
Tero Kristo6a194a62014-03-04 10:53:54 +0200473 omap_clk_soc_init = omap2430_dt_clk_init;
474 rate_table = omap2430_rate_table;
Tony Lindgren7b250af2011-10-04 18:26:28 -0700475}
Shawn Guobbd707a2012-04-26 16:06:50 +0800476
477void __init omap2430_init_late(void)
478{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200479 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800480 omap2_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530481 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800482}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530483#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700484
485/*
486 * Currently only board-omap3beagle.c should call this because of the
487 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
488 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530489#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700490void __init omap3_init_early(void)
491{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600492 omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
493 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
494 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200495 /* XXX: remove these once OMAP3 is DT only */
496 if (!of_have_populated_dt()) {
497 omap2_set_globals_control(
Tero Kristoefde2342015-02-20 10:08:52 +0200498 OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200499 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE));
500 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE),
501 NULL);
502 }
503 omap2_control_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530504 omap3xxx_check_revision();
505 omap3xxx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200506 omap2_prcm_base_init();
Tero Kristo425dc8b2014-11-21 15:51:37 +0200507 /* XXX: remove these once OMAP3 is DT only */
508 if (!of_have_populated_dt()) {
509 omap3xxx_prm_init(NULL);
510 omap3xxx_cm_init(NULL);
511 }
Tony Lindgren7b250af2011-10-04 18:26:28 -0700512 omap3xxx_voltagedomains_init();
513 omap3xxx_powerdomains_init();
514 omap3xxx_clockdomains_init();
515 omap3xxx_hwmod_init();
516 omap_hwmod_init_postsetup();
Tero Kristoeded36f2014-12-16 18:20:55 +0200517 if (!of_have_populated_dt()) {
Tero Kristo2208bf12014-11-13 19:17:34 +0200518 omap3_control_legacy_iomap_init();
Tero Kristoeded36f2014-12-16 18:20:55 +0200519 if (soc_is_am35xx())
520 omap_clk_soc_init = am35xx_clk_legacy_init;
521 else if (cpu_is_omap3630())
522 omap_clk_soc_init = omap36xx_clk_legacy_init;
523 else if (omap_rev() == OMAP3430_REV_ES1_0)
524 omap_clk_soc_init = omap3430es1_clk_legacy_init;
525 else
526 omap_clk_soc_init = omap3430_clk_legacy_init;
527 }
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700528}
529
530void __init omap3430_init_early(void)
531{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700532 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300533 if (of_have_populated_dt())
534 omap_clk_soc_init = omap3430_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700535}
536
537void __init omap35xx_init_early(void)
538{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700539 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300540 if (of_have_populated_dt())
541 omap_clk_soc_init = omap3430_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700542}
543
544void __init omap3630_init_early(void)
545{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700546 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300547 if (of_have_populated_dt())
548 omap_clk_soc_init = omap3630_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700549}
550
551void __init am35xx_init_early(void)
552{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700553 omap3_init_early();
Tero Kristo3e049152013-08-02 14:32:30 +0300554 if (of_have_populated_dt())
555 omap_clk_soc_init = am35xx_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700556}
557
Shawn Guobbd707a2012-04-26 16:06:50 +0800558void __init omap3_init_late(void)
559{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200560 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800561 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530562 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800563}
564
565void __init omap3430_init_late(void)
566{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200567 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800568 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530569 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800570}
571
572void __init omap35xx_init_late(void)
573{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200574 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800575 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530576 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800577}
578
579void __init omap3630_init_late(void)
580{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200581 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800582 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530583 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800584}
585
586void __init am35xx_init_late(void)
587{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200588 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800589 omap3_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530590 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800591}
592
593void __init ti81xx_init_late(void)
594{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200595 omap_common_late_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530596 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800597}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530598#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700599
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800600#ifdef CONFIG_SOC_TI81XX
601void __init ti814x_init_early(void)
602{
603 omap2_set_globals_tap(TI814X_CLASS,
604 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200605 omap2_control_base_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800606 omap3xxx_check_revision();
607 ti81xx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200608 omap2_prcm_base_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800609 omap3xxx_voltagedomains_init();
610 omap3xxx_powerdomains_init();
611 ti81xx_clockdomains_init();
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800612 ti81xx_hwmod_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800613 omap_hwmod_init_postsetup();
614 if (of_have_populated_dt())
615 omap_clk_soc_init = ti81xx_dt_clk_init;
616}
617
618void __init ti816x_init_early(void)
619{
620 omap2_set_globals_tap(TI816X_CLASS,
621 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200622 omap2_control_base_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800623 omap3xxx_check_revision();
624 ti81xx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200625 omap2_prcm_base_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800626 omap3xxx_voltagedomains_init();
627 omap3xxx_powerdomains_init();
628 ti81xx_clockdomains_init();
Tony Lindgren4d38bd12015-01-26 09:26:32 -0800629 ti81xx_hwmod_init();
Aida Mynzhasovaa64459c2015-01-26 09:26:32 -0800630 omap_hwmod_init_postsetup();
631 if (of_have_populated_dt())
632 omap_clk_soc_init = ti81xx_dt_clk_init;
633}
634#endif
635
Afzal Mohammed08f30982012-05-11 00:38:49 +0530636#ifdef CONFIG_SOC_AM33XX
637void __init am33xx_init_early(void)
638{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600639 omap2_set_globals_tap(AM335X_CLASS,
640 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200641 omap2_control_base_init();
Afzal Mohammed08f30982012-05-11 00:38:49 +0530642 omap3xxx_check_revision();
Vaibhav Hiremath7bcad172013-05-17 15:43:41 +0530643 am33xx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200644 omap2_prcm_base_init();
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600645 am33xx_powerdomains_init();
Vaibhav Hiremath9c80f3a2012-06-18 00:47:27 -0600646 am33xx_clockdomains_init();
Vaibhav Hirematha2cfc502012-07-25 13:51:13 -0600647 am33xx_hwmod_init();
648 omap_hwmod_init_postsetup();
Tero Kristo149c09d2013-07-19 11:37:17 +0300649 omap_clk_soc_init = am33xx_dt_clk_init;
Afzal Mohammed08f30982012-05-11 00:38:49 +0530650}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500651
652void __init am33xx_init_late(void)
653{
654 omap_common_late_init();
655}
Afzal Mohammed08f30982012-05-11 00:38:49 +0530656#endif
657
Afzal Mohammedc5107022013-05-27 20:06:23 +0530658#ifdef CONFIG_SOC_AM43XX
659void __init am43xx_init_early(void)
660{
661 omap2_set_globals_tap(AM335X_CLASS,
662 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
Tero Kristo2208bf12014-11-13 19:17:34 +0200663 omap2_control_base_init();
Afzal Mohammedc5107022013-05-27 20:06:23 +0530664 omap3xxx_check_revision();
Afzal Mohammed7a2e0512014-02-07 15:51:25 +0530665 am33xx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200666 omap2_prcm_base_init();
Ambresh K8835cf62013-10-12 15:46:37 +0530667 am43xx_powerdomains_init();
668 am43xx_clockdomains_init();
669 am43xx_hwmod_init();
670 omap_hwmod_init_postsetup();
Sekhar Norid941f862014-04-22 13:58:03 +0530671 omap_l2_cache_init();
Tero Kristod22031e2013-11-21 16:49:59 +0200672 omap_clk_soc_init = am43xx_dt_clk_init;
Afzal Mohammedc5107022013-05-27 20:06:23 +0530673}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500674
675void __init am43xx_init_late(void)
676{
677 omap_common_late_init();
678}
Afzal Mohammedc5107022013-05-27 20:06:23 +0530679#endif
680
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530681#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700682void __init omap4430_init_early(void)
683{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600684 omap2_set_globals_tap(OMAP443X_CLASS,
685 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600686 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
Tero Kristoca125b52015-02-12 11:47:04 +0200687 omap2_control_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530688 omap4xxx_check_revision();
689 omap4xxx_check_features();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200690 omap2_prcm_base_init();
Nishanth Menonde70af42014-01-20 14:06:37 -0600691 omap4_pm_init_early();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700692 omap44xx_voltagedomains_init();
693 omap44xx_powerdomains_init();
694 omap44xx_clockdomains_init();
695 omap44xx_hwmod_init();
696 omap_hwmod_init_postsetup();
Sekhar Norib39b14e2014-04-22 13:58:01 +0530697 omap_l2_cache_init();
Tero Kristoc8c88d82013-07-18 16:04:00 +0300698 omap_clk_soc_init = omap4xxx_dt_clk_init;
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700699}
Shawn Guobbd707a2012-04-26 16:06:50 +0800700
701void __init omap4430_init_late(void)
702{
Ruslan Bilovol4ed12be2013-02-14 13:55:22 +0200703 omap_common_late_init();
Shawn Guobbd707a2012-04-26 16:06:50 +0800704 omap4_pm_init();
Rajendra Nayak23fb8ba2012-06-01 14:02:49 +0530705 omap2_clk_enable_autoidle_all();
Shawn Guobbd707a2012-04-26 16:06:50 +0800706}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530707#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700708
R Sricharan05e152c2012-06-05 16:21:32 +0530709#ifdef CONFIG_SOC_OMAP5
710void __init omap5_init_early(void)
711{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600712 omap2_set_globals_tap(OMAP54XX_CLASS,
713 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600714 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
Tero Kristoca125b52015-02-12 11:47:04 +0200715 omap2_control_base_init();
Santosh Shilimkar628ed472014-05-20 16:19:23 -0500716 omap4_pm_init_early();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200717 omap2_prcm_base_init();
R Sricharan05e152c2012-06-05 16:21:32 +0530718 omap5xxx_check_revision();
Santosh Shilimkare4020aa2013-05-29 12:38:12 -0400719 omap54xx_voltagedomains_init();
720 omap54xx_powerdomains_init();
721 omap54xx_clockdomains_init();
722 omap54xx_hwmod_init();
723 omap_hwmod_init_postsetup();
Tero Kristocfa96672013-10-22 11:53:02 +0300724 omap_clk_soc_init = omap5xxx_dt_clk_init;
R Sricharan05e152c2012-06-05 16:21:32 +0530725}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500726
727void __init omap5_init_late(void)
728{
729 omap_common_late_init();
Santosh Shilimkar628ed472014-05-20 16:19:23 -0500730 omap4_pm_init();
731 omap2_clk_enable_autoidle_all();
Nishanth Menon765e7a02013-10-16 10:39:02 -0500732}
R Sricharan05e152c2012-06-05 16:21:32 +0530733#endif
734
R Sricharana3a93842013-07-03 11:52:04 +0530735#ifdef CONFIG_SOC_DRA7XX
736void __init dra7xx_init_early(void)
737{
738 omap2_set_globals_tap(-1, OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE));
R Sricharana3a93842013-07-03 11:52:04 +0530739 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
Tero Kristoca125b52015-02-12 11:47:04 +0200740 omap2_control_base_init();
Rajendra Nayak6af16a12014-08-22 09:02:34 -0500741 omap4_pm_init_early();
Tero Kristoab7b2ff2014-11-20 15:02:59 +0200742 omap2_prcm_base_init();
Nishanth Menon733d20e2014-05-19 10:27:11 -0500743 dra7xxx_check_revision();
Ambresh K7de516a2013-08-23 04:05:08 -0600744 dra7xx_powerdomains_init();
745 dra7xx_clockdomains_init();
746 dra7xx_hwmod_init();
747 omap_hwmod_init_postsetup();
Tero Kristof1cf4982013-08-29 11:35:43 +0300748 omap_clk_soc_init = dra7xx_dt_clk_init;
R Sricharana3a93842013-07-03 11:52:04 +0530749}
Nishanth Menon765e7a02013-10-16 10:39:02 -0500750
751void __init dra7xx_init_late(void)
752{
753 omap_common_late_init();
Rajendra Nayak6af16a12014-08-22 09:02:34 -0500754 omap4_pm_init();
755 omap2_clk_enable_autoidle_all();
Nishanth Menon765e7a02013-10-16 10:39:02 -0500756}
R Sricharana3a93842013-07-03 11:52:04 +0530757#endif
758
759
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700760void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700761 struct omap_sdrc_params *sdrc_cs1)
762{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700763 omap_sram_init();
764
Hemant Pedanekar01001712011-02-16 08:31:39 -0800765 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000766 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
767 _omap2_init_reprogram_sdrc();
768 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000769}
Tero Kristocfa96672013-10-22 11:53:02 +0300770
771int __init omap_clk_init(void)
772{
773 int ret = 0;
774
775 if (!omap_clk_soc_init)
776 return 0;
777
Tero Kristo8111e012014-07-02 11:47:39 +0300778 ti_clk_init_features();
779
Tero Kristoeded36f2014-12-16 18:20:55 +0200780 if (of_have_populated_dt()) {
Tero Kristofe874142014-03-12 18:33:45 +0200781 ret = omap_control_init();
782 if (ret)
783 return ret;
784
Tero Kristo3a1a3882014-11-18 14:59:36 +0200785 ret = omap_prcm_init();
Tero Kristoeded36f2014-12-16 18:20:55 +0200786 if (ret)
787 return ret;
Tero Kristoc08ee142014-09-12 15:01:57 +0300788
Tero Kristoeded36f2014-12-16 18:20:55 +0200789 of_clk_init(NULL);
Tero Kristoc08ee142014-09-12 15:01:57 +0300790
Tero Kristoeded36f2014-12-16 18:20:55 +0200791 ti_dt_clk_init_retry_clks();
Tero Kristoc08ee142014-09-12 15:01:57 +0300792
Tero Kristoeded36f2014-12-16 18:20:55 +0200793 ti_dt_clockdomains_setup();
794 }
Tero Kristoc08ee142014-09-12 15:01:57 +0300795
796 ret = omap_clk_soc_init();
Tero Kristocfa96672013-10-22 11:53:02 +0300797
798 return ret;
799}