blob: d36172ee01d1fdd007497c0c510c881cdfa39418 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/io.c
3 *
4 * OMAP2 I/O mapping code
5 *
6 * Copyright (C) 2005 Nokia Corporation
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2007-2009 Texas Instruments
Tony Lindgren646e3ed2008-10-06 15:49:36 +03008 *
9 * Author:
10 * Juha Yrjola <juha.yrjola@nokia.com>
11 * Syed Khasim <x0khasim@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070013 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
14 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000015 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Paul Walmsley2f135ea2009-06-19 19:08:25 -060023#include <linux/clk.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024
Tony Lindgren120db2c2006-04-02 17:46:27 +010025#include <asm/tlb.h>
Tony Lindgren120db2c2006-04-02 17:46:27 +010026#include <asm/mach/map.h>
27
Lokesh Vutla2b6c4e72012-10-15 14:04:53 -070028#include <plat-omap/dma-omap.h>
Tony Lindgren646e3ed2008-10-06 15:49:36 +030029
Tony Lindgren622297f2012-10-02 14:19:52 -070030#include "../plat-omap/sram.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060031#include <plat/prcm.h>
Tony Lindgren622297f2012-10-02 14:19:52 -070032
Tony Lindgrendc843282012-10-03 11:23:43 -070033#include "omap_hwmod.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070034#include "soc.h"
Tony Lindgrenee0839c2012-02-24 10:34:35 -080035#include "iomap.h"
36#include "voltage.h"
37#include "powerdomain.h"
38#include "clockdomain.h"
39#include "common.h"
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +053040#include "clock.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070041#include "clock2xxx.h"
Paul Walmsley657ebfa2010-02-22 22:09:20 -070042#include "clock3xxx.h"
Paul Walmsleye80a9722010-01-26 20:13:12 -070043#include "clock44xx.h"
Tony Lindgren1d5aef42012-10-03 16:36:40 -070044#include "omap-pm.h"
Paul Walmsley3e6ece12012-10-17 00:46:45 +000045#include "sdrc.h"
Paul Walmsleyb6a42262012-10-29 20:50:21 -060046#include "control.h"
Tony Lindgren3d82cbb2012-10-15 12:50:46 -070047#include "serial.h"
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -060048#include "cm2xxx.h"
49#include "cm3xxx.h"
Paul Walmsleyd9a16f92012-10-29 20:57:39 -060050#include "prm.h"
51#include "cm.h"
52#include "prcm_mpu44xx.h"
53#include "prminst44xx.h"
54#include "cminst44xx.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000055/*
56 * The machine specific code may provide the extra mapping besides the
57 * default mapping provided here.
58 */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030059
Tony Lindgrene48f8142012-03-06 11:49:22 -080060#if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030061static struct map_desc omap24xx_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000062 {
63 .virtual = L3_24XX_VIRT,
64 .pfn = __phys_to_pfn(L3_24XX_PHYS),
65 .length = L3_24XX_SIZE,
66 .type = MT_DEVICE
67 },
Kyungmin Park09f21ed2008-02-20 15:30:06 -080068 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030069 .virtual = L4_24XX_VIRT,
70 .pfn = __phys_to_pfn(L4_24XX_PHYS),
71 .length = L4_24XX_SIZE,
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080072 .type = MT_DEVICE
73 },
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030074};
75
Tony Lindgren59b479e2011-01-27 16:39:40 -080076#ifdef CONFIG_SOC_OMAP2420
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030077static struct map_desc omap242x_io_desc[] __initdata = {
Tony Lindgren1dbae812005-11-10 14:26:51 +000078 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070079 .virtual = DSP_MEM_2420_VIRT,
80 .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
81 .length = DSP_MEM_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080082 .type = MT_DEVICE
83 },
84 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070085 .virtual = DSP_IPI_2420_VIRT,
86 .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
87 .length = DSP_IPI_2420_SIZE,
Tony Lindgrenc40fae952006-12-07 13:58:10 -080088 .type = MT_DEVICE
89 },
90 {
Paul Walmsley7adb9982010-01-08 15:23:05 -070091 .virtual = DSP_MMU_2420_VIRT,
92 .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
93 .length = DSP_MMU_2420_SIZE,
Tony Lindgren1dbae812005-11-10 14:26:51 +000094 .type = MT_DEVICE
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030095 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000096};
97
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +030098#endif
99
Tony Lindgren59b479e2011-01-27 16:39:40 -0800100#ifdef CONFIG_SOC_OMAP2430
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300101static struct map_desc omap243x_io_desc[] __initdata = {
102 {
103 .virtual = L4_WK_243X_VIRT,
104 .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
105 .length = L4_WK_243X_SIZE,
106 .type = MT_DEVICE
107 },
108 {
109 .virtual = OMAP243X_GPMC_VIRT,
110 .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
111 .length = OMAP243X_GPMC_SIZE,
112 .type = MT_DEVICE
113 },
114 {
115 .virtual = OMAP243X_SDRC_VIRT,
116 .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
117 .length = OMAP243X_SDRC_SIZE,
118 .type = MT_DEVICE
119 },
120 {
121 .virtual = OMAP243X_SMS_VIRT,
122 .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
123 .length = OMAP243X_SMS_SIZE,
124 .type = MT_DEVICE
125 },
126};
127#endif
128#endif
129
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800130#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300131static struct map_desc omap34xx_io_desc[] __initdata = {
132 {
133 .virtual = L3_34XX_VIRT,
134 .pfn = __phys_to_pfn(L3_34XX_PHYS),
135 .length = L3_34XX_SIZE,
136 .type = MT_DEVICE
137 },
138 {
139 .virtual = L4_34XX_VIRT,
140 .pfn = __phys_to_pfn(L4_34XX_PHYS),
141 .length = L4_34XX_SIZE,
142 .type = MT_DEVICE
143 },
144 {
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300145 .virtual = OMAP34XX_GPMC_VIRT,
146 .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
147 .length = OMAP34XX_GPMC_SIZE,
148 .type = MT_DEVICE
149 },
150 {
151 .virtual = OMAP343X_SMS_VIRT,
152 .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
153 .length = OMAP343X_SMS_SIZE,
154 .type = MT_DEVICE
155 },
156 {
157 .virtual = OMAP343X_SDRC_VIRT,
158 .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
159 .length = OMAP343X_SDRC_SIZE,
160 .type = MT_DEVICE
161 },
162 {
163 .virtual = L4_PER_34XX_VIRT,
164 .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
165 .length = L4_PER_34XX_SIZE,
166 .type = MT_DEVICE
167 },
168 {
169 .virtual = L4_EMU_34XX_VIRT,
170 .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
171 .length = L4_EMU_34XX_SIZE,
172 .type = MT_DEVICE
173 },
Tony Lindgrena4f57b82010-04-30 12:57:14 -0700174#if defined(CONFIG_DEBUG_LL) && \
175 (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
176 {
177 .virtual = ZOOM_UART_VIRT,
178 .pfn = __phys_to_pfn(ZOOM_UART_BASE),
179 .length = SZ_1M,
180 .type = MT_DEVICE
181 },
182#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300183};
184#endif
Hemant Pedanekar01001712011-02-16 08:31:39 -0800185
Kevin Hilman33959552012-05-10 11:10:07 -0700186#ifdef CONFIG_SOC_TI81XX
Hemant Pedanekara9203602011-12-13 10:46:44 -0800187static struct map_desc omapti81xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800188 {
189 .virtual = L4_34XX_VIRT,
190 .pfn = __phys_to_pfn(L4_34XX_PHYS),
191 .length = L4_34XX_SIZE,
192 .type = MT_DEVICE
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800193 }
194};
195#endif
196
Kevin Hilmanbb6abcf2012-05-10 11:10:07 -0700197#ifdef CONFIG_SOC_AM33XX
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800198static struct map_desc omapam33xx_io_desc[] __initdata = {
Hemant Pedanekar01001712011-02-16 08:31:39 -0800199 {
200 .virtual = L4_34XX_VIRT,
201 .pfn = __phys_to_pfn(L4_34XX_PHYS),
202 .length = L4_34XX_SIZE,
203 .type = MT_DEVICE
204 },
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800205 {
206 .virtual = L4_WK_AM33XX_VIRT,
207 .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
208 .length = L4_WK_AM33XX_SIZE,
209 .type = MT_DEVICE
210 }
Hemant Pedanekar01001712011-02-16 08:31:39 -0800211};
212#endif
213
Santosh Shilimkar44169072009-05-28 14:16:04 -0700214#ifdef CONFIG_ARCH_OMAP4
215static struct map_desc omap44xx_io_desc[] __initdata = {
216 {
217 .virtual = L3_44XX_VIRT,
218 .pfn = __phys_to_pfn(L3_44XX_PHYS),
219 .length = L3_44XX_SIZE,
220 .type = MT_DEVICE,
221 },
222 {
223 .virtual = L4_44XX_VIRT,
224 .pfn = __phys_to_pfn(L4_44XX_PHYS),
225 .length = L4_44XX_SIZE,
226 .type = MT_DEVICE,
227 },
228 {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700229 .virtual = L4_PER_44XX_VIRT,
230 .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
231 .length = L4_PER_44XX_SIZE,
232 .type = MT_DEVICE,
233 },
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700234#ifdef CONFIG_OMAP4_ERRATA_I688
235 {
236 .virtual = OMAP4_SRAM_VA,
237 .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
238 .length = PAGE_SIZE,
239 .type = MT_MEMORY_SO,
240 },
241#endif
242
Santosh Shilimkar44169072009-05-28 14:16:04 -0700243};
244#endif
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300245
R Sricharan05e152c2012-06-05 16:21:32 +0530246#ifdef CONFIG_SOC_OMAP5
247static struct map_desc omap54xx_io_desc[] __initdata = {
248 {
249 .virtual = L3_54XX_VIRT,
250 .pfn = __phys_to_pfn(L3_54XX_PHYS),
251 .length = L3_54XX_SIZE,
252 .type = MT_DEVICE,
253 },
254 {
255 .virtual = L4_54XX_VIRT,
256 .pfn = __phys_to_pfn(L4_54XX_PHYS),
257 .length = L4_54XX_SIZE,
258 .type = MT_DEVICE,
259 },
260 {
261 .virtual = L4_WK_54XX_VIRT,
262 .pfn = __phys_to_pfn(L4_WK_54XX_PHYS),
263 .length = L4_WK_54XX_SIZE,
264 .type = MT_DEVICE,
265 },
266 {
267 .virtual = L4_PER_54XX_VIRT,
268 .pfn = __phys_to_pfn(L4_PER_54XX_PHYS),
269 .length = L4_PER_54XX_SIZE,
270 .type = MT_DEVICE,
271 },
272};
273#endif
274
Tony Lindgren59b479e2011-01-27 16:39:40 -0800275#ifdef CONFIG_SOC_OMAP2420
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600276void __init omap242x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800277{
278 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
279 iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800280}
281#endif
282
Tony Lindgren59b479e2011-01-27 16:39:40 -0800283#ifdef CONFIG_SOC_OMAP2430
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600284void __init omap243x_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800285{
286 iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
287 iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800288}
289#endif
290
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800291#ifdef CONFIG_ARCH_OMAP3
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600292void __init omap3_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800293{
294 iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800295}
296#endif
297
Kevin Hilman33959552012-05-10 11:10:07 -0700298#ifdef CONFIG_SOC_TI81XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600299void __init ti81xx_map_io(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800300{
Hemant Pedanekara9203602011-12-13 10:46:44 -0800301 iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
Hemant Pedanekar01001712011-02-16 08:31:39 -0800302}
303#endif
304
Kevin Hilmanbb6abcf2012-05-10 11:10:07 -0700305#ifdef CONFIG_SOC_AM33XX
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600306void __init am33xx_map_io(void)
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800307{
308 iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800309}
310#endif
311
312#ifdef CONFIG_ARCH_OMAP4
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600313void __init omap4_map_io(void)
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800314{
315 iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
Santosh Shilimkar2ec1fc42012-02-02 19:33:55 +0530316 omap_barriers_init();
Tony Lindgren6fbd55d2010-02-12 12:26:47 -0800317}
318#endif
319
R Sricharan05e152c2012-06-05 16:21:32 +0530320#ifdef CONFIG_SOC_OMAP5
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600321void __init omap5_map_io(void)
R Sricharan05e152c2012-06-05 16:21:32 +0530322{
323 iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
324}
325#endif
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600326/*
327 * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
328 *
329 * Sets the CORE DPLL3 M2 divider to the same value that it's at
330 * currently. This has the effect of setting the SDRC SDRAM AC timing
331 * registers to the values currently defined by the kernel. Currently
332 * only defined for OMAP3; will return 0 if called on OMAP2. Returns
333 * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
334 * or passes along the return value of clk_set_rate().
335 */
336static int __init _omap2_init_reprogram_sdrc(void)
337{
338 struct clk *dpll3_m2_ck;
339 int v = -EINVAL;
340 long rate;
341
342 if (!cpu_is_omap34xx())
343 return 0;
344
345 dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
Aaro Koskinene281f7e2010-11-30 14:17:58 +0000346 if (IS_ERR(dpll3_m2_ck))
Paul Walmsley2f135ea2009-06-19 19:08:25 -0600347 return -EINVAL;
348
349 rate = clk_get_rate(dpll3_m2_ck);
350 pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
351 v = clk_set_rate(dpll3_m2_ck, rate);
352 if (v)
353 pr_err("dpll3_m2_clk rate change failed: %d\n", v);
354
355 clk_put(dpll3_m2_ck);
356
357 return v;
358}
359
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700360static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
361{
362 return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
363}
364
Tony Lindgren7b250af2011-10-04 18:26:28 -0700365static void __init omap_common_init_early(void)
366{
Arnd Bergmanndf804422011-11-01 13:47:27 +0100367 omap_init_consistent_dma_size();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700368}
369
370static void __init omap_hwmod_init_postsetup(void)
Tony Lindgren120db2c2006-04-02 17:46:27 +0100371{
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700372 u8 postsetup_state;
373
Paul Walmsley2092e5c2010-12-14 12:42:35 -0700374 /* Set the default postsetup state for all hwmods */
375#ifdef CONFIG_PM_RUNTIME
376 postsetup_state = _HWMOD_STATE_IDLE;
377#else
378 postsetup_state = _HWMOD_STATE_ENABLED;
379#endif
380 omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200381
Kevin Hilman53da4ce22010-12-09 09:13:48 -0600382 omap_pm_if_early_init();
Paul Walmsley48057342010-12-21 15:25:10 -0700383}
384
Paul Walmsley16110792012-01-25 12:57:46 -0700385#ifdef CONFIG_SOC_OMAP2420
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700386void __init omap2420_init_early(void)
387{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600388 omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
389 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
390 OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
391 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
392 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600393 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE));
394 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530395 omap2xxx_check_revision();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600396 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700397 omap_common_init_early();
398 omap2xxx_voltagedomains_init();
399 omap242x_powerdomains_init();
400 omap242x_clockdomains_init();
401 omap2420_hwmod_init();
402 omap_hwmod_init_postsetup();
403 omap2420_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700404}
Shawn Guobbd707a2012-04-26 16:06:50 +0800405
406void __init omap2420_init_late(void)
407{
408 omap_mux_late_init();
409 omap2_common_pm_late_init();
410 omap2_pm_init();
411}
Paul Walmsley16110792012-01-25 12:57:46 -0700412#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700413
Paul Walmsley16110792012-01-25 12:57:46 -0700414#ifdef CONFIG_SOC_OMAP2430
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700415void __init omap2430_init_early(void)
416{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600417 omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
418 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
419 OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
420 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
421 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600422 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE));
423 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530424 omap2xxx_check_revision();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600425 omap2xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700426 omap_common_init_early();
427 omap2xxx_voltagedomains_init();
428 omap243x_powerdomains_init();
429 omap243x_clockdomains_init();
430 omap2430_hwmod_init();
431 omap_hwmod_init_postsetup();
432 omap2430_clk_init();
433}
Shawn Guobbd707a2012-04-26 16:06:50 +0800434
435void __init omap2430_init_late(void)
436{
437 omap_mux_late_init();
438 omap2_common_pm_late_init();
439 omap2_pm_init();
440}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530441#endif
Tony Lindgren7b250af2011-10-04 18:26:28 -0700442
443/*
444 * Currently only board-omap3beagle.c should call this because of the
445 * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
446 */
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530447#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren7b250af2011-10-04 18:26:28 -0700448void __init omap3_init_early(void)
449{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600450 omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
451 omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
452 OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
453 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
454 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600455 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE));
456 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530457 omap3xxx_check_revision();
458 omap3xxx_check_features();
Paul Walmsleyc4ceedc2012-10-29 20:56:29 -0600459 omap3xxx_cm_init();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700460 omap_common_init_early();
461 omap3xxx_voltagedomains_init();
462 omap3xxx_powerdomains_init();
463 omap3xxx_clockdomains_init();
464 omap3xxx_hwmod_init();
465 omap_hwmod_init_postsetup();
466 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700467}
468
469void __init omap3430_init_early(void)
470{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700471 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700472}
473
474void __init omap35xx_init_early(void)
475{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700476 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700477}
478
479void __init omap3630_init_early(void)
480{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700481 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700482}
483
484void __init am35xx_init_early(void)
485{
Tony Lindgren7b250af2011-10-04 18:26:28 -0700486 omap3_init_early();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700487}
488
Hemant Pedanekara9203602011-12-13 10:46:44 -0800489void __init ti81xx_init_early(void)
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700490{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600491 omap2_set_globals_tap(OMAP343X_CLASS,
492 OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
493 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
494 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600495 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE));
496 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL);
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530497 omap3xxx_check_revision();
498 ti81xx_check_features();
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700499 omap_common_init_early();
500 omap3xxx_voltagedomains_init();
501 omap3xxx_powerdomains_init();
502 omap3xxx_clockdomains_init();
503 omap3xxx_hwmod_init();
504 omap_hwmod_init_postsetup();
505 omap3xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700506}
Shawn Guobbd707a2012-04-26 16:06:50 +0800507
508void __init omap3_init_late(void)
509{
510 omap_mux_late_init();
511 omap2_common_pm_late_init();
512 omap3_pm_init();
513}
514
515void __init omap3430_init_late(void)
516{
517 omap_mux_late_init();
518 omap2_common_pm_late_init();
519 omap3_pm_init();
520}
521
522void __init omap35xx_init_late(void)
523{
524 omap_mux_late_init();
525 omap2_common_pm_late_init();
526 omap3_pm_init();
527}
528
529void __init omap3630_init_late(void)
530{
531 omap_mux_late_init();
532 omap2_common_pm_late_init();
533 omap3_pm_init();
534}
535
536void __init am35xx_init_late(void)
537{
538 omap_mux_late_init();
539 omap2_common_pm_late_init();
540 omap3_pm_init();
541}
542
543void __init ti81xx_init_late(void)
544{
545 omap_mux_late_init();
546 omap2_common_pm_late_init();
547 omap3_pm_init();
548}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530549#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700550
Afzal Mohammed08f30982012-05-11 00:38:49 +0530551#ifdef CONFIG_SOC_AM33XX
552void __init am33xx_init_early(void)
553{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600554 omap2_set_globals_tap(AM335X_CLASS,
555 AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
556 omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
557 NULL);
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600558 omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE));
559 omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL);
Afzal Mohammed08f30982012-05-11 00:38:49 +0530560 omap3xxx_check_revision();
561 ti81xx_check_features();
562 omap_common_init_early();
Vaibhav Hiremathce3fc892012-06-18 00:47:26 -0600563 am33xx_voltagedomains_init();
Vaibhav Hiremath3f0ea762012-06-18 00:47:27 -0600564 am33xx_powerdomains_init();
Vaibhav Hiremath9c80f3a2012-06-18 00:47:27 -0600565 am33xx_clockdomains_init();
Vaibhav Hirematha2cfc502012-07-25 13:51:13 -0600566 am33xx_hwmod_init();
567 omap_hwmod_init_postsetup();
Vaibhav Hiremathe30384a2012-05-29 15:26:41 +0530568 am33xx_clk_init();
Afzal Mohammed08f30982012-05-11 00:38:49 +0530569}
570#endif
571
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530572#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700573void __init omap4430_init_early(void)
574{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600575 omap2_set_globals_tap(OMAP443X_CLASS,
576 OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
577 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
578 OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600579 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE));
580 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
581 OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE));
582 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
583 omap_prm_base_init();
584 omap_cm_base_init();
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530585 omap4xxx_check_revision();
586 omap4xxx_check_features();
Tony Lindgren7b250af2011-10-04 18:26:28 -0700587 omap_common_init_early();
588 omap44xx_voltagedomains_init();
589 omap44xx_powerdomains_init();
590 omap44xx_clockdomains_init();
591 omap44xx_hwmod_init();
592 omap_hwmod_init_postsetup();
593 omap4xxx_clk_init();
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700594}
Shawn Guobbd707a2012-04-26 16:06:50 +0800595
596void __init omap4430_init_late(void)
597{
598 omap_mux_late_init();
599 omap2_common_pm_late_init();
600 omap4_pm_init();
601}
Sanjeev Premic4e2d242011-10-13 21:44:10 +0530602#endif
Tony Lindgren8f5b5a42011-08-22 23:57:24 -0700603
R Sricharan05e152c2012-06-05 16:21:32 +0530604#ifdef CONFIG_SOC_OMAP5
605void __init omap5_init_early(void)
606{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600607 omap2_set_globals_tap(OMAP54XX_CLASS,
608 OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
609 omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
610 OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
Paul Walmsleyd9a16f92012-10-29 20:57:39 -0600611 omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
612 omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
613 OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
614 omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
615 omap_prm_base_init();
616 omap_cm_base_init();
R Sricharan05e152c2012-06-05 16:21:32 +0530617 omap5xxx_check_revision();
618 omap_common_init_early();
619}
620#endif
621
Tony Lindgrena4ca9db2011-08-22 23:57:23 -0700622void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
Paul Walmsley48057342010-12-21 15:25:10 -0700623 struct omap_sdrc_params *sdrc_cs1)
624{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700625 omap_sram_init();
626
Hemant Pedanekar01001712011-02-16 08:31:39 -0800627 if (cpu_is_omap24xx() || omap3_has_sdrc()) {
Kevin Hilmanaa4b1f62010-03-10 17:16:31 +0000628 omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
629 _omap2_init_reprogram_sdrc();
630 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000631}