pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 1 | /* |
| 2 | * QEMU PREP PCI host |
| 3 | * |
| 4 | * Copyright (c) 2006 Fabrice Bellard |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 5 | * Copyright (c) 2011-2013 Andreas Färber |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 6 | * |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
| 8 | * of this software and associated documentation files (the "Software"), to deal |
| 9 | * in the Software without restriction, including without limitation the rights |
| 10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| 11 | * copies of the Software, and to permit persons to whom the Software is |
| 12 | * furnished to do so, subject to the following conditions: |
| 13 | * |
| 14 | * The above copyright notice and this permission notice shall be included in |
| 15 | * all copies or substantial portions of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| 22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| 23 | * THE SOFTWARE. |
| 24 | */ |
| 25 | |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 26 | #include "hw/hw.h" |
| 27 | #include "hw/pci/pci.h" |
| 28 | #include "hw/pci/pci_bus.h" |
| 29 | #include "hw/pci/pci_host.h" |
Paolo Bonzini | 0d09e41 | 2013-02-05 17:06:20 +0100 | [diff] [blame] | 30 | #include "hw/i386/pc.h" |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 31 | #include "hw/loader.h" |
Paolo Bonzini | 022c62c | 2012-12-17 18:19:49 +0100 | [diff] [blame] | 32 | #include "exec/address-spaces.h" |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 33 | #include "elf.h" |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 34 | |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 35 | #define TYPE_RAVEN_PCI_DEVICE "raven" |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 36 | #define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost" |
| 37 | |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 38 | #define RAVEN_PCI_DEVICE(obj) \ |
| 39 | OBJECT_CHECK(RavenPCIState, (obj), TYPE_RAVEN_PCI_DEVICE) |
| 40 | |
| 41 | typedef struct RavenPCIState { |
| 42 | PCIDevice dev; |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 43 | |
| 44 | uint32_t elf_machine; |
| 45 | char *bios_name; |
| 46 | MemoryRegion bios; |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 47 | } RavenPCIState; |
| 48 | |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 49 | #define RAVEN_PCI_HOST_BRIDGE(obj) \ |
| 50 | OBJECT_CHECK(PREPPCIState, (obj), TYPE_RAVEN_PCI_HOST_BRIDGE) |
| 51 | |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 52 | typedef struct PRePPCIState { |
Andreas Färber | 67c332f | 2012-08-20 19:08:09 +0200 | [diff] [blame] | 53 | PCIHostState parent_obj; |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 54 | |
Hervé Poussineau | 963116b | 2013-11-05 00:09:44 +0100 | [diff] [blame] | 55 | qemu_irq irq[PCI_NUM_PINS]; |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 56 | PCIBus pci_bus; |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 57 | AddressSpace pci_io_as; |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 58 | MemoryRegion pci_io; |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 59 | MemoryRegion pci_io_non_contiguous; |
Hervé Poussineau | 1fe9e26 | 2014-03-17 23:00:22 +0100 | [diff] [blame] | 60 | MemoryRegion pci_memory; |
Hervé Poussineau | 49a4e21 | 2014-03-17 23:00:19 +0100 | [diff] [blame] | 61 | MemoryRegion pci_intack; |
Hervé Poussineau | d16644e | 2014-03-17 23:00:23 +0100 | [diff] [blame] | 62 | MemoryRegion bm; |
| 63 | MemoryRegion bm_ram_alias; |
| 64 | MemoryRegion bm_pci_memory_alias; |
| 65 | AddressSpace bm_as; |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 66 | RavenPCIState pci_dev; |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 67 | |
| 68 | int contiguous_map; |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 69 | } PREPPCIState; |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 70 | |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 71 | #define BIOS_SIZE (1024 * 1024) |
| 72 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 73 | static inline uint32_t raven_pci_io_config(hwaddr addr) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 74 | { |
| 75 | int i; |
| 76 | |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 77 | for (i = 0; i < 11; i++) { |
| 78 | if ((addr & (1 << (11 + i))) != 0) { |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 79 | break; |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 80 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 81 | } |
| 82 | return (addr & 0x7ff) | (i << 11); |
| 83 | } |
| 84 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 85 | static void raven_pci_io_write(void *opaque, hwaddr addr, |
| 86 | uint64_t val, unsigned int size) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 87 | { |
| 88 | PREPPCIState *s = opaque; |
Andreas Färber | 67c332f | 2012-08-20 19:08:09 +0200 | [diff] [blame] | 89 | PCIHostState *phb = PCI_HOST_BRIDGE(s); |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 90 | pci_data_write(phb->bus, raven_pci_io_config(addr), val, size); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 91 | } |
| 92 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 93 | static uint64_t raven_pci_io_read(void *opaque, hwaddr addr, |
| 94 | unsigned int size) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 95 | { |
| 96 | PREPPCIState *s = opaque; |
Andreas Färber | 67c332f | 2012-08-20 19:08:09 +0200 | [diff] [blame] | 97 | PCIHostState *phb = PCI_HOST_BRIDGE(s); |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 98 | return pci_data_read(phb->bus, raven_pci_io_config(addr), size); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 99 | } |
| 100 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 101 | static const MemoryRegionOps raven_pci_io_ops = { |
| 102 | .read = raven_pci_io_read, |
| 103 | .write = raven_pci_io_write, |
Andreas Färber | 9c95f18 | 2012-01-12 03:44:42 +0100 | [diff] [blame] | 104 | .endianness = DEVICE_LITTLE_ENDIAN, |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 105 | }; |
| 106 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 107 | static uint64_t raven_intack_read(void *opaque, hwaddr addr, |
| 108 | unsigned int size) |
Hervé Poussineau | 6c84ce0 | 2012-04-14 22:48:37 +0200 | [diff] [blame] | 109 | { |
| 110 | return pic_read_irq(isa_pic); |
| 111 | } |
| 112 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 113 | static const MemoryRegionOps raven_intack_ops = { |
| 114 | .read = raven_intack_read, |
Hervé Poussineau | 6c84ce0 | 2012-04-14 22:48:37 +0200 | [diff] [blame] | 115 | .valid = { |
| 116 | .max_access_size = 1, |
| 117 | }, |
| 118 | }; |
| 119 | |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 120 | static inline hwaddr raven_io_address(PREPPCIState *s, |
| 121 | hwaddr addr) |
| 122 | { |
| 123 | if (s->contiguous_map == 0) { |
| 124 | /* 64 KB contiguous space for IOs */ |
| 125 | addr &= 0xFFFF; |
| 126 | } else { |
| 127 | /* 8 MB non-contiguous space for IOs */ |
| 128 | addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7); |
| 129 | } |
| 130 | |
| 131 | /* FIXME: handle endianness switch */ |
| 132 | |
| 133 | return addr; |
| 134 | } |
| 135 | |
| 136 | static uint64_t raven_io_read(void *opaque, hwaddr addr, |
| 137 | unsigned int size) |
| 138 | { |
| 139 | PREPPCIState *s = opaque; |
| 140 | uint8_t buf[4]; |
| 141 | |
| 142 | addr = raven_io_address(s, addr); |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 143 | address_space_read(&s->pci_io_as, addr + 0x80000000, |
| 144 | MEMTXATTRS_UNSPECIFIED, buf, size); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 145 | |
| 146 | if (size == 1) { |
| 147 | return buf[0]; |
| 148 | } else if (size == 2) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 149 | return lduw_le_p(buf); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 150 | } else if (size == 4) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 151 | return ldl_le_p(buf); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 152 | } else { |
| 153 | g_assert_not_reached(); |
| 154 | } |
| 155 | } |
| 156 | |
| 157 | static void raven_io_write(void *opaque, hwaddr addr, |
| 158 | uint64_t val, unsigned int size) |
| 159 | { |
| 160 | PREPPCIState *s = opaque; |
| 161 | uint8_t buf[4]; |
| 162 | |
| 163 | addr = raven_io_address(s, addr); |
| 164 | |
| 165 | if (size == 1) { |
| 166 | buf[0] = val; |
| 167 | } else if (size == 2) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 168 | stw_le_p(buf, val); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 169 | } else if (size == 4) { |
Peter Maydell | 7dc176b | 2014-04-08 16:51:11 +0100 | [diff] [blame] | 170 | stl_le_p(buf, val); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 171 | } else { |
| 172 | g_assert_not_reached(); |
| 173 | } |
| 174 | |
Peter Maydell | 5c9eb02 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 175 | address_space_write(&s->pci_io_as, addr + 0x80000000, |
| 176 | MEMTXATTRS_UNSPECIFIED, buf, size); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 177 | } |
| 178 | |
| 179 | static const MemoryRegionOps raven_io_ops = { |
| 180 | .read = raven_io_read, |
| 181 | .write = raven_io_write, |
| 182 | .endianness = DEVICE_LITTLE_ENDIAN, |
| 183 | .impl.max_access_size = 4, |
| 184 | .valid.unaligned = true, |
| 185 | }; |
| 186 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 187 | static int raven_map_irq(PCIDevice *pci_dev, int irq_num) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 188 | { |
pbrook | 80b3ada | 2006-09-24 17:01:44 +0000 | [diff] [blame] | 189 | return (irq_num + (pci_dev->devfn >> 3)) & 1; |
pbrook | d2b5931 | 2006-09-24 00:16:34 +0000 | [diff] [blame] | 190 | } |
| 191 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 192 | static void raven_set_irq(void *opaque, int irq_num, int level) |
pbrook | d2b5931 | 2006-09-24 00:16:34 +0000 | [diff] [blame] | 193 | { |
Juan Quintela | 5d4e84c | 2009-08-28 15:28:17 +0200 | [diff] [blame] | 194 | qemu_irq *pic = opaque; |
| 195 | |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 196 | qemu_set_irq(pic[irq_num] , level); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 197 | } |
| 198 | |
Hervé Poussineau | d16644e | 2014-03-17 23:00:23 +0100 | [diff] [blame] | 199 | static AddressSpace *raven_pcihost_set_iommu(PCIBus *bus, void *opaque, |
| 200 | int devfn) |
| 201 | { |
| 202 | PREPPCIState *s = opaque; |
| 203 | |
| 204 | return &s->bm_as; |
| 205 | } |
| 206 | |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 207 | static void raven_change_gpio(void *opaque, int n, int level) |
| 208 | { |
| 209 | PREPPCIState *s = opaque; |
| 210 | |
| 211 | s->contiguous_map = level; |
| 212 | } |
| 213 | |
Andreas Färber | 8d5ce2e | 2013-01-16 15:45:34 +0100 | [diff] [blame] | 214 | static void raven_pcihost_realizefn(DeviceState *d, Error **errp) |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 215 | { |
Andreas Färber | 8d5ce2e | 2013-01-16 15:45:34 +0100 | [diff] [blame] | 216 | SysBusDevice *dev = SYS_BUS_DEVICE(d); |
Andreas Färber | 8558d94 | 2012-08-20 19:08:08 +0200 | [diff] [blame] | 217 | PCIHostState *h = PCI_HOST_BRIDGE(dev); |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 218 | PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(dev); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 219 | MemoryRegion *address_space_mem = get_system_memory(); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 220 | int i; |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 221 | |
Hervé Poussineau | 963116b | 2013-11-05 00:09:44 +0100 | [diff] [blame] | 222 | for (i = 0; i < PCI_NUM_PINS; i++) { |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 223 | sysbus_init_irq(dev, &s->irq[i]); |
| 224 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 225 | |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 226 | qdev_init_gpio_in(d, raven_change_gpio, 1); |
| 227 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 228 | pci_bus_irqs(&s->pci_bus, raven_set_irq, raven_map_irq, s->irq, |
| 229 | PCI_NUM_PINS); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 230 | |
Hervé Poussineau | 2403837 | 2014-03-17 23:00:24 +0100 | [diff] [blame] | 231 | memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_le_ops, s, |
| 232 | "pci-conf-idx", 4); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 233 | memory_region_add_subregion(&s->pci_io, 0xcf8, &h->conf_mem); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 234 | |
Hervé Poussineau | 2403837 | 2014-03-17 23:00:24 +0100 | [diff] [blame] | 235 | memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_le_ops, s, |
| 236 | "pci-conf-data", 4); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 237 | memory_region_add_subregion(&s->pci_io, 0xcfc, &h->data_mem); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 238 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 239 | memory_region_init_io(&h->mmcfg, OBJECT(s), &raven_pci_io_ops, s, |
| 240 | "pciio", 0x00400000); |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 241 | memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg); |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 242 | |
Hervé Poussineau | f205da6 | 2014-03-17 23:00:25 +0100 | [diff] [blame] | 243 | memory_region_init_io(&s->pci_intack, OBJECT(s), &raven_intack_ops, s, |
Hervé Poussineau | 49a4e21 | 2014-03-17 23:00:19 +0100 | [diff] [blame] | 244 | "pci-intack", 1); |
| 245 | memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->pci_intack); |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 246 | |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 247 | /* TODO Remove once realize propagates to child devices. */ |
Andreas Färber | 8d5ce2e | 2013-01-16 15:45:34 +0100 | [diff] [blame] | 248 | object_property_set_bool(OBJECT(&s->pci_dev), true, "realized", errp); |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 249 | } |
| 250 | |
| 251 | static void raven_pcihost_initfn(Object *obj) |
| 252 | { |
| 253 | PCIHostState *h = PCI_HOST_BRIDGE(obj); |
| 254 | PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(obj); |
| 255 | MemoryRegion *address_space_mem = get_system_memory(); |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 256 | DeviceState *pci_dev; |
| 257 | |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 258 | memory_region_init(&s->pci_io, obj, "pci-io", 0x3f800000); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 259 | memory_region_init_io(&s->pci_io_non_contiguous, obj, &raven_io_ops, s, |
| 260 | "pci-io-non-contiguous", 0x00800000); |
Hervé Poussineau | 97db046 | 2014-04-01 23:19:15 +0200 | [diff] [blame] | 261 | memory_region_init(&s->pci_memory, obj, "pci-memory", 0x3f000000); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 262 | address_space_init(&s->pci_io_as, &s->pci_io, "raven-io"); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 263 | |
| 264 | /* CPU address space */ |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 265 | memory_region_add_subregion(address_space_mem, 0x80000000, &s->pci_io); |
Hervé Poussineau | 9a18391 | 2014-03-17 23:00:20 +0100 | [diff] [blame] | 266 | memory_region_add_subregion_overlap(address_space_mem, 0x80000000, |
| 267 | &s->pci_io_non_contiguous, 1); |
Hervé Poussineau | 1fe9e26 | 2014-03-17 23:00:22 +0100 | [diff] [blame] | 268 | memory_region_add_subregion(address_space_mem, 0xc0000000, &s->pci_memory); |
Andreas Färber | dd301ca | 2013-08-23 20:23:55 +0200 | [diff] [blame] | 269 | pci_bus_new_inplace(&s->pci_bus, sizeof(s->pci_bus), DEVICE(obj), NULL, |
Hervé Poussineau | 1fe9e26 | 2014-03-17 23:00:22 +0100 | [diff] [blame] | 270 | &s->pci_memory, &s->pci_io, 0, TYPE_PCI_BUS); |
Hervé Poussineau | 1ae1dc5 | 2014-03-17 23:00:21 +0100 | [diff] [blame] | 271 | |
Hervé Poussineau | d16644e | 2014-03-17 23:00:23 +0100 | [diff] [blame] | 272 | /* Bus master address space */ |
| 273 | memory_region_init(&s->bm, obj, "bm-raven", UINT32_MAX); |
| 274 | memory_region_init_alias(&s->bm_pci_memory_alias, obj, "bm-pci-memory", |
| 275 | &s->pci_memory, 0, |
| 276 | memory_region_size(&s->pci_memory)); |
| 277 | memory_region_init_alias(&s->bm_ram_alias, obj, "bm-system", |
| 278 | get_system_memory(), 0, 0x80000000); |
| 279 | memory_region_add_subregion(&s->bm, 0 , &s->bm_pci_memory_alias); |
| 280 | memory_region_add_subregion(&s->bm, 0x80000000, &s->bm_ram_alias); |
| 281 | address_space_init(&s->bm_as, &s->bm, "raven-bm"); |
| 282 | pci_setup_iommu(&s->pci_bus, raven_pcihost_set_iommu, s); |
| 283 | |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 284 | h->bus = &s->pci_bus; |
| 285 | |
Andreas Färber | 213f0c4 | 2013-08-23 19:37:12 +0200 | [diff] [blame] | 286 | object_initialize(&s->pci_dev, sizeof(s->pci_dev), TYPE_RAVEN_PCI_DEVICE); |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 287 | pci_dev = DEVICE(&s->pci_dev); |
| 288 | qdev_set_parent_bus(pci_dev, BUS(&s->pci_bus)); |
| 289 | object_property_set_int(OBJECT(&s->pci_dev), PCI_DEVFN(0, 0), "addr", |
| 290 | NULL); |
| 291 | qdev_prop_set_bit(pci_dev, "multifunction", false); |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 292 | } |
| 293 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 294 | static void raven_realize(PCIDevice *d, Error **errp) |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 295 | { |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 296 | RavenPCIState *s = RAVEN_PCI_DEVICE(d); |
| 297 | char *filename; |
| 298 | int bios_size = -1; |
| 299 | |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 300 | d->config[0x0C] = 0x08; // cache_line_size |
| 301 | d->config[0x0D] = 0x10; // latency_timer |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 302 | d->config[0x34] = 0x00; // capabilities_pointer |
| 303 | |
Hu Tao | 4994653 | 2014-09-09 13:27:55 +0800 | [diff] [blame] | 304 | memory_region_init_ram(&s->bios, OBJECT(s), "bios", BIOS_SIZE, |
Markus Armbruster | f8ed85a | 2015-09-11 16:51:43 +0200 | [diff] [blame] | 305 | &error_fatal); |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 306 | memory_region_set_readonly(&s->bios, true); |
| 307 | memory_region_add_subregion(get_system_memory(), (uint32_t)(-BIOS_SIZE), |
| 308 | &s->bios); |
| 309 | vmstate_register_ram_global(&s->bios); |
| 310 | if (s->bios_name) { |
| 311 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, s->bios_name); |
| 312 | if (filename) { |
| 313 | if (s->elf_machine != EM_NONE) { |
| 314 | bios_size = load_elf(filename, NULL, NULL, NULL, |
| 315 | NULL, NULL, 1, s->elf_machine, 0); |
| 316 | } |
| 317 | if (bios_size < 0) { |
| 318 | bios_size = get_image_size(filename); |
| 319 | if (bios_size > 0 && bios_size <= BIOS_SIZE) { |
| 320 | hwaddr bios_addr; |
| 321 | bios_size = (bios_size + 0xfff) & ~0xfff; |
| 322 | bios_addr = (uint32_t)(-BIOS_SIZE); |
| 323 | bios_size = load_image_targphys(filename, bios_addr, |
| 324 | bios_size); |
| 325 | } |
| 326 | } |
| 327 | } |
| 328 | if (bios_size < 0 || bios_size > BIOS_SIZE) { |
| 329 | hw_error("qemu: could not load bios image '%s'\n", s->bios_name); |
| 330 | } |
Daniel P. Berrange | ef1e1e0 | 2015-08-26 12:17:18 +0100 | [diff] [blame] | 331 | g_free(filename); |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 332 | } |
pbrook | 502a539 | 2006-05-13 16:11:23 +0000 | [diff] [blame] | 333 | } |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 334 | |
| 335 | static const VMStateDescription vmstate_raven = { |
| 336 | .name = "raven", |
| 337 | .version_id = 0, |
| 338 | .minimum_version_id = 0, |
| 339 | .fields = (VMStateField[]) { |
| 340 | VMSTATE_PCI_DEVICE(dev, RavenPCIState), |
| 341 | VMSTATE_END_OF_LIST() |
| 342 | }, |
| 343 | }; |
| 344 | |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 345 | static void raven_class_init(ObjectClass *klass, void *data) |
| 346 | { |
| 347 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 348 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 349 | |
Markus Armbruster | 9af21db | 2015-01-19 15:52:30 +0100 | [diff] [blame] | 350 | k->realize = raven_realize; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 351 | k->vendor_id = PCI_VENDOR_ID_MOTOROLA; |
| 352 | k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN; |
| 353 | k->revision = 0x00; |
| 354 | k->class_id = PCI_CLASS_BRIDGE_HOST; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 355 | dc->desc = "PReP Host Bridge - Motorola Raven"; |
| 356 | dc->vmsd = &vmstate_raven; |
Markus Armbruster | 08c58f9 | 2013-11-28 17:26:58 +0100 | [diff] [blame] | 357 | /* |
| 358 | * PCI-facing part of the host bridge, not usable without the |
| 359 | * host-facing part, which can't be device_add'ed, yet. |
| 360 | */ |
| 361 | dc->cannot_instantiate_with_device_add_yet = true; |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 362 | } |
| 363 | |
Andreas Färber | 4240abf | 2012-08-20 19:07:56 +0200 | [diff] [blame] | 364 | static const TypeInfo raven_info = { |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 365 | .name = TYPE_RAVEN_PCI_DEVICE, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 366 | .parent = TYPE_PCI_DEVICE, |
| 367 | .instance_size = sizeof(RavenPCIState), |
Anthony Liguori | 40021f0 | 2011-12-04 12:22:06 -0600 | [diff] [blame] | 368 | .class_init = raven_class_init, |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 369 | }; |
| 370 | |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 371 | static Property raven_pcihost_properties[] = { |
| 372 | DEFINE_PROP_UINT32("elf-machine", PREPPCIState, pci_dev.elf_machine, |
| 373 | EM_NONE), |
| 374 | DEFINE_PROP_STRING("bios-name", PREPPCIState, pci_dev.bios_name), |
| 375 | DEFINE_PROP_END_OF_LIST() |
| 376 | }; |
| 377 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 378 | static void raven_pcihost_class_init(ObjectClass *klass, void *data) |
| 379 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 380 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 381 | |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 382 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); |
Andreas Färber | 8d5ce2e | 2013-01-16 15:45:34 +0100 | [diff] [blame] | 383 | dc->realize = raven_pcihost_realizefn; |
Hervé Poussineau | d0b2542 | 2013-11-05 00:09:45 +0100 | [diff] [blame] | 384 | dc->props = raven_pcihost_properties; |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 385 | dc->fw_name = "pci"; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 386 | } |
| 387 | |
Andreas Färber | 4240abf | 2012-08-20 19:07:56 +0200 | [diff] [blame] | 388 | static const TypeInfo raven_pcihost_info = { |
Andreas Färber | 03a6b66 | 2012-08-20 19:08:04 +0200 | [diff] [blame] | 389 | .name = TYPE_RAVEN_PCI_HOST_BRIDGE, |
Andreas Färber | 8558d94 | 2012-08-20 19:08:08 +0200 | [diff] [blame] | 390 | .parent = TYPE_PCI_HOST_BRIDGE, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 391 | .instance_size = sizeof(PREPPCIState), |
Andreas Färber | 98aca3c | 2012-05-26 19:14:52 +0200 | [diff] [blame] | 392 | .instance_init = raven_pcihost_initfn, |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 393 | .class_init = raven_pcihost_class_init, |
Andreas Färber | 8ca8c7b | 2012-01-03 02:42:46 +0100 | [diff] [blame] | 394 | }; |
| 395 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 396 | static void raven_register_types(void) |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 397 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 398 | type_register_static(&raven_pcihost_info); |
| 399 | type_register_static(&raven_info); |
Andreas Färber | 5552605 | 2012-01-03 01:50:07 +0100 | [diff] [blame] | 400 | } |
| 401 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 402 | type_init(raven_register_types) |