blob: da88cb3352d0a5fb7103d4750f8e171dbc1a4355 [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU PREP PCI host
3 *
4 * Copyright (c) 2006 Fabrice Bellard
Andreas Färber98aca3c2012-05-26 19:14:52 +02005 * Copyright (c) 2011-2013 Andreas Färber
ths5fafdf22007-09-16 21:08:06 +00006 *
pbrook502a5392006-05-13 16:11:23 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
25
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010026#include "hw/hw.h"
27#include "hw/pci/pci.h"
28#include "hw/pci/pci_bus.h"
29#include "hw/pci/pci_host.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010030#include "hw/i386/pc.h"
Hervé Poussineaud0b25422013-11-05 00:09:45 +010031#include "hw/loader.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010032#include "exec/address-spaces.h"
Hervé Poussineaud0b25422013-11-05 00:09:45 +010033#include "elf.h"
pbrook502a5392006-05-13 16:11:23 +000034
Andreas Färber98aca3c2012-05-26 19:14:52 +020035#define TYPE_RAVEN_PCI_DEVICE "raven"
Andreas Färber03a6b662012-08-20 19:08:04 +020036#define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost"
37
Andreas Färber98aca3c2012-05-26 19:14:52 +020038#define RAVEN_PCI_DEVICE(obj) \
39 OBJECT_CHECK(RavenPCIState, (obj), TYPE_RAVEN_PCI_DEVICE)
40
41typedef struct RavenPCIState {
42 PCIDevice dev;
Hervé Poussineaud0b25422013-11-05 00:09:45 +010043
44 uint32_t elf_machine;
45 char *bios_name;
46 MemoryRegion bios;
Andreas Färber98aca3c2012-05-26 19:14:52 +020047} RavenPCIState;
48
Andreas Färber03a6b662012-08-20 19:08:04 +020049#define RAVEN_PCI_HOST_BRIDGE(obj) \
50 OBJECT_CHECK(PREPPCIState, (obj), TYPE_RAVEN_PCI_HOST_BRIDGE)
51
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010052typedef struct PRePPCIState {
Andreas Färber67c332f2012-08-20 19:08:09 +020053 PCIHostState parent_obj;
Andreas Färber03a6b662012-08-20 19:08:04 +020054
Hervé Poussineau963116b2013-11-05 00:09:44 +010055 qemu_irq irq[PCI_NUM_PINS];
Andreas Färber98aca3c2012-05-26 19:14:52 +020056 PCIBus pci_bus;
Hervé Poussineau9a183912014-03-17 23:00:20 +010057 AddressSpace pci_io_as;
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +010058 MemoryRegion pci_io;
Hervé Poussineau9a183912014-03-17 23:00:20 +010059 MemoryRegion pci_io_non_contiguous;
Hervé Poussineau1fe9e262014-03-17 23:00:22 +010060 MemoryRegion pci_memory;
Hervé Poussineau49a4e212014-03-17 23:00:19 +010061 MemoryRegion pci_intack;
Hervé Poussineaud16644e2014-03-17 23:00:23 +010062 MemoryRegion bm;
63 MemoryRegion bm_ram_alias;
64 MemoryRegion bm_pci_memory_alias;
65 AddressSpace bm_as;
Andreas Färber98aca3c2012-05-26 19:14:52 +020066 RavenPCIState pci_dev;
Hervé Poussineau9a183912014-03-17 23:00:20 +010067
68 int contiguous_map;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010069} PREPPCIState;
pbrook502a5392006-05-13 16:11:23 +000070
Hervé Poussineaud0b25422013-11-05 00:09:45 +010071#define BIOS_SIZE (1024 * 1024)
72
Hervé Poussineauf205da62014-03-17 23:00:25 +010073static inline uint32_t raven_pci_io_config(hwaddr addr)
pbrook502a5392006-05-13 16:11:23 +000074{
75 int i;
76
Andreas Färber03a6b662012-08-20 19:08:04 +020077 for (i = 0; i < 11; i++) {
78 if ((addr & (1 << (11 + i))) != 0) {
pbrook502a5392006-05-13 16:11:23 +000079 break;
Andreas Färber03a6b662012-08-20 19:08:04 +020080 }
pbrook502a5392006-05-13 16:11:23 +000081 }
82 return (addr & 0x7ff) | (i << 11);
83}
84
Hervé Poussineauf205da62014-03-17 23:00:25 +010085static void raven_pci_io_write(void *opaque, hwaddr addr,
86 uint64_t val, unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000087{
88 PREPPCIState *s = opaque;
Andreas Färber67c332f2012-08-20 19:08:09 +020089 PCIHostState *phb = PCI_HOST_BRIDGE(s);
Hervé Poussineauf205da62014-03-17 23:00:25 +010090 pci_data_write(phb->bus, raven_pci_io_config(addr), val, size);
pbrook502a5392006-05-13 16:11:23 +000091}
92
Hervé Poussineauf205da62014-03-17 23:00:25 +010093static uint64_t raven_pci_io_read(void *opaque, hwaddr addr,
94 unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000095{
96 PREPPCIState *s = opaque;
Andreas Färber67c332f2012-08-20 19:08:09 +020097 PCIHostState *phb = PCI_HOST_BRIDGE(s);
Hervé Poussineauf205da62014-03-17 23:00:25 +010098 return pci_data_read(phb->bus, raven_pci_io_config(addr), size);
pbrook502a5392006-05-13 16:11:23 +000099}
100
Hervé Poussineauf205da62014-03-17 23:00:25 +0100101static const MemoryRegionOps raven_pci_io_ops = {
102 .read = raven_pci_io_read,
103 .write = raven_pci_io_write,
Andreas Färber9c95f182012-01-12 03:44:42 +0100104 .endianness = DEVICE_LITTLE_ENDIAN,
pbrook502a5392006-05-13 16:11:23 +0000105};
106
Hervé Poussineauf205da62014-03-17 23:00:25 +0100107static uint64_t raven_intack_read(void *opaque, hwaddr addr,
108 unsigned int size)
Hervé Poussineau6c84ce02012-04-14 22:48:37 +0200109{
110 return pic_read_irq(isa_pic);
111}
112
Hervé Poussineauf205da62014-03-17 23:00:25 +0100113static const MemoryRegionOps raven_intack_ops = {
114 .read = raven_intack_read,
Hervé Poussineau6c84ce02012-04-14 22:48:37 +0200115 .valid = {
116 .max_access_size = 1,
117 },
118};
119
Hervé Poussineau9a183912014-03-17 23:00:20 +0100120static inline hwaddr raven_io_address(PREPPCIState *s,
121 hwaddr addr)
122{
123 if (s->contiguous_map == 0) {
124 /* 64 KB contiguous space for IOs */
125 addr &= 0xFFFF;
126 } else {
127 /* 8 MB non-contiguous space for IOs */
128 addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
129 }
130
131 /* FIXME: handle endianness switch */
132
133 return addr;
134}
135
136static uint64_t raven_io_read(void *opaque, hwaddr addr,
137 unsigned int size)
138{
139 PREPPCIState *s = opaque;
140 uint8_t buf[4];
141
142 addr = raven_io_address(s, addr);
Peter Maydell5c9eb022015-04-26 16:49:24 +0100143 address_space_read(&s->pci_io_as, addr + 0x80000000,
144 MEMTXATTRS_UNSPECIFIED, buf, size);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100145
146 if (size == 1) {
147 return buf[0];
148 } else if (size == 2) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100149 return lduw_le_p(buf);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100150 } else if (size == 4) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100151 return ldl_le_p(buf);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100152 } else {
153 g_assert_not_reached();
154 }
155}
156
157static void raven_io_write(void *opaque, hwaddr addr,
158 uint64_t val, unsigned int size)
159{
160 PREPPCIState *s = opaque;
161 uint8_t buf[4];
162
163 addr = raven_io_address(s, addr);
164
165 if (size == 1) {
166 buf[0] = val;
167 } else if (size == 2) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100168 stw_le_p(buf, val);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100169 } else if (size == 4) {
Peter Maydell7dc176b2014-04-08 16:51:11 +0100170 stl_le_p(buf, val);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100171 } else {
172 g_assert_not_reached();
173 }
174
Peter Maydell5c9eb022015-04-26 16:49:24 +0100175 address_space_write(&s->pci_io_as, addr + 0x80000000,
176 MEMTXATTRS_UNSPECIFIED, buf, size);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100177}
178
179static const MemoryRegionOps raven_io_ops = {
180 .read = raven_io_read,
181 .write = raven_io_write,
182 .endianness = DEVICE_LITTLE_ENDIAN,
183 .impl.max_access_size = 4,
184 .valid.unaligned = true,
185};
186
Hervé Poussineauf205da62014-03-17 23:00:25 +0100187static int raven_map_irq(PCIDevice *pci_dev, int irq_num)
pbrook502a5392006-05-13 16:11:23 +0000188{
pbrook80b3ada2006-09-24 17:01:44 +0000189 return (irq_num + (pci_dev->devfn >> 3)) & 1;
pbrookd2b59312006-09-24 00:16:34 +0000190}
191
Hervé Poussineauf205da62014-03-17 23:00:25 +0100192static void raven_set_irq(void *opaque, int irq_num, int level)
pbrookd2b59312006-09-24 00:16:34 +0000193{
Juan Quintela5d4e84c2009-08-28 15:28:17 +0200194 qemu_irq *pic = opaque;
195
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100196 qemu_set_irq(pic[irq_num] , level);
pbrook502a5392006-05-13 16:11:23 +0000197}
198
Hervé Poussineaud16644e2014-03-17 23:00:23 +0100199static AddressSpace *raven_pcihost_set_iommu(PCIBus *bus, void *opaque,
200 int devfn)
201{
202 PREPPCIState *s = opaque;
203
204 return &s->bm_as;
205}
206
Hervé Poussineau9a183912014-03-17 23:00:20 +0100207static void raven_change_gpio(void *opaque, int n, int level)
208{
209 PREPPCIState *s = opaque;
210
211 s->contiguous_map = level;
212}
213
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100214static void raven_pcihost_realizefn(DeviceState *d, Error **errp)
pbrook502a5392006-05-13 16:11:23 +0000215{
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100216 SysBusDevice *dev = SYS_BUS_DEVICE(d);
Andreas Färber8558d942012-08-20 19:08:08 +0200217 PCIHostState *h = PCI_HOST_BRIDGE(dev);
Andreas Färber03a6b662012-08-20 19:08:04 +0200218 PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(dev);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100219 MemoryRegion *address_space_mem = get_system_memory();
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100220 int i;
pbrook502a5392006-05-13 16:11:23 +0000221
Hervé Poussineau963116b2013-11-05 00:09:44 +0100222 for (i = 0; i < PCI_NUM_PINS; i++) {
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100223 sysbus_init_irq(dev, &s->irq[i]);
224 }
pbrook502a5392006-05-13 16:11:23 +0000225
Hervé Poussineau9a183912014-03-17 23:00:20 +0100226 qdev_init_gpio_in(d, raven_change_gpio, 1);
227
Hervé Poussineauf205da62014-03-17 23:00:25 +0100228 pci_bus_irqs(&s->pci_bus, raven_set_irq, raven_map_irq, s->irq,
229 PCI_NUM_PINS);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100230
Hervé Poussineau24038372014-03-17 23:00:24 +0100231 memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_le_ops, s,
232 "pci-conf-idx", 4);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100233 memory_region_add_subregion(&s->pci_io, 0xcf8, &h->conf_mem);
pbrook502a5392006-05-13 16:11:23 +0000234
Hervé Poussineau24038372014-03-17 23:00:24 +0100235 memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_le_ops, s,
236 "pci-conf-data", 4);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100237 memory_region_add_subregion(&s->pci_io, 0xcfc, &h->data_mem);
pbrook502a5392006-05-13 16:11:23 +0000238
Hervé Poussineauf205da62014-03-17 23:00:25 +0100239 memory_region_init_io(&h->mmcfg, OBJECT(s), &raven_pci_io_ops, s,
240 "pciio", 0x00400000);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100241 memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg);
pbrook502a5392006-05-13 16:11:23 +0000242
Hervé Poussineauf205da62014-03-17 23:00:25 +0100243 memory_region_init_io(&s->pci_intack, OBJECT(s), &raven_intack_ops, s,
Hervé Poussineau49a4e212014-03-17 23:00:19 +0100244 "pci-intack", 1);
245 memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->pci_intack);
Andreas Färber55526052012-01-03 01:50:07 +0100246
Andreas Färber98aca3c2012-05-26 19:14:52 +0200247 /* TODO Remove once realize propagates to child devices. */
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100248 object_property_set_bool(OBJECT(&s->pci_dev), true, "realized", errp);
Andreas Färber98aca3c2012-05-26 19:14:52 +0200249}
250
251static void raven_pcihost_initfn(Object *obj)
252{
253 PCIHostState *h = PCI_HOST_BRIDGE(obj);
254 PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(obj);
255 MemoryRegion *address_space_mem = get_system_memory();
Andreas Färber98aca3c2012-05-26 19:14:52 +0200256 DeviceState *pci_dev;
257
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100258 memory_region_init(&s->pci_io, obj, "pci-io", 0x3f800000);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100259 memory_region_init_io(&s->pci_io_non_contiguous, obj, &raven_io_ops, s,
260 "pci-io-non-contiguous", 0x00800000);
Hervé Poussineau97db0462014-04-01 23:19:15 +0200261 memory_region_init(&s->pci_memory, obj, "pci-memory", 0x3f000000);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100262 address_space_init(&s->pci_io_as, &s->pci_io, "raven-io");
Hervé Poussineau9a183912014-03-17 23:00:20 +0100263
264 /* CPU address space */
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100265 memory_region_add_subregion(address_space_mem, 0x80000000, &s->pci_io);
Hervé Poussineau9a183912014-03-17 23:00:20 +0100266 memory_region_add_subregion_overlap(address_space_mem, 0x80000000,
267 &s->pci_io_non_contiguous, 1);
Hervé Poussineau1fe9e262014-03-17 23:00:22 +0100268 memory_region_add_subregion(address_space_mem, 0xc0000000, &s->pci_memory);
Andreas Färberdd301ca2013-08-23 20:23:55 +0200269 pci_bus_new_inplace(&s->pci_bus, sizeof(s->pci_bus), DEVICE(obj), NULL,
Hervé Poussineau1fe9e262014-03-17 23:00:22 +0100270 &s->pci_memory, &s->pci_io, 0, TYPE_PCI_BUS);
Hervé Poussineau1ae1dc52014-03-17 23:00:21 +0100271
Hervé Poussineaud16644e2014-03-17 23:00:23 +0100272 /* Bus master address space */
273 memory_region_init(&s->bm, obj, "bm-raven", UINT32_MAX);
274 memory_region_init_alias(&s->bm_pci_memory_alias, obj, "bm-pci-memory",
275 &s->pci_memory, 0,
276 memory_region_size(&s->pci_memory));
277 memory_region_init_alias(&s->bm_ram_alias, obj, "bm-system",
278 get_system_memory(), 0, 0x80000000);
279 memory_region_add_subregion(&s->bm, 0 , &s->bm_pci_memory_alias);
280 memory_region_add_subregion(&s->bm, 0x80000000, &s->bm_ram_alias);
281 address_space_init(&s->bm_as, &s->bm, "raven-bm");
282 pci_setup_iommu(&s->pci_bus, raven_pcihost_set_iommu, s);
283
Andreas Färber98aca3c2012-05-26 19:14:52 +0200284 h->bus = &s->pci_bus;
285
Andreas Färber213f0c42013-08-23 19:37:12 +0200286 object_initialize(&s->pci_dev, sizeof(s->pci_dev), TYPE_RAVEN_PCI_DEVICE);
Andreas Färber98aca3c2012-05-26 19:14:52 +0200287 pci_dev = DEVICE(&s->pci_dev);
288 qdev_set_parent_bus(pci_dev, BUS(&s->pci_bus));
289 object_property_set_int(OBJECT(&s->pci_dev), PCI_DEVFN(0, 0), "addr",
290 NULL);
291 qdev_prop_set_bit(pci_dev, "multifunction", false);
Andreas Färber55526052012-01-03 01:50:07 +0100292}
293
Markus Armbruster9af21db2015-01-19 15:52:30 +0100294static void raven_realize(PCIDevice *d, Error **errp)
Andreas Färber55526052012-01-03 01:50:07 +0100295{
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100296 RavenPCIState *s = RAVEN_PCI_DEVICE(d);
297 char *filename;
298 int bios_size = -1;
299
pbrook502a5392006-05-13 16:11:23 +0000300 d->config[0x0C] = 0x08; // cache_line_size
301 d->config[0x0D] = 0x10; // latency_timer
pbrook502a5392006-05-13 16:11:23 +0000302 d->config[0x34] = 0x00; // capabilities_pointer
303
Hu Tao49946532014-09-09 13:27:55 +0800304 memory_region_init_ram(&s->bios, OBJECT(s), "bios", BIOS_SIZE,
Markus Armbrusterf8ed85a2015-09-11 16:51:43 +0200305 &error_fatal);
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100306 memory_region_set_readonly(&s->bios, true);
307 memory_region_add_subregion(get_system_memory(), (uint32_t)(-BIOS_SIZE),
308 &s->bios);
309 vmstate_register_ram_global(&s->bios);
310 if (s->bios_name) {
311 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, s->bios_name);
312 if (filename) {
313 if (s->elf_machine != EM_NONE) {
314 bios_size = load_elf(filename, NULL, NULL, NULL,
315 NULL, NULL, 1, s->elf_machine, 0);
316 }
317 if (bios_size < 0) {
318 bios_size = get_image_size(filename);
319 if (bios_size > 0 && bios_size <= BIOS_SIZE) {
320 hwaddr bios_addr;
321 bios_size = (bios_size + 0xfff) & ~0xfff;
322 bios_addr = (uint32_t)(-BIOS_SIZE);
323 bios_size = load_image_targphys(filename, bios_addr,
324 bios_size);
325 }
326 }
327 }
328 if (bios_size < 0 || bios_size > BIOS_SIZE) {
329 hw_error("qemu: could not load bios image '%s'\n", s->bios_name);
330 }
Daniel P. Berrangeef1e1e02015-08-26 12:17:18 +0100331 g_free(filename);
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100332 }
pbrook502a5392006-05-13 16:11:23 +0000333}
Andreas Färber55526052012-01-03 01:50:07 +0100334
335static const VMStateDescription vmstate_raven = {
336 .name = "raven",
337 .version_id = 0,
338 .minimum_version_id = 0,
339 .fields = (VMStateField[]) {
340 VMSTATE_PCI_DEVICE(dev, RavenPCIState),
341 VMSTATE_END_OF_LIST()
342 },
343};
344
Anthony Liguori40021f02011-12-04 12:22:06 -0600345static void raven_class_init(ObjectClass *klass, void *data)
346{
347 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600348 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600349
Markus Armbruster9af21db2015-01-19 15:52:30 +0100350 k->realize = raven_realize;
Anthony Liguori40021f02011-12-04 12:22:06 -0600351 k->vendor_id = PCI_VENDOR_ID_MOTOROLA;
352 k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN;
353 k->revision = 0x00;
354 k->class_id = PCI_CLASS_BRIDGE_HOST;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600355 dc->desc = "PReP Host Bridge - Motorola Raven";
356 dc->vmsd = &vmstate_raven;
Markus Armbruster08c58f92013-11-28 17:26:58 +0100357 /*
358 * PCI-facing part of the host bridge, not usable without the
359 * host-facing part, which can't be device_add'ed, yet.
360 */
361 dc->cannot_instantiate_with_device_add_yet = true;
Anthony Liguori40021f02011-12-04 12:22:06 -0600362}
363
Andreas Färber4240abf2012-08-20 19:07:56 +0200364static const TypeInfo raven_info = {
Andreas Färber98aca3c2012-05-26 19:14:52 +0200365 .name = TYPE_RAVEN_PCI_DEVICE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600366 .parent = TYPE_PCI_DEVICE,
367 .instance_size = sizeof(RavenPCIState),
Anthony Liguori40021f02011-12-04 12:22:06 -0600368 .class_init = raven_class_init,
Andreas Färber55526052012-01-03 01:50:07 +0100369};
370
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100371static Property raven_pcihost_properties[] = {
372 DEFINE_PROP_UINT32("elf-machine", PREPPCIState, pci_dev.elf_machine,
373 EM_NONE),
374 DEFINE_PROP_STRING("bios-name", PREPPCIState, pci_dev.bios_name),
375 DEFINE_PROP_END_OF_LIST()
376};
377
Anthony Liguori999e12b2012-01-24 13:12:29 -0600378static void raven_pcihost_class_init(ObjectClass *klass, void *data)
379{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600380 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600381
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300382 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100383 dc->realize = raven_pcihost_realizefn;
Hervé Poussineaud0b25422013-11-05 00:09:45 +0100384 dc->props = raven_pcihost_properties;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600385 dc->fw_name = "pci";
Anthony Liguori999e12b2012-01-24 13:12:29 -0600386}
387
Andreas Färber4240abf2012-08-20 19:07:56 +0200388static const TypeInfo raven_pcihost_info = {
Andreas Färber03a6b662012-08-20 19:08:04 +0200389 .name = TYPE_RAVEN_PCI_HOST_BRIDGE,
Andreas Färber8558d942012-08-20 19:08:08 +0200390 .parent = TYPE_PCI_HOST_BRIDGE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600391 .instance_size = sizeof(PREPPCIState),
Andreas Färber98aca3c2012-05-26 19:14:52 +0200392 .instance_init = raven_pcihost_initfn,
Anthony Liguori999e12b2012-01-24 13:12:29 -0600393 .class_init = raven_pcihost_class_init,
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100394};
395
Andreas Färber83f7d432012-02-09 15:20:55 +0100396static void raven_register_types(void)
Andreas Färber55526052012-01-03 01:50:07 +0100397{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600398 type_register_static(&raven_pcihost_info);
399 type_register_static(&raven_info);
Andreas Färber55526052012-01-03 01:50:07 +0100400}
401
Andreas Färber83f7d432012-02-09 15:20:55 +0100402type_init(raven_register_types)