blob: a62236bdb1bd9001c00b70a3dda70cdcc8710c97 [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU PREP PCI host
3 *
4 * Copyright (c) 2006 Fabrice Bellard
Andreas Färber98aca3c2012-05-26 19:14:52 +02005 * Copyright (c) 2011-2013 Andreas Färber
ths5fafdf22007-09-16 21:08:06 +00006 *
pbrook502a5392006-05-13 16:11:23 +00007 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
25
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010026#include "hw/hw.h"
27#include "hw/pci/pci.h"
28#include "hw/pci/pci_bus.h"
29#include "hw/pci/pci_host.h"
Paolo Bonzini0d09e412013-02-05 17:06:20 +010030#include "hw/i386/pc.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010031#include "exec/address-spaces.h"
pbrook502a5392006-05-13 16:11:23 +000032
Andreas Färber98aca3c2012-05-26 19:14:52 +020033#define TYPE_RAVEN_PCI_DEVICE "raven"
Andreas Färber03a6b662012-08-20 19:08:04 +020034#define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost"
35
Andreas Färber98aca3c2012-05-26 19:14:52 +020036#define RAVEN_PCI_DEVICE(obj) \
37 OBJECT_CHECK(RavenPCIState, (obj), TYPE_RAVEN_PCI_DEVICE)
38
39typedef struct RavenPCIState {
40 PCIDevice dev;
41} RavenPCIState;
42
Andreas Färber03a6b662012-08-20 19:08:04 +020043#define RAVEN_PCI_HOST_BRIDGE(obj) \
44 OBJECT_CHECK(PREPPCIState, (obj), TYPE_RAVEN_PCI_HOST_BRIDGE)
45
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010046typedef struct PRePPCIState {
Andreas Färber67c332f2012-08-20 19:08:09 +020047 PCIHostState parent_obj;
Andreas Färber03a6b662012-08-20 19:08:04 +020048
Hervé Poussineau6c84ce02012-04-14 22:48:37 +020049 MemoryRegion intack;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010050 qemu_irq irq[4];
Andreas Färber98aca3c2012-05-26 19:14:52 +020051 PCIBus pci_bus;
52 RavenPCIState pci_dev;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010053} PREPPCIState;
pbrook502a5392006-05-13 16:11:23 +000054
Avi Kivitya8170e52012-10-23 12:30:10 +020055static inline uint32_t PPC_PCIIO_config(hwaddr addr)
pbrook502a5392006-05-13 16:11:23 +000056{
57 int i;
58
Andreas Färber03a6b662012-08-20 19:08:04 +020059 for (i = 0; i < 11; i++) {
60 if ((addr & (1 << (11 + i))) != 0) {
pbrook502a5392006-05-13 16:11:23 +000061 break;
Andreas Färber03a6b662012-08-20 19:08:04 +020062 }
pbrook502a5392006-05-13 16:11:23 +000063 }
64 return (addr & 0x7ff) | (i << 11);
65}
66
Avi Kivitya8170e52012-10-23 12:30:10 +020067static void ppc_pci_io_write(void *opaque, hwaddr addr,
Andreas Färber7e5610f2012-01-07 08:28:53 +010068 uint64_t val, unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000069{
70 PREPPCIState *s = opaque;
Andreas Färber67c332f2012-08-20 19:08:09 +020071 PCIHostState *phb = PCI_HOST_BRIDGE(s);
72 pci_data_write(phb->bus, PPC_PCIIO_config(addr), val, size);
pbrook502a5392006-05-13 16:11:23 +000073}
74
Avi Kivitya8170e52012-10-23 12:30:10 +020075static uint64_t ppc_pci_io_read(void *opaque, hwaddr addr,
Andreas Färber7e5610f2012-01-07 08:28:53 +010076 unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000077{
78 PREPPCIState *s = opaque;
Andreas Färber67c332f2012-08-20 19:08:09 +020079 PCIHostState *phb = PCI_HOST_BRIDGE(s);
80 return pci_data_read(phb->bus, PPC_PCIIO_config(addr), size);
pbrook502a5392006-05-13 16:11:23 +000081}
82
Avi Kivityf81138c2011-11-21 17:16:57 +020083static const MemoryRegionOps PPC_PCIIO_ops = {
Andreas Färber7e5610f2012-01-07 08:28:53 +010084 .read = ppc_pci_io_read,
85 .write = ppc_pci_io_write,
Andreas Färber9c95f182012-01-12 03:44:42 +010086 .endianness = DEVICE_LITTLE_ENDIAN,
pbrook502a5392006-05-13 16:11:23 +000087};
88
Avi Kivitya8170e52012-10-23 12:30:10 +020089static uint64_t ppc_intack_read(void *opaque, hwaddr addr,
Hervé Poussineau6c84ce02012-04-14 22:48:37 +020090 unsigned int size)
91{
92 return pic_read_irq(isa_pic);
93}
94
95static const MemoryRegionOps PPC_intack_ops = {
96 .read = ppc_intack_read,
97 .valid = {
98 .max_access_size = 1,
99 },
100};
101
pbrookd2b59312006-09-24 00:16:34 +0000102static int prep_map_irq(PCIDevice *pci_dev, int irq_num)
pbrook502a5392006-05-13 16:11:23 +0000103{
pbrook80b3ada2006-09-24 17:01:44 +0000104 return (irq_num + (pci_dev->devfn >> 3)) & 1;
pbrookd2b59312006-09-24 00:16:34 +0000105}
106
Juan Quintela5d4e84c2009-08-28 15:28:17 +0200107static void prep_set_irq(void *opaque, int irq_num, int level)
pbrookd2b59312006-09-24 00:16:34 +0000108{
Juan Quintela5d4e84c2009-08-28 15:28:17 +0200109 qemu_irq *pic = opaque;
110
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100111 qemu_set_irq(pic[irq_num] , level);
pbrook502a5392006-05-13 16:11:23 +0000112}
113
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100114static void raven_pcihost_realizefn(DeviceState *d, Error **errp)
pbrook502a5392006-05-13 16:11:23 +0000115{
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100116 SysBusDevice *dev = SYS_BUS_DEVICE(d);
Andreas Färber8558d942012-08-20 19:08:08 +0200117 PCIHostState *h = PCI_HOST_BRIDGE(dev);
Andreas Färber03a6b662012-08-20 19:08:04 +0200118 PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(dev);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100119 MemoryRegion *address_space_mem = get_system_memory();
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100120 int i;
pbrook502a5392006-05-13 16:11:23 +0000121
Hervé Poussineau768d7e22013-07-23 23:16:45 +0200122 isa_mem_base = 0xc0000000;
123
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100124 for (i = 0; i < 4; i++) {
125 sysbus_init_irq(dev, &s->irq[i]);
126 }
pbrook502a5392006-05-13 16:11:23 +0000127
Andreas Färber98aca3c2012-05-26 19:14:52 +0200128 pci_bus_irqs(&s->pci_bus, prep_set_irq, prep_map_irq, s->irq, 4);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100129
Paolo Bonzini40c5dce2013-06-06 21:25:08 -0400130 memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_be_ops, s,
Avi Kivityd0ed8072011-07-24 17:47:18 +0300131 "pci-conf-idx", 1);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100132 sysbus_add_io(dev, 0xcf8, &h->conf_mem);
133 sysbus_init_ioports(&h->busdev, 0xcf8, 1);
pbrook502a5392006-05-13 16:11:23 +0000134
Paolo Bonzini40c5dce2013-06-06 21:25:08 -0400135 memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_be_ops, s,
Avi Kivityd0ed8072011-07-24 17:47:18 +0300136 "pci-conf-data", 1);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100137 sysbus_add_io(dev, 0xcfc, &h->data_mem);
138 sysbus_init_ioports(&h->busdev, 0xcfc, 1);
pbrook502a5392006-05-13 16:11:23 +0000139
Paolo Bonzini40c5dce2013-06-06 21:25:08 -0400140 memory_region_init_io(&h->mmcfg, OBJECT(s), &PPC_PCIIO_ops, s, "pciio", 0x00400000);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100141 memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg);
pbrook502a5392006-05-13 16:11:23 +0000142
Paolo Bonzini40c5dce2013-06-06 21:25:08 -0400143 memory_region_init_io(&s->intack, OBJECT(s), &PPC_intack_ops, s, "pci-intack", 1);
Hervé Poussineau6c84ce02012-04-14 22:48:37 +0200144 memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->intack);
Andreas Färber55526052012-01-03 01:50:07 +0100145
Andreas Färber98aca3c2012-05-26 19:14:52 +0200146 /* TODO Remove once realize propagates to child devices. */
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100147 object_property_set_bool(OBJECT(&s->pci_dev), true, "realized", errp);
Andreas Färber98aca3c2012-05-26 19:14:52 +0200148}
149
150static void raven_pcihost_initfn(Object *obj)
151{
152 PCIHostState *h = PCI_HOST_BRIDGE(obj);
153 PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(obj);
154 MemoryRegion *address_space_mem = get_system_memory();
155 MemoryRegion *address_space_io = get_system_io();
156 DeviceState *pci_dev;
157
Andreas Färberdd301ca2013-08-23 20:23:55 +0200158 pci_bus_new_inplace(&s->pci_bus, sizeof(s->pci_bus), DEVICE(obj), NULL,
Alex Williamson60a0e442013-03-14 16:01:11 -0600159 address_space_mem, address_space_io, 0, TYPE_PCI_BUS);
Andreas Färber98aca3c2012-05-26 19:14:52 +0200160 h->bus = &s->pci_bus;
161
162 object_initialize(&s->pci_dev, TYPE_RAVEN_PCI_DEVICE);
163 pci_dev = DEVICE(&s->pci_dev);
164 qdev_set_parent_bus(pci_dev, BUS(&s->pci_bus));
165 object_property_set_int(OBJECT(&s->pci_dev), PCI_DEVFN(0, 0), "addr",
166 NULL);
167 qdev_prop_set_bit(pci_dev, "multifunction", false);
Andreas Färber55526052012-01-03 01:50:07 +0100168}
169
170static int raven_init(PCIDevice *d)
171{
pbrook502a5392006-05-13 16:11:23 +0000172 d->config[0x0C] = 0x08; // cache_line_size
173 d->config[0x0D] = 0x10; // latency_timer
pbrook502a5392006-05-13 16:11:23 +0000174 d->config[0x34] = 0x00; // capabilities_pointer
175
Andreas Färber55526052012-01-03 01:50:07 +0100176 return 0;
pbrook502a5392006-05-13 16:11:23 +0000177}
Andreas Färber55526052012-01-03 01:50:07 +0100178
179static const VMStateDescription vmstate_raven = {
180 .name = "raven",
181 .version_id = 0,
182 .minimum_version_id = 0,
183 .fields = (VMStateField[]) {
184 VMSTATE_PCI_DEVICE(dev, RavenPCIState),
185 VMSTATE_END_OF_LIST()
186 },
187};
188
Anthony Liguori40021f02011-12-04 12:22:06 -0600189static void raven_class_init(ObjectClass *klass, void *data)
190{
191 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600192 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600193
194 k->init = raven_init;
195 k->vendor_id = PCI_VENDOR_ID_MOTOROLA;
196 k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN;
197 k->revision = 0x00;
198 k->class_id = PCI_CLASS_BRIDGE_HOST;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600199 dc->desc = "PReP Host Bridge - Motorola Raven";
200 dc->vmsd = &vmstate_raven;
201 dc->no_user = 1;
Anthony Liguori40021f02011-12-04 12:22:06 -0600202}
203
Andreas Färber4240abf2012-08-20 19:07:56 +0200204static const TypeInfo raven_info = {
Andreas Färber98aca3c2012-05-26 19:14:52 +0200205 .name = TYPE_RAVEN_PCI_DEVICE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600206 .parent = TYPE_PCI_DEVICE,
207 .instance_size = sizeof(RavenPCIState),
Anthony Liguori40021f02011-12-04 12:22:06 -0600208 .class_init = raven_class_init,
Andreas Färber55526052012-01-03 01:50:07 +0100209};
210
Anthony Liguori999e12b2012-01-24 13:12:29 -0600211static void raven_pcihost_class_init(ObjectClass *klass, void *data)
212{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600213 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600214
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300215 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
Andreas Färber8d5ce2e2013-01-16 15:45:34 +0100216 dc->realize = raven_pcihost_realizefn;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600217 dc->fw_name = "pci";
218 dc->no_user = 1;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600219}
220
Andreas Färber4240abf2012-08-20 19:07:56 +0200221static const TypeInfo raven_pcihost_info = {
Andreas Färber03a6b662012-08-20 19:08:04 +0200222 .name = TYPE_RAVEN_PCI_HOST_BRIDGE,
Andreas Färber8558d942012-08-20 19:08:08 +0200223 .parent = TYPE_PCI_HOST_BRIDGE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600224 .instance_size = sizeof(PREPPCIState),
Andreas Färber98aca3c2012-05-26 19:14:52 +0200225 .instance_init = raven_pcihost_initfn,
Anthony Liguori999e12b2012-01-24 13:12:29 -0600226 .class_init = raven_pcihost_class_init,
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100227};
228
Andreas Färber83f7d432012-02-09 15:20:55 +0100229static void raven_register_types(void)
Andreas Färber55526052012-01-03 01:50:07 +0100230{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600231 type_register_static(&raven_pcihost_info);
232 type_register_static(&raven_info);
Andreas Färber55526052012-01-03 01:50:07 +0100233}
234
Andreas Färber83f7d432012-02-09 15:20:55 +0100235type_init(raven_register_types)