blob: 69c19dfded8f4a5f1956245f1c1534ef3bec3940 [file] [log] [blame]
pbrook502a5392006-05-13 16:11:23 +00001/*
2 * QEMU PREP PCI host
3 *
4 * Copyright (c) 2006 Fabrice Bellard
ths5fafdf22007-09-16 21:08:06 +00005 *
pbrook502a5392006-05-13 16:11:23 +00006 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
pbrook87ecb682007-11-17 17:14:51 +000025#include "hw.h"
26#include "pci.h"
pbrook502a5392006-05-13 16:11:23 +000027#include "pci_host.h"
Hervé Poussineau6c84ce02012-04-14 22:48:37 +020028#include "pc.h"
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010029#include "exec-memory.h"
pbrook502a5392006-05-13 16:11:23 +000030
Andreas Färber03a6b662012-08-20 19:08:04 +020031#define TYPE_RAVEN_PCI_HOST_BRIDGE "raven-pcihost"
32
33#define RAVEN_PCI_HOST_BRIDGE(obj) \
34 OBJECT_CHECK(PREPPCIState, (obj), TYPE_RAVEN_PCI_HOST_BRIDGE)
35
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010036typedef struct PRePPCIState {
37 PCIHostState host_state;
Andreas Färber03a6b662012-08-20 19:08:04 +020038
Hervé Poussineau6c84ce02012-04-14 22:48:37 +020039 MemoryRegion intack;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010040 qemu_irq irq[4];
41} PREPPCIState;
pbrook502a5392006-05-13 16:11:23 +000042
Andreas Färber55526052012-01-03 01:50:07 +010043typedef struct RavenPCIState {
44 PCIDevice dev;
45} RavenPCIState;
46
Anthony Liguoric227f092009-10-01 16:12:16 -050047static inline uint32_t PPC_PCIIO_config(target_phys_addr_t addr)
pbrook502a5392006-05-13 16:11:23 +000048{
49 int i;
50
Andreas Färber03a6b662012-08-20 19:08:04 +020051 for (i = 0; i < 11; i++) {
52 if ((addr & (1 << (11 + i))) != 0) {
pbrook502a5392006-05-13 16:11:23 +000053 break;
Andreas Färber03a6b662012-08-20 19:08:04 +020054 }
pbrook502a5392006-05-13 16:11:23 +000055 }
56 return (addr & 0x7ff) | (i << 11);
57}
58
Andreas Färber7e5610f2012-01-07 08:28:53 +010059static void ppc_pci_io_write(void *opaque, target_phys_addr_t addr,
60 uint64_t val, unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000061{
62 PREPPCIState *s = opaque;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010063 pci_data_write(s->host_state.bus, PPC_PCIIO_config(addr), val, size);
pbrook502a5392006-05-13 16:11:23 +000064}
65
Andreas Färber7e5610f2012-01-07 08:28:53 +010066static uint64_t ppc_pci_io_read(void *opaque, target_phys_addr_t addr,
67 unsigned int size)
pbrook502a5392006-05-13 16:11:23 +000068{
69 PREPPCIState *s = opaque;
Andreas Färber8ca8c7b2012-01-03 02:42:46 +010070 return pci_data_read(s->host_state.bus, PPC_PCIIO_config(addr), size);
pbrook502a5392006-05-13 16:11:23 +000071}
72
Avi Kivityf81138c2011-11-21 17:16:57 +020073static const MemoryRegionOps PPC_PCIIO_ops = {
Andreas Färber7e5610f2012-01-07 08:28:53 +010074 .read = ppc_pci_io_read,
75 .write = ppc_pci_io_write,
Andreas Färber9c95f182012-01-12 03:44:42 +010076 .endianness = DEVICE_LITTLE_ENDIAN,
pbrook502a5392006-05-13 16:11:23 +000077};
78
Hervé Poussineau6c84ce02012-04-14 22:48:37 +020079static uint64_t ppc_intack_read(void *opaque, target_phys_addr_t addr,
80 unsigned int size)
81{
82 return pic_read_irq(isa_pic);
83}
84
85static const MemoryRegionOps PPC_intack_ops = {
86 .read = ppc_intack_read,
87 .valid = {
88 .max_access_size = 1,
89 },
90};
91
pbrookd2b59312006-09-24 00:16:34 +000092static int prep_map_irq(PCIDevice *pci_dev, int irq_num)
pbrook502a5392006-05-13 16:11:23 +000093{
pbrook80b3ada2006-09-24 17:01:44 +000094 return (irq_num + (pci_dev->devfn >> 3)) & 1;
pbrookd2b59312006-09-24 00:16:34 +000095}
96
Juan Quintela5d4e84c2009-08-28 15:28:17 +020097static void prep_set_irq(void *opaque, int irq_num, int level)
pbrookd2b59312006-09-24 00:16:34 +000098{
Juan Quintela5d4e84c2009-08-28 15:28:17 +020099 qemu_irq *pic = opaque;
100
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100101 qemu_set_irq(pic[irq_num] , level);
pbrook502a5392006-05-13 16:11:23 +0000102}
103
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100104static int raven_pcihost_init(SysBusDevice *dev)
pbrook502a5392006-05-13 16:11:23 +0000105{
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100106 PCIHostState *h = FROM_SYSBUS(PCIHostState, dev);
Andreas Färber03a6b662012-08-20 19:08:04 +0200107 PREPPCIState *s = RAVEN_PCI_HOST_BRIDGE(dev);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100108 MemoryRegion *address_space_mem = get_system_memory();
109 MemoryRegion *address_space_io = get_system_io();
110 PCIBus *bus;
111 int i;
pbrook502a5392006-05-13 16:11:23 +0000112
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100113 for (i = 0; i < 4; i++) {
114 sysbus_init_irq(dev, &s->irq[i]);
115 }
pbrook502a5392006-05-13 16:11:23 +0000116
Andreas Färber03a6b662012-08-20 19:08:04 +0200117 bus = pci_register_bus(DEVICE(dev), NULL,
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100118 prep_set_irq, prep_map_irq, s->irq,
119 address_space_mem, address_space_io, 0, 4);
120 h->bus = bus;
121
122 memory_region_init_io(&h->conf_mem, &pci_host_conf_be_ops, s,
Avi Kivityd0ed8072011-07-24 17:47:18 +0300123 "pci-conf-idx", 1);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100124 sysbus_add_io(dev, 0xcf8, &h->conf_mem);
125 sysbus_init_ioports(&h->busdev, 0xcf8, 1);
pbrook502a5392006-05-13 16:11:23 +0000126
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100127 memory_region_init_io(&h->data_mem, &pci_host_data_be_ops, s,
Avi Kivityd0ed8072011-07-24 17:47:18 +0300128 "pci-conf-data", 1);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100129 sysbus_add_io(dev, 0xcfc, &h->data_mem);
130 sysbus_init_ioports(&h->busdev, 0xcfc, 1);
pbrook502a5392006-05-13 16:11:23 +0000131
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100132 memory_region_init_io(&h->mmcfg, &PPC_PCIIO_ops, s, "pciio", 0x00400000);
133 memory_region_add_subregion(address_space_mem, 0x80800000, &h->mmcfg);
pbrook502a5392006-05-13 16:11:23 +0000134
Hervé Poussineau6c84ce02012-04-14 22:48:37 +0200135 memory_region_init_io(&s->intack, &PPC_intack_ops, s, "pci-intack", 1);
136 memory_region_add_subregion(address_space_mem, 0xbffffff0, &s->intack);
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100137 pci_create_simple(bus, 0, "raven");
Andreas Färber55526052012-01-03 01:50:07 +0100138
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100139 return 0;
Andreas Färber55526052012-01-03 01:50:07 +0100140}
141
142static int raven_init(PCIDevice *d)
143{
pbrook502a5392006-05-13 16:11:23 +0000144 d->config[0x0C] = 0x08; // cache_line_size
145 d->config[0x0D] = 0x10; // latency_timer
pbrook502a5392006-05-13 16:11:23 +0000146 d->config[0x34] = 0x00; // capabilities_pointer
147
Andreas Färber55526052012-01-03 01:50:07 +0100148 return 0;
pbrook502a5392006-05-13 16:11:23 +0000149}
Andreas Färber55526052012-01-03 01:50:07 +0100150
151static const VMStateDescription vmstate_raven = {
152 .name = "raven",
153 .version_id = 0,
154 .minimum_version_id = 0,
155 .fields = (VMStateField[]) {
156 VMSTATE_PCI_DEVICE(dev, RavenPCIState),
157 VMSTATE_END_OF_LIST()
158 },
159};
160
Anthony Liguori40021f02011-12-04 12:22:06 -0600161static void raven_class_init(ObjectClass *klass, void *data)
162{
163 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600164 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600165
166 k->init = raven_init;
167 k->vendor_id = PCI_VENDOR_ID_MOTOROLA;
168 k->device_id = PCI_DEVICE_ID_MOTOROLA_RAVEN;
169 k->revision = 0x00;
170 k->class_id = PCI_CLASS_BRIDGE_HOST;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600171 dc->desc = "PReP Host Bridge - Motorola Raven";
172 dc->vmsd = &vmstate_raven;
173 dc->no_user = 1;
Anthony Liguori40021f02011-12-04 12:22:06 -0600174}
175
Andreas Färber4240abf2012-08-20 19:07:56 +0200176static const TypeInfo raven_info = {
Anthony Liguori40021f02011-12-04 12:22:06 -0600177 .name = "raven",
Anthony Liguori39bffca2011-12-07 21:34:16 -0600178 .parent = TYPE_PCI_DEVICE,
179 .instance_size = sizeof(RavenPCIState),
Anthony Liguori40021f02011-12-04 12:22:06 -0600180 .class_init = raven_class_init,
Andreas Färber55526052012-01-03 01:50:07 +0100181};
182
Anthony Liguori999e12b2012-01-24 13:12:29 -0600183static void raven_pcihost_class_init(ObjectClass *klass, void *data)
184{
185 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600186 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600187
188 k->init = raven_pcihost_init;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600189 dc->fw_name = "pci";
190 dc->no_user = 1;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600191}
192
Andreas Färber4240abf2012-08-20 19:07:56 +0200193static const TypeInfo raven_pcihost_info = {
Andreas Färber03a6b662012-08-20 19:08:04 +0200194 .name = TYPE_RAVEN_PCI_HOST_BRIDGE,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600195 .parent = TYPE_SYS_BUS_DEVICE,
196 .instance_size = sizeof(PREPPCIState),
Anthony Liguori999e12b2012-01-24 13:12:29 -0600197 .class_init = raven_pcihost_class_init,
Andreas Färber8ca8c7b2012-01-03 02:42:46 +0100198};
199
Andreas Färber83f7d432012-02-09 15:20:55 +0100200static void raven_register_types(void)
Andreas Färber55526052012-01-03 01:50:07 +0100201{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600202 type_register_static(&raven_pcihost_info);
203 type_register_static(&raven_info);
Andreas Färber55526052012-01-03 01:50:07 +0100204}
205
Andreas Färber83f7d432012-02-09 15:20:55 +0100206type_init(raven_register_types)