blob: 4adfb81aa1b30d89e7c3a3766b6eadd0ec170d9b [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellard93ac68b2003-09-30 20:57:29 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC)
bellarde4533c72003-06-15 19:51:39 +000044/* XXX: unify with i386 target */
45void cpu_loop_exit(void)
46{
47 longjmp(env->jmp_env, 1);
48}
49#endif
50
bellardfbf9eeb2004-04-25 21:21:33 +000051/* exit the current TB from a signal handler. The host registers are
52 restored in a state compatible with the CPU emulator
53 */
54void cpu_resume_from_signal(CPUState *env1, void *puc)
55{
56#if !defined(CONFIG_SOFTMMU)
57 struct ucontext *uc = puc;
58#endif
59
60 env = env1;
61
62 /* XXX: restore cpu registers saved in host registers */
63
64#if !defined(CONFIG_SOFTMMU)
65 if (puc) {
66 /* XXX: use siglongjmp ? */
67 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
68 }
69#endif
70 longjmp(env->jmp_env, 1);
71}
72
bellard7d132992003-03-06 23:23:54 +000073/* main execution loop */
74
bellarde4533c72003-06-15 19:51:39 +000075int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +000076{
bellarde4533c72003-06-15 19:51:39 +000077 int saved_T0, saved_T1, saved_T2;
78 CPUState *saved_env;
bellard04369ff2003-03-20 22:33:23 +000079#ifdef reg_EAX
80 int saved_EAX;
81#endif
82#ifdef reg_ECX
83 int saved_ECX;
84#endif
85#ifdef reg_EDX
86 int saved_EDX;
87#endif
88#ifdef reg_EBX
89 int saved_EBX;
90#endif
91#ifdef reg_ESP
92 int saved_ESP;
93#endif
94#ifdef reg_EBP
95 int saved_EBP;
96#endif
97#ifdef reg_ESI
98 int saved_ESI;
99#endif
100#ifdef reg_EDI
101 int saved_EDI;
102#endif
bellard8c6939c2003-06-09 15:28:00 +0000103#ifdef __sparc__
104 int saved_i7, tmp_T0;
105#endif
bellard68a79312003-06-30 13:12:32 +0000106 int code_gen_size, ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000107 void (*gen_func)(void);
bellard9de5e442003-03-23 16:49:39 +0000108 TranslationBlock *tb, **ptb;
bellardc27004e2005-01-03 23:35:10 +0000109 target_ulong cs_base, pc;
110 uint8_t *tc_ptr;
bellard6dbad632003-03-16 18:05:05 +0000111 unsigned int flags;
bellard8c6939c2003-06-09 15:28:00 +0000112
bellard7d132992003-03-06 23:23:54 +0000113 /* first we save global registers */
bellardc27004e2005-01-03 23:35:10 +0000114 saved_env = env;
115 env = env1;
bellard7d132992003-03-06 23:23:54 +0000116 saved_T0 = T0;
117 saved_T1 = T1;
bellarde4533c72003-06-15 19:51:39 +0000118 saved_T2 = T2;
bellarde4533c72003-06-15 19:51:39 +0000119#ifdef __sparc__
120 /* we also save i7 because longjmp may not restore it */
121 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
122#endif
123
124#if defined(TARGET_I386)
bellard04369ff2003-03-20 22:33:23 +0000125#ifdef reg_EAX
126 saved_EAX = EAX;
bellard04369ff2003-03-20 22:33:23 +0000127#endif
128#ifdef reg_ECX
129 saved_ECX = ECX;
bellard04369ff2003-03-20 22:33:23 +0000130#endif
131#ifdef reg_EDX
132 saved_EDX = EDX;
bellard04369ff2003-03-20 22:33:23 +0000133#endif
134#ifdef reg_EBX
135 saved_EBX = EBX;
bellard04369ff2003-03-20 22:33:23 +0000136#endif
137#ifdef reg_ESP
138 saved_ESP = ESP;
bellard04369ff2003-03-20 22:33:23 +0000139#endif
140#ifdef reg_EBP
141 saved_EBP = EBP;
bellard04369ff2003-03-20 22:33:23 +0000142#endif
143#ifdef reg_ESI
144 saved_ESI = ESI;
bellard04369ff2003-03-20 22:33:23 +0000145#endif
146#ifdef reg_EDI
147 saved_EDI = EDI;
bellard04369ff2003-03-20 22:33:23 +0000148#endif
bellard0d1a29f2004-10-12 22:01:28 +0000149
150 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000151 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000152 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
153 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000154 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000155 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000156#elif defined(TARGET_ARM)
157 {
158 unsigned int psr;
159 psr = env->cpsr;
160 env->CF = (psr >> 29) & 1;
161 env->NZF = (psr & 0xc0000000) ^ 0x40000000;
162 env->VF = (psr << 3) & 0x80000000;
bellard99c475a2005-01-31 20:45:13 +0000163 env->QF = (psr >> 27) & 1;
164 env->cpsr = psr & ~CACHED_CPSR_BITS;
bellarde4533c72003-06-15 19:51:39 +0000165 }
bellard93ac68b2003-09-30 20:57:29 +0000166#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000167#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000168#else
169#error unsupported target CPU
170#endif
bellard3fb2ded2003-06-24 13:22:59 +0000171 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000172
bellard7d132992003-03-06 23:23:54 +0000173 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000174 for(;;) {
175 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000176 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000177 /* if an exception is pending, we execute it here */
178 if (env->exception_index >= 0) {
179 if (env->exception_index >= EXCP_INTERRUPT) {
180 /* exit request from the cpu execution loop */
181 ret = env->exception_index;
182 break;
183 } else if (env->user_mode_only) {
184 /* if user mode only, we simulate a fake exception
185 which will be hanlded outside the cpu execution
186 loop */
bellard83479e72003-06-25 16:12:37 +0000187#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000188 do_interrupt_user(env->exception_index,
189 env->exception_is_int,
190 env->error_code,
191 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000192#endif
bellard3fb2ded2003-06-24 13:22:59 +0000193 ret = env->exception_index;
194 break;
195 } else {
bellard83479e72003-06-25 16:12:37 +0000196#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000197 /* simulate a real cpu exception. On i386, it can
198 trigger new exceptions, but we do not handle
199 double or triple faults yet. */
200 do_interrupt(env->exception_index,
201 env->exception_is_int,
202 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000203 env->exception_next_eip, 0);
bellardce097762004-01-04 23:53:18 +0000204#elif defined(TARGET_PPC)
205 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000206#elif defined(TARGET_SPARC)
207 do_interrupt(env->exception_index,
bellard68016c62005-02-07 23:12:27 +0000208 env->error_code);
bellard83479e72003-06-25 16:12:37 +0000209#endif
bellard3fb2ded2003-06-24 13:22:59 +0000210 }
211 env->exception_index = -1;
bellard9df217a2005-02-10 22:05:51 +0000212 }
213#ifdef USE_KQEMU
214 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
215 int ret;
216 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
217 ret = kqemu_cpu_exec(env);
218 /* put eflags in CPU temporary format */
219 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
220 DF = 1 - (2 * ((env->eflags >> 10) & 1));
221 CC_OP = CC_OP_EFLAGS;
222 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
223 if (ret == 1) {
224 /* exception */
225 longjmp(env->jmp_env, 1);
226 } else if (ret == 2) {
227 /* softmmu execution needed */
228 } else {
229 if (env->interrupt_request != 0) {
230 /* hardware interrupt will be executed just after */
231 } else {
232 /* otherwise, we restart */
233 longjmp(env->jmp_env, 1);
234 }
235 }
bellard9de5e442003-03-23 16:49:39 +0000236 }
bellard9df217a2005-02-10 22:05:51 +0000237#endif
238
bellard3fb2ded2003-06-24 13:22:59 +0000239 T0 = 0; /* force lookup of first TB */
240 for(;;) {
241#ifdef __sparc__
242 /* g1 can be modified by some libc? functions */
243 tmp_T0 = T0;
244#endif
bellard68a79312003-06-30 13:12:32 +0000245 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000246 if (__builtin_expect(interrupt_request, 0)) {
bellard68a79312003-06-30 13:12:32 +0000247#if defined(TARGET_I386)
248 /* if hardware interrupt pending, we execute it */
249 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000250 (env->eflags & IF_MASK) &&
251 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000252 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000253 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000254 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000255 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000256 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
257 }
bellardd05e66d2003-08-20 21:34:35 +0000258 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000259 /* ensure that no TB jump will be modified as
260 the program flow was changed */
261#ifdef __sparc__
262 tmp_T0 = 0;
263#else
264 T0 = 0;
265#endif
bellard68a79312003-06-30 13:12:32 +0000266 }
bellardce097762004-01-04 23:53:18 +0000267#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000268#if 0
269 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
270 cpu_ppc_reset(env);
271 }
272#endif
273 if (msr_ee != 0) {
bellardce097762004-01-04 23:53:18 +0000274 if ((interrupt_request & CPU_INTERRUPT_HARD)) {
bellard9fddaa02004-05-21 12:59:32 +0000275 /* Raise it */
276 env->exception_index = EXCP_EXTERNAL;
277 env->error_code = 0;
bellardce097762004-01-04 23:53:18 +0000278 do_interrupt(env);
279 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellard9fddaa02004-05-21 12:59:32 +0000280 } else if ((interrupt_request & CPU_INTERRUPT_TIMER)) {
281 /* Raise it */
282 env->exception_index = EXCP_DECR;
283 env->error_code = 0;
284 do_interrupt(env);
285 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
286 }
bellardce097762004-01-04 23:53:18 +0000287 }
bellarde95c8d52004-09-30 22:22:08 +0000288#elif defined(TARGET_SPARC)
289 if (interrupt_request & CPU_INTERRUPT_HARD) {
bellard68016c62005-02-07 23:12:27 +0000290 do_interrupt(env->interrupt_index, 0);
bellarde95c8d52004-09-30 22:22:08 +0000291 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
292 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
293 //do_interrupt(0, 0, 0, 0, 0);
294 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
295 }
bellard68a79312003-06-30 13:12:32 +0000296#endif
bellardbf3e8bf2004-02-16 21:58:54 +0000297 if (interrupt_request & CPU_INTERRUPT_EXITTB) {
298 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
299 /* ensure that no TB jump will be modified as
300 the program flow was changed */
301#ifdef __sparc__
302 tmp_T0 = 0;
303#else
304 T0 = 0;
305#endif
306 }
bellard68a79312003-06-30 13:12:32 +0000307 if (interrupt_request & CPU_INTERRUPT_EXIT) {
308 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
309 env->exception_index = EXCP_INTERRUPT;
310 cpu_loop_exit();
311 }
bellard3fb2ded2003-06-24 13:22:59 +0000312 }
313#ifdef DEBUG_EXEC
bellardc27004e2005-01-03 23:35:10 +0000314 if ((loglevel & CPU_LOG_EXEC)) {
bellard3fb2ded2003-06-24 13:22:59 +0000315#if defined(TARGET_I386)
316 /* restore flags in standard format */
317 env->regs[R_EAX] = EAX;
318 env->regs[R_EBX] = EBX;
319 env->regs[R_ECX] = ECX;
320 env->regs[R_EDX] = EDX;
321 env->regs[R_ESI] = ESI;
322 env->regs[R_EDI] = EDI;
323 env->regs[R_EBP] = EBP;
324 env->regs[R_ESP] = ESP;
325 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000326 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000327 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000328#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000329 env->cpsr = compute_cpsr();
bellard7fe48482004-10-09 18:08:01 +0000330 cpu_dump_state(env, logfile, fprintf, 0);
bellard99c475a2005-01-31 20:45:13 +0000331 env->cpsr &= ~CACHED_CPSR_BITS;
bellard93ac68b2003-09-30 20:57:29 +0000332#elif defined(TARGET_SPARC)
bellard7fe48482004-10-09 18:08:01 +0000333 cpu_dump_state (env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000334#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000335 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000336#else
337#error unsupported target CPU
338#endif
bellard3fb2ded2003-06-24 13:22:59 +0000339 }
bellard7d132992003-03-06 23:23:54 +0000340#endif
bellard3f337312003-08-20 23:02:09 +0000341 /* we record a subset of the CPU state. It will
342 always be the same before a given translated block
343 is executed. */
bellarde4533c72003-06-15 19:51:39 +0000344#if defined(TARGET_I386)
bellard2e255c62003-08-21 23:25:21 +0000345 flags = env->hflags;
bellard3f337312003-08-20 23:02:09 +0000346 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
bellard3fb2ded2003-06-24 13:22:59 +0000347 cs_base = env->segs[R_CS].base;
348 pc = cs_base + env->eip;
bellarde4533c72003-06-15 19:51:39 +0000349#elif defined(TARGET_ARM)
bellard99c475a2005-01-31 20:45:13 +0000350 flags = env->thumb;
bellard3fb2ded2003-06-24 13:22:59 +0000351 cs_base = 0;
bellardc27004e2005-01-03 23:35:10 +0000352 pc = env->regs[15];
bellard93ac68b2003-09-30 20:57:29 +0000353#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000354 flags = 0;
bellardc27004e2005-01-03 23:35:10 +0000355 cs_base = env->npc;
356 pc = env->pc;
bellard67867302003-11-23 17:05:30 +0000357#elif defined(TARGET_PPC)
358 flags = 0;
359 cs_base = 0;
bellardc27004e2005-01-03 23:35:10 +0000360 pc = env->nip;
bellarde4533c72003-06-15 19:51:39 +0000361#else
362#error unsupported CPU
363#endif
bellardc27004e2005-01-03 23:35:10 +0000364 tb = tb_find(&ptb, pc, cs_base,
bellard3fb2ded2003-06-24 13:22:59 +0000365 flags);
bellardd4e81642003-05-25 16:46:15 +0000366 if (!tb) {
bellard13768472004-01-04 17:43:01 +0000367 TranslationBlock **ptb1;
368 unsigned int h;
369 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
370
371
bellard3fb2ded2003-06-24 13:22:59 +0000372 spin_lock(&tb_lock);
bellard13768472004-01-04 17:43:01 +0000373
374 tb_invalidated_flag = 0;
bellard0d1a29f2004-10-12 22:01:28 +0000375
376 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
bellard13768472004-01-04 17:43:01 +0000377
378 /* find translated block using physical mappings */
bellardc27004e2005-01-03 23:35:10 +0000379 phys_pc = get_phys_addr_code(env, pc);
bellard13768472004-01-04 17:43:01 +0000380 phys_page1 = phys_pc & TARGET_PAGE_MASK;
381 phys_page2 = -1;
382 h = tb_phys_hash_func(phys_pc);
383 ptb1 = &tb_phys_hash[h];
384 for(;;) {
385 tb = *ptb1;
386 if (!tb)
387 goto not_found;
bellardc27004e2005-01-03 23:35:10 +0000388 if (tb->pc == pc &&
bellard13768472004-01-04 17:43:01 +0000389 tb->page_addr[0] == phys_page1 &&
bellardc27004e2005-01-03 23:35:10 +0000390 tb->cs_base == cs_base &&
bellard13768472004-01-04 17:43:01 +0000391 tb->flags == flags) {
392 /* check next page if needed */
bellardb516f852004-01-18 21:50:04 +0000393 if (tb->page_addr[1] != -1) {
bellardc27004e2005-01-03 23:35:10 +0000394 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellardb516f852004-01-18 21:50:04 +0000395 TARGET_PAGE_SIZE;
bellard13768472004-01-04 17:43:01 +0000396 phys_page2 = get_phys_addr_code(env, virt_page2);
397 if (tb->page_addr[1] == phys_page2)
398 goto found;
399 } else {
400 goto found;
401 }
402 }
403 ptb1 = &tb->phys_hash_next;
404 }
405 not_found:
bellard3fb2ded2003-06-24 13:22:59 +0000406 /* if no translated code available, then translate it now */
bellardc27004e2005-01-03 23:35:10 +0000407 tb = tb_alloc(pc);
bellard3fb2ded2003-06-24 13:22:59 +0000408 if (!tb) {
409 /* flush must be done */
bellardb453b702004-01-04 15:45:21 +0000410 tb_flush(env);
bellard3fb2ded2003-06-24 13:22:59 +0000411 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000412 tb = tb_alloc(pc);
bellard3fb2ded2003-06-24 13:22:59 +0000413 /* don't forget to invalidate previous TB info */
bellardc27004e2005-01-03 23:35:10 +0000414 ptb = &tb_hash[tb_hash_func(pc)];
bellard3fb2ded2003-06-24 13:22:59 +0000415 T0 = 0;
416 }
417 tc_ptr = code_gen_ptr;
418 tb->tc_ptr = tc_ptr;
bellardc27004e2005-01-03 23:35:10 +0000419 tb->cs_base = cs_base;
bellard3fb2ded2003-06-24 13:22:59 +0000420 tb->flags = flags;
bellardfacc68b2003-09-17 22:51:18 +0000421 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
bellard13768472004-01-04 17:43:01 +0000422 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
423
424 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000425 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellard13768472004-01-04 17:43:01 +0000426 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000427 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellard13768472004-01-04 17:43:01 +0000428 phys_page2 = get_phys_addr_code(env, virt_page2);
429 }
430 tb_link_phys(tb, phys_pc, phys_page2);
431
432 found:
bellard36bdbe52003-11-19 22:12:02 +0000433 if (tb_invalidated_flag) {
434 /* as some TB could have been invalidated because
435 of memory exceptions while generating the code, we
436 must recompute the hash index here */
bellardc27004e2005-01-03 23:35:10 +0000437 ptb = &tb_hash[tb_hash_func(pc)];
bellard36bdbe52003-11-19 22:12:02 +0000438 while (*ptb != NULL)
439 ptb = &(*ptb)->hash_next;
440 T0 = 0;
441 }
bellard13768472004-01-04 17:43:01 +0000442 /* we add the TB in the virtual pc hash table */
bellard3fb2ded2003-06-24 13:22:59 +0000443 *ptb = tb;
444 tb->hash_next = NULL;
445 tb_link(tb);
bellard3fb2ded2003-06-24 13:22:59 +0000446 spin_unlock(&tb_lock);
447 }
bellard9d27abd2003-05-10 13:13:54 +0000448#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000449 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000450 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
451 (long)tb->tc_ptr, tb->pc,
452 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000453 }
bellard9d27abd2003-05-10 13:13:54 +0000454#endif
bellard8c6939c2003-06-09 15:28:00 +0000455#ifdef __sparc__
bellard3fb2ded2003-06-24 13:22:59 +0000456 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000457#endif
bellardfacc68b2003-09-17 22:51:18 +0000458 /* see if we can patch the calling TB. */
bellardc27004e2005-01-03 23:35:10 +0000459 {
460 if (T0 != 0
bellardbf3e8bf2004-02-16 21:58:54 +0000461#if defined(TARGET_I386) && defined(USE_CODE_COPY)
462 && (tb->cflags & CF_CODE_COPY) ==
463 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
464#endif
465 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000466 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000467 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000468#if defined(USE_CODE_COPY)
469 /* propagates the FP use info */
470 ((TranslationBlock *)(T0 & ~3))->cflags |=
471 (tb->cflags & CF_FP_USED);
472#endif
bellard3fb2ded2003-06-24 13:22:59 +0000473 spin_unlock(&tb_lock);
474 }
bellardc27004e2005-01-03 23:35:10 +0000475 }
bellard3fb2ded2003-06-24 13:22:59 +0000476 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000477 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000478 /* execute the generated code */
479 gen_func = (void *)tc_ptr;
480#if defined(__sparc__)
481 __asm__ __volatile__("call %0\n\t"
482 "mov %%o7,%%i0"
483 : /* no outputs */
484 : "r" (gen_func)
485 : "i0", "i1", "i2", "i3", "i4", "i5");
486#elif defined(__arm__)
487 asm volatile ("mov pc, %0\n\t"
488 ".global exec_loop\n\t"
489 "exec_loop:\n\t"
490 : /* no outputs */
491 : "r" (gen_func)
492 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000493#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
494{
495 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000496 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
497 save_native_fp_state(env);
498 }
bellardbf3e8bf2004-02-16 21:58:54 +0000499 gen_func();
500 } else {
bellard97eb5b12004-02-25 23:19:55 +0000501 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
502 restore_native_fp_state(env);
503 }
bellardbf3e8bf2004-02-16 21:58:54 +0000504 /* we work with native eflags */
505 CC_SRC = cc_table[CC_OP].compute_all();
506 CC_OP = CC_OP_EFLAGS;
507 asm(".globl exec_loop\n"
508 "\n"
509 "debug1:\n"
510 " pushl %%ebp\n"
511 " fs movl %10, %9\n"
512 " fs movl %11, %%eax\n"
513 " andl $0x400, %%eax\n"
514 " fs orl %8, %%eax\n"
515 " pushl %%eax\n"
516 " popf\n"
517 " fs movl %%esp, %12\n"
518 " fs movl %0, %%eax\n"
519 " fs movl %1, %%ecx\n"
520 " fs movl %2, %%edx\n"
521 " fs movl %3, %%ebx\n"
522 " fs movl %4, %%esp\n"
523 " fs movl %5, %%ebp\n"
524 " fs movl %6, %%esi\n"
525 " fs movl %7, %%edi\n"
526 " fs jmp *%9\n"
527 "exec_loop:\n"
528 " fs movl %%esp, %4\n"
529 " fs movl %12, %%esp\n"
530 " fs movl %%eax, %0\n"
531 " fs movl %%ecx, %1\n"
532 " fs movl %%edx, %2\n"
533 " fs movl %%ebx, %3\n"
534 " fs movl %%ebp, %5\n"
535 " fs movl %%esi, %6\n"
536 " fs movl %%edi, %7\n"
537 " pushf\n"
538 " popl %%eax\n"
539 " movl %%eax, %%ecx\n"
540 " andl $0x400, %%ecx\n"
541 " shrl $9, %%ecx\n"
542 " andl $0x8d5, %%eax\n"
543 " fs movl %%eax, %8\n"
544 " movl $1, %%eax\n"
545 " subl %%ecx, %%eax\n"
546 " fs movl %%eax, %11\n"
547 " fs movl %9, %%ebx\n" /* get T0 value */
548 " popl %%ebp\n"
549 :
550 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
551 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
552 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
553 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
554 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
555 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
556 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
557 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
558 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
559 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
560 "a" (gen_func),
561 "m" (*(uint8_t *)offsetof(CPUState, df)),
562 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
563 : "%ecx", "%edx"
564 );
565 }
566}
bellard3fb2ded2003-06-24 13:22:59 +0000567#else
568 gen_func();
569#endif
bellard83479e72003-06-25 16:12:37 +0000570 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000571 /* reset soft MMU for next block (it can currently
572 only be set by a memory fault) */
573#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000574 if (env->hflags & HF_SOFTMMU_MASK) {
575 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000576 /* do not allow linking to another block */
577 T0 = 0;
578 }
579#endif
bellard3fb2ded2003-06-24 13:22:59 +0000580 }
581 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000582 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000583 }
bellard3fb2ded2003-06-24 13:22:59 +0000584 } /* for(;;) */
585
bellard7d132992003-03-06 23:23:54 +0000586
bellarde4533c72003-06-15 19:51:39 +0000587#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000588#if defined(USE_CODE_COPY)
589 if (env->native_fp_regs) {
590 save_native_fp_state(env);
591 }
592#endif
bellard9de5e442003-03-23 16:49:39 +0000593 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000594 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard9de5e442003-03-23 16:49:39 +0000595
bellard7d132992003-03-06 23:23:54 +0000596 /* restore global registers */
bellard04369ff2003-03-20 22:33:23 +0000597#ifdef reg_EAX
598 EAX = saved_EAX;
599#endif
600#ifdef reg_ECX
601 ECX = saved_ECX;
602#endif
603#ifdef reg_EDX
604 EDX = saved_EDX;
605#endif
606#ifdef reg_EBX
607 EBX = saved_EBX;
608#endif
609#ifdef reg_ESP
610 ESP = saved_ESP;
611#endif
612#ifdef reg_EBP
613 EBP = saved_EBP;
614#endif
615#ifdef reg_ESI
616 ESI = saved_ESI;
617#endif
618#ifdef reg_EDI
619 EDI = saved_EDI;
620#endif
bellarde4533c72003-06-15 19:51:39 +0000621#elif defined(TARGET_ARM)
bellard1b21b622003-07-09 17:16:27 +0000622 env->cpsr = compute_cpsr();
bellard93ac68b2003-09-30 20:57:29 +0000623#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000624#elif defined(TARGET_PPC)
bellarde4533c72003-06-15 19:51:39 +0000625#else
626#error unsupported target CPU
627#endif
bellard8c6939c2003-06-09 15:28:00 +0000628#ifdef __sparc__
629 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
630#endif
bellard7d132992003-03-06 23:23:54 +0000631 T0 = saved_T0;
632 T1 = saved_T1;
bellarde4533c72003-06-15 19:51:39 +0000633 T2 = saved_T2;
bellard7d132992003-03-06 23:23:54 +0000634 env = saved_env;
635 return ret;
636}
bellard6dbad632003-03-16 18:05:05 +0000637
bellardfbf9eeb2004-04-25 21:21:33 +0000638/* must only be called from the generated code as an exception can be
639 generated */
640void tb_invalidate_page_range(target_ulong start, target_ulong end)
641{
bellarddc5d0b32004-06-22 18:43:30 +0000642 /* XXX: cannot enable it yet because it yields to MMU exception
643 where NIP != read address on PowerPC */
644#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000645 target_ulong phys_addr;
646 phys_addr = get_phys_addr_code(env, start);
647 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000648#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000649}
650
bellard1a18c712003-10-30 01:07:51 +0000651#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000652
bellard6dbad632003-03-16 18:05:05 +0000653void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
654{
655 CPUX86State *saved_env;
656
657 saved_env = env;
658 env = s;
bellarda412ac52003-07-26 18:01:40 +0000659 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000660 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000661 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000662 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000663 } else {
bellardb453b702004-01-04 15:45:21 +0000664 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000665 }
bellard6dbad632003-03-16 18:05:05 +0000666 env = saved_env;
667}
bellard9de5e442003-03-23 16:49:39 +0000668
bellardd0a1ffc2003-05-29 20:04:28 +0000669void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
670{
671 CPUX86State *saved_env;
672
673 saved_env = env;
674 env = s;
675
bellardc27004e2005-01-03 23:35:10 +0000676 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000677
678 env = saved_env;
679}
680
681void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
682{
683 CPUX86State *saved_env;
684
685 saved_env = env;
686 env = s;
687
bellardc27004e2005-01-03 23:35:10 +0000688 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000689
690 env = saved_env;
691}
692
bellarde4533c72003-06-15 19:51:39 +0000693#endif /* TARGET_I386 */
694
bellard67b915a2004-03-31 23:37:16 +0000695#if !defined(CONFIG_SOFTMMU)
696
bellard3fb2ded2003-06-24 13:22:59 +0000697#if defined(TARGET_I386)
698
bellardb56dad12003-05-08 15:38:04 +0000699/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000700 the effective address of the memory exception. 'is_write' is 1 if a
701 write caused the exception and otherwise 0'. 'old_set' is the
702 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000703static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000704 int is_write, sigset_t *old_set,
705 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000706{
bellarda513fe12003-05-27 23:29:48 +0000707 TranslationBlock *tb;
708 int ret;
bellard68a79312003-06-30 13:12:32 +0000709
bellard83479e72003-06-25 16:12:37 +0000710 if (cpu_single_env)
711 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000712#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000713 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
714 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000715#endif
bellard25eb4482003-05-14 21:50:54 +0000716 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000717 if (is_write && page_unprotect(address, pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000718 return 1;
719 }
bellardfbf9eeb2004-04-25 21:21:33 +0000720
bellard3fb2ded2003-06-24 13:22:59 +0000721 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000722 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
723 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000724 if (ret < 0)
725 return 0; /* not an MMU fault */
726 if (ret == 0)
727 return 1; /* the MMU fault was handled without causing real CPU fault */
728 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000729 tb = tb_find_pc(pc);
730 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000731 /* the PC is inside the translated code. It means that we have
732 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000733 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000734 }
bellard4cbf74b2003-08-10 21:48:43 +0000735 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000736#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000737 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
738 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000739#endif
bellard4cbf74b2003-08-10 21:48:43 +0000740 /* we restore the process signal mask as the sigreturn should
741 do it (XXX: use sigsetjmp) */
742 sigprocmask(SIG_SETMASK, old_set, NULL);
743 raise_exception_err(EXCP0E_PAGE, env->error_code);
744 } else {
745 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000746 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000747 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000748 }
bellard3fb2ded2003-06-24 13:22:59 +0000749 /* never comes here */
750 return 1;
751}
752
bellarde4533c72003-06-15 19:51:39 +0000753#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000754static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000755 int is_write, sigset_t *old_set,
756 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000757{
bellard68016c62005-02-07 23:12:27 +0000758 TranslationBlock *tb;
759 int ret;
760
761 if (cpu_single_env)
762 env = cpu_single_env; /* XXX: find a correct solution for multithread */
763#if defined(DEBUG_SIGNAL)
764 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
765 pc, address, is_write, *(unsigned long *)old_set);
766#endif
bellard9f0777e2005-02-02 20:42:01 +0000767 /* XXX: locking issue */
768 if (is_write && page_unprotect(address, pc, puc)) {
769 return 1;
770 }
bellard68016c62005-02-07 23:12:27 +0000771 /* see if it is an MMU fault */
772 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
773 if (ret < 0)
774 return 0; /* not an MMU fault */
775 if (ret == 0)
776 return 1; /* the MMU fault was handled without causing real CPU fault */
777 /* now we have a real cpu fault */
778 tb = tb_find_pc(pc);
779 if (tb) {
780 /* the PC is inside the translated code. It means that we have
781 a virtual CPU fault */
782 cpu_restore_state(tb, env, pc, puc);
783 }
784 /* we restore the process signal mask as the sigreturn should
785 do it (XXX: use sigsetjmp) */
786 sigprocmask(SIG_SETMASK, old_set, NULL);
787 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000788}
bellard93ac68b2003-09-30 20:57:29 +0000789#elif defined(TARGET_SPARC)
790static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000791 int is_write, sigset_t *old_set,
792 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000793{
bellard68016c62005-02-07 23:12:27 +0000794 TranslationBlock *tb;
795 int ret;
796
797 if (cpu_single_env)
798 env = cpu_single_env; /* XXX: find a correct solution for multithread */
799#if defined(DEBUG_SIGNAL)
800 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
801 pc, address, is_write, *(unsigned long *)old_set);
802#endif
bellardb453b702004-01-04 15:45:21 +0000803 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000804 if (is_write && page_unprotect(address, pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000805 return 1;
806 }
bellard68016c62005-02-07 23:12:27 +0000807 /* see if it is an MMU fault */
808 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
809 if (ret < 0)
810 return 0; /* not an MMU fault */
811 if (ret == 0)
812 return 1; /* the MMU fault was handled without causing real CPU fault */
813 /* now we have a real cpu fault */
814 tb = tb_find_pc(pc);
815 if (tb) {
816 /* the PC is inside the translated code. It means that we have
817 a virtual CPU fault */
818 cpu_restore_state(tb, env, pc, puc);
819 }
820 /* we restore the process signal mask as the sigreturn should
821 do it (XXX: use sigsetjmp) */
822 sigprocmask(SIG_SETMASK, old_set, NULL);
823 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +0000824}
bellard67867302003-11-23 17:05:30 +0000825#elif defined (TARGET_PPC)
826static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000827 int is_write, sigset_t *old_set,
828 void *puc)
bellard67867302003-11-23 17:05:30 +0000829{
830 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000831 int ret;
bellard67867302003-11-23 17:05:30 +0000832
bellard67867302003-11-23 17:05:30 +0000833 if (cpu_single_env)
834 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000835#if defined(DEBUG_SIGNAL)
836 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
837 pc, address, is_write, *(unsigned long *)old_set);
838#endif
839 /* XXX: locking issue */
bellardfbf9eeb2004-04-25 21:21:33 +0000840 if (is_write && page_unprotect(address, pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000841 return 1;
842 }
843
bellardce097762004-01-04 23:53:18 +0000844 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000845 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000846 if (ret < 0)
847 return 0; /* not an MMU fault */
848 if (ret == 0)
849 return 1; /* the MMU fault was handled without causing real CPU fault */
850
bellard67867302003-11-23 17:05:30 +0000851 /* now we have a real cpu fault */
852 tb = tb_find_pc(pc);
853 if (tb) {
854 /* the PC is inside the translated code. It means that we have
855 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000856 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000857 }
bellardce097762004-01-04 23:53:18 +0000858 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000859#if 0
bellardce097762004-01-04 23:53:18 +0000860 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
861 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000862#endif
863 /* we restore the process signal mask as the sigreturn should
864 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000865 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000866 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000867 } else {
868 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000869 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000870 }
bellard67867302003-11-23 17:05:30 +0000871 /* never comes here */
872 return 1;
873}
bellarde4533c72003-06-15 19:51:39 +0000874#else
875#error unsupported target CPU
876#endif
bellard9de5e442003-03-23 16:49:39 +0000877
bellard2b413142003-05-14 23:01:10 +0000878#if defined(__i386__)
879
bellardbf3e8bf2004-02-16 21:58:54 +0000880#if defined(USE_CODE_COPY)
881static void cpu_send_trap(unsigned long pc, int trap,
882 struct ucontext *uc)
883{
884 TranslationBlock *tb;
885
886 if (cpu_single_env)
887 env = cpu_single_env; /* XXX: find a correct solution for multithread */
888 /* now we have a real cpu fault */
889 tb = tb_find_pc(pc);
890 if (tb) {
891 /* the PC is inside the translated code. It means that we have
892 a virtual CPU fault */
893 cpu_restore_state(tb, env, pc, uc);
894 }
895 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
896 raise_exception_err(trap, env->error_code);
897}
898#endif
899
bellarde4533c72003-06-15 19:51:39 +0000900int cpu_signal_handler(int host_signum, struct siginfo *info,
901 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000902{
bellard9de5e442003-03-23 16:49:39 +0000903 struct ucontext *uc = puc;
904 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000905 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000906
bellardd691f662003-03-24 21:58:34 +0000907#ifndef REG_EIP
908/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000909#define REG_EIP EIP
910#define REG_ERR ERR
911#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000912#endif
bellardfc2b4c42003-03-29 16:52:44 +0000913 pc = uc->uc_mcontext.gregs[REG_EIP];
bellardbf3e8bf2004-02-16 21:58:54 +0000914 trapno = uc->uc_mcontext.gregs[REG_TRAPNO];
915#if defined(TARGET_I386) && defined(USE_CODE_COPY)
916 if (trapno == 0x00 || trapno == 0x05) {
917 /* send division by zero or bound exception */
918 cpu_send_trap(pc, trapno, uc);
919 return 1;
920 } else
921#endif
922 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
923 trapno == 0xe ?
924 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
925 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +0000926}
927
bellardbc51c5c2004-03-17 23:46:04 +0000928#elif defined(__x86_64__)
929
930int cpu_signal_handler(int host_signum, struct siginfo *info,
931 void *puc)
932{
933 struct ucontext *uc = puc;
934 unsigned long pc;
935
936 pc = uc->uc_mcontext.gregs[REG_RIP];
937 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
938 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
939 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
940 &uc->uc_sigmask, puc);
941}
942
bellard83fb7ad2004-07-05 21:25:26 +0000943#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +0000944
bellard83fb7ad2004-07-05 21:25:26 +0000945/***********************************************************************
946 * signal context platform-specific definitions
947 * From Wine
948 */
949#ifdef linux
950/* All Registers access - only for local access */
951# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
952/* Gpr Registers access */
953# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
954# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
955# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
956# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
957# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
958# define LR_sig(context) REG_sig(link, context) /* Link register */
959# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
960/* Float Registers access */
961# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
962# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
963/* Exception Registers access */
964# define DAR_sig(context) REG_sig(dar, context)
965# define DSISR_sig(context) REG_sig(dsisr, context)
966# define TRAP_sig(context) REG_sig(trap, context)
967#endif /* linux */
968
969#ifdef __APPLE__
970# include <sys/ucontext.h>
971typedef struct ucontext SIGCONTEXT;
972/* All Registers access - only for local access */
973# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
974# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
975# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
976# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
977/* Gpr Registers access */
978# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
979# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
980# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
981# define CTR_sig(context) REG_sig(ctr, context)
982# define XER_sig(context) REG_sig(xer, context) /* Link register */
983# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
984# define CR_sig(context) REG_sig(cr, context) /* Condition register */
985/* Float Registers access */
986# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
987# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
988/* Exception Registers access */
989# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
990# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
991# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
992#endif /* __APPLE__ */
993
bellardd1d9f422004-07-14 17:20:55 +0000994int cpu_signal_handler(int host_signum, struct siginfo *info,
bellarde4533c72003-06-15 19:51:39 +0000995 void *puc)
bellard2b413142003-05-14 23:01:10 +0000996{
bellard25eb4482003-05-14 21:50:54 +0000997 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +0000998 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000999 int is_write;
1000
bellard83fb7ad2004-07-05 21:25:26 +00001001 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001002 is_write = 0;
1003#if 0
1004 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001005 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001006 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001007#else
bellard83fb7ad2004-07-05 21:25:26 +00001008 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001009 is_write = 1;
1010#endif
1011 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001012 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001013}
bellard2b413142003-05-14 23:01:10 +00001014
bellard2f87c602003-06-02 20:38:09 +00001015#elif defined(__alpha__)
1016
bellarde4533c72003-06-15 19:51:39 +00001017int cpu_signal_handler(int host_signum, struct siginfo *info,
bellard2f87c602003-06-02 20:38:09 +00001018 void *puc)
1019{
1020 struct ucontext *uc = puc;
1021 uint32_t *pc = uc->uc_mcontext.sc_pc;
1022 uint32_t insn = *pc;
1023 int is_write = 0;
1024
bellard8c6939c2003-06-09 15:28:00 +00001025 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001026 switch (insn >> 26) {
1027 case 0x0d: // stw
1028 case 0x0e: // stb
1029 case 0x0f: // stq_u
1030 case 0x24: // stf
1031 case 0x25: // stg
1032 case 0x26: // sts
1033 case 0x27: // stt
1034 case 0x2c: // stl
1035 case 0x2d: // stq
1036 case 0x2e: // stl_c
1037 case 0x2f: // stq_c
1038 is_write = 1;
1039 }
1040
1041 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001042 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001043}
bellard8c6939c2003-06-09 15:28:00 +00001044#elif defined(__sparc__)
1045
bellarde4533c72003-06-15 19:51:39 +00001046int cpu_signal_handler(int host_signum, struct siginfo *info,
1047 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001048{
1049 uint32_t *regs = (uint32_t *)(info + 1);
1050 void *sigmask = (regs + 20);
1051 unsigned long pc;
1052 int is_write;
1053 uint32_t insn;
1054
1055 /* XXX: is there a standard glibc define ? */
1056 pc = regs[1];
1057 /* XXX: need kernel patch to get write flag faster */
1058 is_write = 0;
1059 insn = *(uint32_t *)pc;
1060 if ((insn >> 30) == 3) {
1061 switch((insn >> 19) & 0x3f) {
1062 case 0x05: // stb
1063 case 0x06: // sth
1064 case 0x04: // st
1065 case 0x07: // std
1066 case 0x24: // stf
1067 case 0x27: // stdf
1068 case 0x25: // stfsr
1069 is_write = 1;
1070 break;
1071 }
1072 }
1073 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001074 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001075}
1076
1077#elif defined(__arm__)
1078
bellarde4533c72003-06-15 19:51:39 +00001079int cpu_signal_handler(int host_signum, struct siginfo *info,
1080 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001081{
1082 struct ucontext *uc = puc;
1083 unsigned long pc;
1084 int is_write;
1085
1086 pc = uc->uc_mcontext.gregs[R15];
1087 /* XXX: compute is_write */
1088 is_write = 0;
1089 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1090 is_write,
1091 &uc->uc_sigmask);
1092}
1093
bellard38e584a2003-08-10 22:14:22 +00001094#elif defined(__mc68000)
1095
1096int cpu_signal_handler(int host_signum, struct siginfo *info,
1097 void *puc)
1098{
1099 struct ucontext *uc = puc;
1100 unsigned long pc;
1101 int is_write;
1102
1103 pc = uc->uc_mcontext.gregs[16];
1104 /* XXX: compute is_write */
1105 is_write = 0;
1106 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1107 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001108 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001109}
1110
bellard2b413142003-05-14 23:01:10 +00001111#else
1112
bellard3fb2ded2003-06-24 13:22:59 +00001113#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001114
1115#endif
bellard67b915a2004-03-31 23:37:16 +00001116
1117#endif /* !defined(CONFIG_SOFTMMU) */