blob: fd15e879b66768997373b3d7e2c959b0405a65f2 [file] [log] [blame]
stepan5c3f1382007-02-06 19:47:50 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan5c3f1382007-02-06 19:47:50 +00003 *
uwe555dd972007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
stepan5c3f1382007-02-06 19:47:50 +00007 *
uweb25f1ea2007-08-29 17:52:32 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
stepan5c3f1382007-02-06 19:47:50 +000012 *
uweb25f1ea2007-08-29 17:52:32 +000013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
stepan5c3f1382007-02-06 19:47:50 +000017 *
uweb25f1ea2007-08-29 17:52:32 +000018 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan5c3f1382007-02-06 19:47:50 +000021 */
22
rminnich8d3ff912003-10-25 17:01:29 +000023#ifndef __FLASH_H__
24#define __FLASH_H__ 1
25
stepan5c3f1382007-02-06 19:47:50 +000026#if defined(__GLIBC__)
rminnich8d3ff912003-10-25 17:01:29 +000027#include <sys/io.h>
stepan5c3f1382007-02-06 19:47:50 +000028#endif
rminnich8d3ff912003-10-25 17:01:29 +000029#include <unistd.h>
ollie6a600992005-11-26 21:55:36 +000030#include <stdint.h>
uwe4529d202007-08-23 13:34:59 +000031#include <stdio.h>
uwe6934c4a2009-05-14 18:57:26 +000032#include <pci/pci.h>
rminnich8d3ff912003-10-25 17:01:29 +000033
hailfinger6f84e472009-05-01 16:34:32 +000034/* for iopl and outb under Solaris */
35#if defined (__sun) && (defined(__i386) || defined(__amd64))
36#include <strings.h>
37#include <sys/sysi86.h>
38#include <sys/psw.h>
39#include <asm/sunddi.h>
40#endif
41
stuge96960832009-01-26 01:23:31 +000042#if (defined(__MACH__) && defined(__APPLE__))
43#define __DARWIN__
44#endif
45
hailfinger0ddb3eb2009-04-28 12:56:04 +000046#if defined(__FreeBSD__) || defined(__DragonFly__)
hailfingere1f062f2008-05-22 13:22:45 +000047 #include <machine/cpufunc.h>
48 #define off64_t off_t
49 #define lseek64 lseek
50 #define OUTB(x, y) do { u_int tmp = (y); outb(tmp, (x)); } while (0)
51 #define OUTW(x, y) do { u_int tmp = (y); outw(tmp, (x)); } while (0)
52 #define OUTL(x, y) do { u_int tmp = (y); outl(tmp, (x)); } while (0)
53 #define INB(x) __extension__ ({ u_int tmp = (x); inb(tmp); })
54 #define INW(x) __extension__ ({ u_int tmp = (x); inw(tmp); })
55 #define INL(x) __extension__ ({ u_int tmp = (x); inl(tmp); })
56#else
stuge96960832009-01-26 01:23:31 +000057#if defined(__DARWIN__)
58 #include <DirectIO/darwinio.h>
59 #define off64_t off_t
60 #define lseek64 lseek
61#endif
hailfinger6f84e472009-05-01 16:34:32 +000062#if defined (__sun) && (defined(__i386) || defined(__amd64))
63 /* Note different order for outb */
64 #define OUTB(x,y) outb(y, x)
65 #define OUTW(x,y) outw(y, x)
66 #define OUTL(x,y) outl(y, x)
67 #define INB inb
68 #define INW inw
69 #define INL inl
70#else
hailfingere1f062f2008-05-22 13:22:45 +000071 #define OUTB outb
72 #define OUTW outw
73 #define OUTL outl
74 #define INB inb
75 #define INW inw
76 #define INL inl
77#endif
hailfinger6f84e472009-05-01 16:34:32 +000078#endif
hailfingere1f062f2008-05-22 13:22:45 +000079
hailfinger82719632009-05-16 21:22:56 +000080typedef unsigned long chipaddr;
81
hailfingerabe249e2009-05-08 17:43:22 +000082extern int programmer;
hailfingera9df33c2009-05-09 00:54:55 +000083#define PROGRAMMER_INTERNAL 0x00
84#define PROGRAMMER_DUMMY 0x01
uwe0f5a3a22009-05-13 11:36:06 +000085#define PROGRAMMER_NIC3COM 0x02
ruikda922a12009-05-17 19:39:27 +000086#define PROGRAMMER_SATASII 0x03
hailfingerabe249e2009-05-08 17:43:22 +000087
88struct programmer_entry {
89 const char *vendor;
90 const char *name;
91
92 int (*init) (void);
93 int (*shutdown) (void);
94
uwe4e204a22009-05-28 15:07:42 +000095 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
96 size_t len);
hailfinger11ae3c42009-05-11 14:13:25 +000097 void (*unmap_flash_region) (void *virt_addr, size_t len);
98
hailfinger82719632009-05-16 21:22:56 +000099 void (*chip_writeb) (uint8_t val, chipaddr addr);
100 void (*chip_writew) (uint16_t val, chipaddr addr);
101 void (*chip_writel) (uint32_t val, chipaddr addr);
102 uint8_t (*chip_readb) (const chipaddr addr);
103 uint16_t (*chip_readw) (const chipaddr addr);
104 uint32_t (*chip_readl) (const chipaddr addr);
hailfingerabe249e2009-05-08 17:43:22 +0000105};
106
107extern const struct programmer_entry programmer_table[];
108
uweabe92a52009-05-16 22:36:00 +0000109int programmer_init(void);
110int programmer_shutdown(void);
111void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
112 size_t len);
113void programmer_unmap_flash_region(void *virt_addr, size_t len);
114void chip_writeb(uint8_t val, chipaddr addr);
115void chip_writew(uint16_t val, chipaddr addr);
116void chip_writel(uint32_t val, chipaddr addr);
117uint8_t chip_readb(const chipaddr addr);
118uint16_t chip_readw(const chipaddr addr);
119uint32_t chip_readl(const chipaddr addr);
hailfingerba3761a2009-03-05 19:24:22 +0000120
uwe16f99092008-03-12 11:54:51 +0000121#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
122
rminnich8d3ff912003-10-25 17:01:29 +0000123struct flashchip {
uwedfcd15f2008-03-14 23:55:58 +0000124 const char *vendor;
uwe6ed6d952007-12-04 21:49:06 +0000125 const char *name;
uwefa98ca12008-10-18 21:14:13 +0000126 /*
127 * With 32bit manufacture_id and model_id we can cover IDs up to
hailfinger428f2012007-12-31 01:49:00 +0000128 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
129 * Identification code.
130 */
131 uint32_t manufacture_id;
132 uint32_t model_id;
rminnich8d3ff912003-10-25 17:01:29 +0000133
rminnich8d3ff912003-10-25 17:01:29 +0000134 int total_size;
135 int page_size;
136
uwefa98ca12008-10-18 21:14:13 +0000137 /*
138 * Indicate if flashrom has been tested with this flash chip and if
stuge9cd64bd2008-05-03 04:34:37 +0000139 * everything worked correctly.
140 */
141 uint32_t tested;
142
uwe8e1a2ba2007-04-01 19:44:21 +0000143 int (*probe) (struct flashchip *flash);
144 int (*erase) (struct flashchip *flash);
145 int (*write) (struct flashchip *flash, uint8_t *buf);
146 int (*read) (struct flashchip *flash, uint8_t *buf);
rminnich8d3ff912003-10-25 17:01:29 +0000147
uwe6ed6d952007-12-04 21:49:06 +0000148 /* Some flash devices have an additional register space. */
hailfinger82719632009-05-16 21:22:56 +0000149 chipaddr virtual_memory;
150 chipaddr virtual_registers;
rminnich8d3ff912003-10-25 17:01:29 +0000151};
152
stuge9cd64bd2008-05-03 04:34:37 +0000153#define TEST_UNTESTED 0
154
uwe4e204a22009-05-28 15:07:42 +0000155#define TEST_OK_PROBE (1 << 0)
156#define TEST_OK_READ (1 << 1)
157#define TEST_OK_ERASE (1 << 2)
158#define TEST_OK_WRITE (1 << 3)
159#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
160#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
161#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000162#define TEST_OK_MASK 0x0f
163
uwe4e204a22009-05-28 15:07:42 +0000164#define TEST_BAD_PROBE (1 << 4)
165#define TEST_BAD_READ (1 << 5)
166#define TEST_BAD_ERASE (1 << 6)
167#define TEST_BAD_WRITE (1 << 7)
168#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000169#define TEST_BAD_MASK 0xf0
170
ollie6a600992005-11-26 21:55:36 +0000171extern struct flashchip flashchips[];
172
uwe5f612c82009-05-16 23:42:17 +0000173struct penable {
174 uint16_t vendor_id;
175 uint16_t device_id;
176 int status;
177 const char *vendor_name;
178 const char *device_name;
179 int (*doit) (struct pci_dev *dev, const char *name);
180};
181
182extern const struct penable chipset_enables[];
183
184struct board_pciid_enable {
185 /* Any device, but make it sensible, like the ISA bridge. */
186 uint16_t first_vendor;
187 uint16_t first_device;
188 uint16_t first_card_vendor;
189 uint16_t first_card_device;
190
191 /* Any device, but make it sensible, like
192 * the host bridge. May be NULL.
193 */
194 uint16_t second_vendor;
195 uint16_t second_device;
196 uint16_t second_card_vendor;
197 uint16_t second_card_device;
198
199 /* The vendor / part name from the coreboot table. */
200 const char *lb_vendor;
201 const char *lb_part;
202
203 const char *vendor_name;
204 const char *board_name;
205
206 int (*enable) (const char *name);
207};
208
209extern struct board_pciid_enable board_pciid_enables[];
210
211struct board_info {
212 const char *vendor;
213 const char *name;
214};
215
216extern const struct board_info boards_ok[];
217extern const struct board_info boards_bad[];
218
uwe6ed6d952007-12-04 21:49:06 +0000219/*
220 * Please keep this list sorted alphabetically by manufacturer. The first
uwee2308702007-04-01 20:00:32 +0000221 * entry of each section should be the manufacturer ID, followed by the
222 * list of devices from that manufacturer (sorted by device IDs).
uwe6ed6d952007-12-04 21:49:06 +0000223 *
hailfingerc5036f22008-01-04 16:22:09 +0000224 * All LPC/FWH parts (parallel flash) have 8-bit device IDs if there is no
225 * continuation code.
hailfinger6aaf46a2008-11-28 23:45:27 +0000226 * SPI parts have 16-bit device IDs if they support RDID.
uwee2308702007-04-01 20:00:32 +0000227 */
228
hailfingerc5036f22008-01-04 16:22:09 +0000229#define GENERIC_DEVICE_ID 0xffff /* Only match the vendor ID */
230
hailfingera0d2a082007-12-31 01:18:26 +0000231#define ALLIANCE_ID 0x52 /* Alliance Semiconductor */
hailfinger1d1810d2007-10-22 20:36:16 +0000232
uwee2308702007-04-01 20:00:32 +0000233#define AMD_ID 0x01 /* AMD */
uwe398abe52008-10-07 12:21:12 +0000234#define AM_29F002BT 0xB0
235#define AM_29F002BB 0x34
uwe8e1a2ba2007-04-01 19:44:21 +0000236#define AM_29F040B 0xA4
stuge590c73f2007-10-25 04:11:11 +0000237#define AM_29LV040B 0x4F
uwe8e1a2ba2007-04-01 19:44:21 +0000238#define AM_29F016D 0xAD
rminnich8d3ff912003-10-25 17:01:29 +0000239
hailfingera0d2a082007-12-31 01:18:26 +0000240#define AMIC_ID 0x7F37 /* AMIC */
hailfingeredc55dd2008-05-12 14:25:31 +0000241#define AMIC_ID_NOPREFIX 0x37 /* AMIC */
hailfinger323df662008-05-22 13:42:23 +0000242#define AMIC_A25L40P 0x2013
hailfingerc0fd5422008-07-06 23:04:01 +0000243#define AMIC_A29002B 0x0d
244#define AMIC_A29002T 0x8c
245#define AMIC_A29040B 0x86
stugee62e9fd2008-06-18 13:36:34 +0000246#define AMIC_A49LF040A 0x9d
hailfinger1d1810d2007-10-22 20:36:16 +0000247
hailfinger33f96042009-05-06 21:54:22 +0000248/* This chip vendor/device ID is probably a misinterpreted LHA header. */
hailfingera0d2a082007-12-31 01:18:26 +0000249#define ASD_ID 0x25 /* ASD, not listed in JEP106W */
uwe8e1a2ba2007-04-01 19:44:21 +0000250#define ASD_AE49F2008 0x52
stepan8fdc8122006-11-21 23:51:08 +0000251
uwee2308702007-04-01 20:00:32 +0000252#define ATMEL_ID 0x1F /* Atmel */
hailfingerb0a6c892008-05-14 04:27:02 +0000253#define AT_25DF021 0x4300
254#define AT_25DF041A 0x4401
255#define AT_25DF081 0x4502
256#define AT_25DF161 0x4602
257#define AT_25DF321 0x4700 /* also 26DF321 */
258#define AT_25DF321A 0x4701
259#define AT_25DF641 0x4800
hailfinger222ed8c2008-11-15 13:55:43 +0000260#define AT_25F512A 0x65 /* Needs special RDID. AT25F512A_RDID 15 1d */
261#define AT_25F512B 0x6500
262#define AT_25FS010 0x6601
263#define AT_25FS040 0x6604
hailfingerb0a6c892008-05-14 04:27:02 +0000264#define AT_26DF041 0x4400
265#define AT_26DF081 0x4500 /* guessed, no datasheet available */
266#define AT_26DF081A 0x4501
267#define AT_26DF161 0x4600
268#define AT_26DF161A 0x4601
hailfinger222ed8c2008-11-15 13:55:43 +0000269#define AT_26DF321 0x4700 /* also 25DF321 */
270#define AT_26F004 0x0400
uwee2308702007-04-01 20:00:32 +0000271#define AT_29C040A 0xA4
uweb3a82ef2009-05-16 21:39:19 +0000272#define AT_29C010A 0xD5
stugeb7fda652007-04-28 02:22:59 +0000273#define AT_29C020 0xDA
hailfinger222ed8c2008-11-15 13:55:43 +0000274#define AT_45BR3214B /* No ID available */
275#define AT_45CS1282 0x2920
276#define AT_45D011 /* No ID available */
277#define AT_45D021A /* No ID available */
278#define AT_45D041A /* No ID available */
279#define AT_45D081A /* No ID available */
280#define AT_45D161 /* No ID available */
281#define AT_45DB011 /* No ID available */
282#define AT_45DB011B /* No ID available */
283#define AT_45DB011D 0x2200
284#define AT_45DB021A /* No ID available */
285#define AT_45DB021B /* No ID available */
286#define AT_45DB021D 0x2300
287#define AT_45DB041A /* No ID available */
288#define AT_45DB041D 0x2400
289#define AT_45DB081A /* No ID available */
290#define AT_45DB081D 0x2500
291#define AT_45DB161 /* No ID available */
292#define AT_45DB161B /* No ID available */
293#define AT_45DB161D 0x2600
294#define AT_45DB321 /* No ID available */
295#define AT_45DB321B /* No ID available */
296#define AT_45DB321C 0x2700
297#define AT_45DB321D 0x2701 /* Buggy data sheet */
298#define AT_45DB642 /* No ID available */
299#define AT_45DB642D 0x2800
uwe0f5a3a22009-05-13 11:36:06 +0000300#define AT_49BV512 0x03
hailfinger809ad7e2007-12-10 16:57:59 +0000301#define AT_49F002N 0x07 /* for AT49F002(N) */
302#define AT_49F002NT 0x08 /* for AT49F002(N)T */
rminnich8d3ff912003-10-25 17:01:29 +0000303
hailfinger1d1810d2007-10-22 20:36:16 +0000304#define CATALYST_ID 0x31 /* Catalyst */
305
uwefa98ca12008-10-18 21:14:13 +0000306#define EMST_ID 0x8C /* EMST / EFST Elite Flash Storage */
hailfinger1d1810d2007-10-22 20:36:16 +0000307#define EMST_F49B002UA 0x00
308
uwe6ed6d952007-12-04 21:49:06 +0000309/*
310 * EN25 chips are SPI, first byte of device ID is memory type,
311 * second byte of device ID is log(bitsize)-9.
hailfinger428f2012007-12-31 01:49:00 +0000312 * Vendor and device ID of EN29 series are both prefixed with 0x7F, which
313 * is the continuation code for IDs in bank 2.
314 * Vendor ID of EN25 series is NOT prefixed with 0x7F, this results in
315 * a collision with Mitsubishi. Mitsubishi once manufactured flash chips.
316 * Let's hope they are not manufacturing SPI flash chips as well.
uwe6ed6d952007-12-04 21:49:06 +0000317 */
hailfinger428f2012007-12-31 01:49:00 +0000318#define EON_ID 0x7F1C /* EON Silicon Devices */
319#define EON_ID_NOPREFIX 0x1C /* EON, missing 0x7F prefix */
ward11844452007-10-02 15:49:25 +0000320#define EN_25B05 0x2010 /* 2^19 kbit or 2^16 kByte */
321#define EN_25B10 0x2011
322#define EN_25B20 0x2012
323#define EN_25B40 0x2013
324#define EN_25B80 0x2014
325#define EN_25B16 0x2015
326#define EN_25B32 0x2016
hailfinger428f2012007-12-31 01:49:00 +0000327#define EN_29F512 0x7F21
328#define EN_29F010 0x7F20
329#define EN_29F040A 0x7F04
330#define EN_29LV010 0x7F6E
331#define EN_29LV040A 0x7F4F /* EN_29LV040(A) */
hailfinger1b0fd502007-12-31 14:05:08 +0000332#define EN_29F002T 0x7F92
333#define EN_29F002B 0x7F97
ward11844452007-10-02 15:49:25 +0000334
hailfinger1d1810d2007-10-22 20:36:16 +0000335#define FUJITSU_ID 0x04 /* Fujitsu */
hailfinger5a4202e2008-11-04 12:11:12 +0000336#define MBM29F400BC 0xAB
337#define MBM29F400TC 0x23
338#define MBM29F004BC 0x7B
339#define MBM29F004TC 0x77
hailfinger1d1810d2007-10-22 20:36:16 +0000340
341#define HYUNDAI_ID 0xAD /* Hyundai */
342
hailfingera0d2a082007-12-31 01:18:26 +0000343#define IMT_ID 0x7F1F /* Integrated Memory Technologies */
344#define IM_29F004B 0xAE
345#define IM_29F004T 0xAF
hailfinger1d1810d2007-10-22 20:36:16 +0000346
347#define INTEL_ID 0x89 /* Intel */
hailfingerd4d97b92009-05-29 12:55:31 +0000348#define P28F001BXT 0x94 /* 28F001BX-T */
349#define P28F001BXB 0x95 /* 28F001BX-B */
hailfinger1d1810d2007-10-22 20:36:16 +0000350
hailfingera0d2a082007-12-31 01:18:26 +0000351#define ISSI_ID 0xD5 /* ISSI Integrated Silicon Solutions */
hailfinger1d1810d2007-10-22 20:36:16 +0000352
uwe6ed6d952007-12-04 21:49:06 +0000353/*
354 * MX25 chips are SPI, first byte of device ID is memory type,
355 * second byte of device ID is log(bitsize)-9.
hailfinger82893122008-05-15 03:19:49 +0000356 * Generalplus SPI chips seem to be compatible with Macronix
357 * and use the same set of IDs.
uwe6ed6d952007-12-04 21:49:06 +0000358 */
uwee2308702007-04-01 20:00:32 +0000359#define MX_ID 0xC2 /* Macronix (MX) */
ward11844452007-10-02 15:49:25 +0000360#define MX_25L512 0x2010 /* 2^19 kbit or 2^16 kByte */
361#define MX_25L1005 0x2011
362#define MX_25L2005 0x2012
363#define MX_25L4005 0x2013 /* MX25L4005{,A} */
364#define MX_25L8005 0x2014
365#define MX_25L1605 0x2015 /* MX25L1605{,A,D} */
366#define MX_25L3205 0x2016 /* MX25L3205{,A} */
367#define MX_25L6405 0x2017 /* MX25L3205{,D} */
stuged8f34912009-04-21 01:47:16 +0000368#define MX_25L12805 0x2018 /* MX25L12805 */
ward11844452007-10-02 15:49:25 +0000369#define MX_25L1635D 0x2415
stuge38d77d22009-04-23 22:51:56 +0000370#define MX_25L3235D 0x5E16 /* MX25L3225D/MX25L3235D/MX25L3237D */
hailfinger5a4202e2008-11-04 12:11:12 +0000371#define MX_29F002B 0x34
372#define MX_29F002T 0xB0
hailfinger033cdf02008-12-10 10:32:05 +0000373#define MX_29LV002CB 0x5A
374#define MX_29LV002CT 0x59
375#define MX_29LV004CB 0xB6
376#define MX_29LV004CT 0xB5
377#define MX_29LV008CB 0x37
378#define MX_29LV008CT 0x3E
379#define MX_29F040C 0xA4
380#define MX_29F200CB 0x57
381#define MX_29F200CT 0x51
382#define MX_29F400CB 0xAB
383#define MX_29F400CT 0x23
384#define MX_29LV040C 0x4F
385#define MX_29LV128DB 0x7A
386#define MX_29LV128DT 0x7E
387#define MX_29LV160DB 0x49 /* Same as MX29LV161DB/MX29LV160CB */
388#define MX_29LV160DT 0xC4 /* Same as MX29LV161DT/MX29LV160CT */
389#define MX_29LV320DB 0xA8 /* Same as MX29LV321DB */
390#define MX_29LV320DT 0xA7 /* Same as MX29LV321DT */
391#define MX_29LV400CB 0xBA
392#define MX_29LV400CT 0xB9
393#define MX_29LV800CB 0x5B
394#define MX_29LV800CT 0xDA
395#define MX_29LV640DB 0xCB /* Same as MX29LV640EB */
396#define MX_29LV640DT 0xC9 /* Same as MX29LV640ET */
397#define MX_29SL402CB 0xF1
398#define MX_29SL402CT 0x70
399#define MX_29SL800CB 0x6B /* Same as MX29SL802CB */
400#define MX_29SL800CT 0xEA /* Same as MX29SL802CT */
rminnich8d3ff912003-10-25 17:01:29 +0000401
uwefa98ca12008-10-18 21:14:13 +0000402/*
403 * Programmable Micro Corp is listed in JEP106W in bank 2, so it should
404 * have a 0x7F continuation code prefix.
hailfingera0d2a082007-12-31 01:18:26 +0000405 */
hailfinger492e3172008-02-06 22:07:58 +0000406#define PMC_ID 0x7F9D /* PMC */
407#define PMC_ID_NOPREFIX 0x9D /* PMC, missing 0x7F prefix */
408#define PMC_25LV512 0x7B
409#define PMC_25LV010 0x7C
410#define PMC_25LV020 0x7D
411#define PMC_25LV040 0x7E
412#define PMC_25LV080B 0x13
413#define PMC_25LV016B 0x14
414#define PMC_39LV512 0x1B
415#define PMC_39F010 0x1C /* also Pm39LV010 */
416#define PMC_39LV020 0x3D
417#define PMC_39LV040 0x3E
418#define PMC_39F020 0x4D
419#define PMC_39F040 0x4E
hailfinger1d1810d2007-10-22 20:36:16 +0000420#define PMC_49FL002 0x6D
421#define PMC_49FL004 0x6E
422
uwee2308702007-04-01 20:00:32 +0000423#define SHARP_ID 0xB0 /* Sharp */
uwe8e1a2ba2007-04-01 19:44:21 +0000424#define SHARP_LHF00L04 0xCF
rminnich5f8fd452006-02-23 17:16:44 +0000425
uwe6ed6d952007-12-04 21:49:06 +0000426/*
hailfinger40bc3692008-01-25 01:52:45 +0000427 * Spansion was previously a joint venture of AMD and Fujitsu.
428 * S25 chips are SPI. The first device ID byte is memory type and
429 * the second device ID byte is memory capacity.
430 */
431#define SPANSION_ID 0x01 /* Spansion */
432#define SPANSION_S25FL016A 0x0214
433
434/*
uwe6ed6d952007-12-04 21:49:06 +0000435 * SST25 chips are SPI, first byte of device ID is memory type, second
436 * byte of device ID is related to log(bitsize) at least for some chips.
437 */
uwee2308702007-04-01 20:00:32 +0000438#define SST_ID 0xBF /* SST */
hailfinger1b24dbb2007-10-22 16:15:28 +0000439#define SST_25WF512 0x2501
440#define SST_25WF010 0x2502
441#define SST_25WF020 0x2503
442#define SST_25WF040 0x2504
hailfingera6f9c632008-12-04 00:58:10 +0000443#define SST_25VF512A_REMS 0x48 /* REMS or RES opcode */
444#define SST_25VF010_REMS 0x49 /* REMS or RES opcode */
445#define SST_25VF020_REMS 0x43 /* REMS or RES opcode */
446#define SST_25VF040_REMS 0x44 /* REMS or RES opcode */
447#define SST_25VF040B 0x258D
448#define SST_25VF040B_REMS 0x8D /* REMS or RES opcode */
449#define SST_25VF080_REMS 0x80 /* REMS or RES opcode */
450#define SST_25VF080B 0x258E
451#define SST_25VF080B_REMS 0x8E /* REMS or RES opcode */
hailfinger1b24dbb2007-10-22 16:15:28 +0000452#define SST_25VF016B 0x2541
453#define SST_25VF032B 0x254A
hailfingera6f9c632008-12-04 00:58:10 +0000454#define SST_25VF032B_REMS 0x4A /* REMS or RES opcode */
455#define SST_26VF016 0x2601
456#define SST_26VF032 0x2602
hailfinger33de1e62008-05-15 03:24:43 +0000457#define SST_27SF512 0xA4
458#define SST_27SF010 0xA5
459#define SST_27SF020 0xA6
460#define SST_27VF010 0xA9
461#define SST_27VF020 0xAA
uwee2308702007-04-01 20:00:32 +0000462#define SST_28SF040 0x04
hailfinger33de1e62008-05-15 03:24:43 +0000463#define SST_29EE512 0x5D
464#define SST_29EE010 0x07
465#define SST_29LE010 0x08 /* also SST29VE010 */
466#define SST_29EE020A 0x10
467#define SST_29LE020 0x12 /* also SST29VE020 */
468#define SST_29SF020 0x24
469#define SST_29VF020 0x25
470#define SST_29SF040 0x13
471#define SST_29VF040 0x14
uwee2308702007-04-01 20:00:32 +0000472#define SST_39SF010 0xB5
473#define SST_39SF020 0xB6
474#define SST_39SF040 0xB7
hailfingeredc55dd2008-05-12 14:25:31 +0000475#define SST_39VF512 0xD4
476#define SST_39VF010 0xD5
uwee2308702007-04-01 20:00:32 +0000477#define SST_39VF020 0xD6
hailfingeredc55dd2008-05-12 14:25:31 +0000478#define SST_39VF040 0xD7
uwee2308702007-04-01 20:00:32 +0000479#define SST_49LF040B 0x50
480#define SST_49LF040 0x51
uwebf4a9a92009-01-07 12:35:09 +0000481#define SST_49LF020 0x61
uwee2308702007-04-01 20:00:32 +0000482#define SST_49LF020A 0x52
483#define SST_49LF080A 0x5B
484#define SST_49LF002A 0x57
485#define SST_49LF003A 0x1B
486#define SST_49LF004A 0x60
487#define SST_49LF008A 0x5A
488#define SST_49LF004C 0x54
489#define SST_49LF008C 0x59
490#define SST_49LF016C 0x5C
491#define SST_49LF160C 0x4C
rminnich8d3ff912003-10-25 17:01:29 +0000492
hailfingera9698562007-12-16 21:15:27 +0000493/*
494 * ST25P chips are SPI, first byte of device ID is memory type, second
495 * byte of device ID is related to log(bitsize) at least for some chips.
496 */
hailfingera0d2a082007-12-31 01:18:26 +0000497#define ST_ID 0x20 /* ST / SGS/Thomson */
hailfingere572d0e2007-12-17 22:22:40 +0000498#define ST_M25P05A 0x2010
499#define ST_M25P10A 0x2011
500#define ST_M25P20 0x2012
501#define ST_M25P40 0x2013
hailfinger82893122008-05-15 03:19:49 +0000502#define ST_M25P40_RES 0x12
hailfingera9698562007-12-16 21:15:27 +0000503#define ST_M25P80 0x2014
hailfingere572d0e2007-12-17 22:22:40 +0000504#define ST_M25P16 0x2015
505#define ST_M25P32 0x2016
506#define ST_M25P64 0x2017
507#define ST_M25P128 0x2018
uwe7657c702007-07-25 17:55:45 +0000508#define ST_M50FLW040A 0x08
509#define ST_M50FLW040B 0x28
510#define ST_M50FLW080A 0x80
511#define ST_M50FLW080B 0x81
hailfinger8d93f932008-11-02 14:25:11 +0000512#define ST_M50FW002 0x29
uwe497bbe12007-07-24 18:18:05 +0000513#define ST_M50FW040 0x2C
uwe7657c702007-07-25 17:55:45 +0000514#define ST_M50FW080 0x2D
515#define ST_M50FW016 0x2E
516#define ST_M50LPW116 0x30
stugeb7fda652007-04-28 02:22:59 +0000517#define ST_M29F002B 0x34
518#define ST_M29F002T 0xB0 /* M29F002T / M29F002NT */
uwe8e1a2ba2007-04-01 19:44:21 +0000519#define ST_M29F400BT 0xD5
stugeb7fda652007-04-28 02:22:59 +0000520#define ST_M29F040B 0xE2
uwe7657c702007-07-25 17:55:45 +0000521#define ST_M29W010B 0x23
uwe497bbe12007-07-24 18:18:05 +0000522#define ST_M29W040B 0xE3
rminnich8d3ff912003-10-25 17:01:29 +0000523
hailfinger1d1810d2007-10-22 20:36:16 +0000524#define SYNCMOS_ID 0x40 /* SyncMOS and Mosel Vitelic */
uwee2308702007-04-01 20:00:32 +0000525#define S29C51001T 0x01
526#define S29C51002T 0x02
527#define S29C51004T 0x03
528#define S29C31004T 0x63
uwebad17702006-11-20 20:03:07 +0000529
hailfinger1d1810d2007-10-22 20:36:16 +0000530#define TI_ID 0x97 /* Texas Instruments */
hailfingerf66fa232009-05-26 21:26:23 +0000531#define TI_OLD_ID 0x01 /* TI chips from last century */
532#define TI_TMS29F002RT 0xB0
533#define TI_TMS29F002RB 0x34
hailfinger1d1810d2007-10-22 20:36:16 +0000534
hailfingerb8f7e882008-01-19 00:04:46 +0000535/*
536 * W25X chips are SPI, first byte of device ID is memory type, second
537 * byte of device ID is related to log(bitsize).
538 */
hailfinger1d1810d2007-10-22 20:36:16 +0000539#define WINBOND_ID 0xDA /* Winbond */
uwe4e204a22009-05-28 15:07:42 +0000540#define WINBOND_NEX_ID 0xEF /* Winbond (ex Nexcom) serial flashes */
hailfingerb8f7e882008-01-19 00:04:46 +0000541#define W_25X10 0x3011
542#define W_25X20 0x3012
543#define W_25X40 0x3013
544#define W_25X80 0x3014
hailfingera6f9c632008-12-04 00:58:10 +0000545#define W_25X16 0x3015
546#define W_25X32 0x3016
547#define W_25X64 0x3017
hailfinger1d1810d2007-10-22 20:36:16 +0000548#define W_29C011 0xC1
549#define W_29C020C 0x45
550#define W_29C040P 0x46
551#define W_29EE011 0xC1
552#define W_39V040FA 0x34
553#define W_39V040A 0x3D
554#define W_39V040B 0x54
555#define W_39V080A 0xD0
stepanb8361b92008-03-17 22:59:40 +0000556#define W_39V080FA 0xD3
557#define W_39V080FA_DM 0x93
hailfinger1d1810d2007-10-22 20:36:16 +0000558#define W_49F002U 0x0B
559#define W_49V002A 0xB0
560#define W_49V002FA 0x32
561
uwe6ed6d952007-12-04 21:49:06 +0000562/* udelay.c */
stepan782fb172007-04-06 11:58:03 +0000563void myusec_delay(int time);
hailfinger3d77bc12009-05-01 12:22:17 +0000564void myusec_calibrate_delay(void);
stepan927d4e22007-04-04 22:45:58 +0000565
uwea3a82c92009-05-15 17:02:34 +0000566/* pcidev.c */
567#define PCI_OK 0
568#define PCI_NT 1 /* Not tested */
ruikda922a12009-05-17 19:39:27 +0000569
uwea3a82c92009-05-15 17:02:34 +0000570extern uint32_t io_base_addr;
571extern struct pci_access *pacc;
572extern struct pci_filter filter;
uweb3a82ef2009-05-16 21:39:19 +0000573extern struct pci_dev *pcidev_dev;
uwea3a82c92009-05-15 17:02:34 +0000574struct pcidev_status {
575 uint16_t vendor_id;
576 uint16_t device_id;
577 int status;
578 const char *vendor_name;
579 const char *device_name;
580};
581uint32_t pcidev_validate(struct pci_dev *dev, struct pcidev_status *devs);
582uint32_t pcidev_init(uint16_t vendor_id, struct pcidev_status *devs);
583void print_supported_pcidevs(struct pcidev_status *devs);
584
uwe6ed6d952007-12-04 21:49:06 +0000585/* board_enable.c */
stugeaa35d392009-01-26 02:34:51 +0000586void w836xx_ext_enter(uint16_t port);
587void w836xx_ext_leave(uint16_t port);
hailfinger7bac0e52009-05-25 23:26:50 +0000588uint8_t sio_read(uint16_t port, uint8_t reg);
589void sio_write(uint16_t port, uint8_t reg, uint8_t data);
590void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
uwe6ed6d952007-12-04 21:49:06 +0000591int board_flash_enable(const char *vendor, const char *part);
uwe16f99092008-03-12 11:54:51 +0000592void print_supported_boards(void);
stepan5c3f1382007-02-06 19:47:50 +0000593
uwe6ed6d952007-12-04 21:49:06 +0000594/* chipset_enable.c */
595int chipset_flash_enable(void);
uwe16f99092008-03-12 11:54:51 +0000596void print_supported_chipsets(void);
stepan3bdf6182008-06-30 23:45:22 +0000597
stuge12ac08f2008-12-03 21:24:40 +0000598extern unsigned long flashbase;
599
stepan3bdf6182008-06-30 23:45:22 +0000600typedef enum {
601 BUS_TYPE_LPC,
602 BUS_TYPE_ICH7_SPI,
603 BUS_TYPE_ICH9_SPI,
604 BUS_TYPE_IT87XX_SPI,
uwe17efbed2008-11-28 21:36:51 +0000605 BUS_TYPE_SB600_SPI,
stugea564bcf2009-01-26 03:08:45 +0000606 BUS_TYPE_VIA_SPI,
hailfingerf91e3b52009-05-14 12:59:36 +0000607 BUS_TYPE_WBSIO_SPI,
608 BUS_TYPE_DUMMY_SPI
stepan3bdf6182008-06-30 23:45:22 +0000609} flashbus_t;
610
611extern flashbus_t flashbus;
612extern void *spibar;
stepan5c3f1382007-02-06 19:47:50 +0000613
stuge7c943ee2009-01-26 01:10:48 +0000614/* physmap.c */
615void *physmap(const char *descr, unsigned long phys_addr, size_t len);
616void physunmap(void *virt_addr, size_t len);
617
hailfingerabe249e2009-05-08 17:43:22 +0000618/* internal.c */
uwe57195ba2009-05-16 22:05:42 +0000619struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
620struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
621struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
622 uint16_t card_vendor, uint16_t card_device);
hailfinger0668eba2009-05-14 21:41:10 +0000623void get_io_perms(void);
hailfingerabe249e2009-05-08 17:43:22 +0000624int internal_init(void);
625int internal_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000626void internal_chip_writeb(uint8_t val, chipaddr addr);
627void internal_chip_writew(uint16_t val, chipaddr addr);
628void internal_chip_writel(uint32_t val, chipaddr addr);
629uint8_t internal_chip_readb(const chipaddr addr);
630uint16_t internal_chip_readw(const chipaddr addr);
631uint32_t internal_chip_readl(const chipaddr addr);
hailfinger38da6812009-05-17 15:49:24 +0000632void mmio_writeb(uint8_t val, void *addr);
633void mmio_writew(uint16_t val, void *addr);
634void mmio_writel(uint32_t val, void *addr);
635uint8_t mmio_readb(void *addr);
636uint16_t mmio_readw(void *addr);
637uint32_t mmio_readl(void *addr);
uwe3e656bd2009-05-17 23:12:17 +0000638void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
639void fallback_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000640void fallback_chip_writew(uint16_t val, chipaddr addr);
641void fallback_chip_writel(uint32_t val, chipaddr addr);
642uint16_t fallback_chip_readw(const chipaddr addr);
643uint32_t fallback_chip_readl(const chipaddr addr);
uwebc526c82009-05-14 20:41:57 +0000644#if defined(__FreeBSD__) || defined(__DragonFly__)
645extern int io_fd;
646#endif
hailfingerabe249e2009-05-08 17:43:22 +0000647
hailfingera9df33c2009-05-09 00:54:55 +0000648/* dummyflasher.c */
649int dummy_init(void);
650int dummy_shutdown(void);
hailfinger11ae3c42009-05-11 14:13:25 +0000651void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
652void dummy_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000653void dummy_chip_writeb(uint8_t val, chipaddr addr);
654void dummy_chip_writew(uint16_t val, chipaddr addr);
655void dummy_chip_writel(uint32_t val, chipaddr addr);
656uint8_t dummy_chip_readb(const chipaddr addr);
657uint16_t dummy_chip_readw(const chipaddr addr);
658uint32_t dummy_chip_readl(const chipaddr addr);
hailfingerf91e3b52009-05-14 12:59:36 +0000659int dummy_spi_command(unsigned int writecnt, unsigned int readcnt,
660 const unsigned char *writearr, unsigned char *readarr);
hailfingera9df33c2009-05-09 00:54:55 +0000661
uwe0f5a3a22009-05-13 11:36:06 +0000662/* nic3com.c */
663int nic3com_init(void);
664int nic3com_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000665void nic3com_chip_writeb(uint8_t val, chipaddr addr);
666uint8_t nic3com_chip_readb(const chipaddr addr);
uwea3a82c92009-05-15 17:02:34 +0000667extern struct pcidev_status nics_3com[];
uwe0f5a3a22009-05-13 11:36:06 +0000668
ruikda922a12009-05-17 19:39:27 +0000669/* satasii.c */
670int satasii_init(void);
671int satasii_shutdown(void);
ruikda922a12009-05-17 19:39:27 +0000672void satasii_chip_writeb(uint8_t val, chipaddr addr);
673uint8_t satasii_chip_readb(const chipaddr addr);
674extern struct pcidev_status satas_sii[];
675
uwe4529d202007-08-23 13:34:59 +0000676/* flashrom.c */
uwee06bcf82009-04-24 16:17:41 +0000677extern int verbose;
678#define printf_debug(x...) { if (verbose) printf(x); }
stuge5ff0e6c2009-01-26 00:39:57 +0000679void map_flash_registers(struct flashchip *flash);
hailfinger23060112009-05-08 12:49:03 +0000680int read_memmapped(struct flashchip *flash, uint8_t *buf);
uwea3a82c92009-05-15 17:02:34 +0000681extern char *pcidev_bdf;
uwe4529d202007-08-23 13:34:59 +0000682
683/* layout.c */
stuge98c09aa2008-06-18 02:08:40 +0000684int show_id(uint8_t *bios, int size, int force);
uwe4529d202007-08-23 13:34:59 +0000685int read_romlayout(char *name);
686int find_romentry(char *name);
687int handle_romentries(uint8_t *buffer, uint8_t *content);
688
uwee06bcf82009-04-24 16:17:41 +0000689/* cbtable.c */
stepan1037f6f2008-01-18 15:33:10 +0000690int coreboot_init(void);
uwe4529d202007-08-23 13:34:59 +0000691extern char *lb_part, *lb_vendor;
692
stepan745615e2007-10-15 21:44:47 +0000693/* spi.c */
hailfinger82893122008-05-15 03:19:49 +0000694int probe_spi_rdid(struct flashchip *flash);
ruikdbe18ee2008-06-30 21:45:17 +0000695int probe_spi_rdid4(struct flashchip *flash);
hailfinger3dd0c3e2008-11-28 01:25:00 +0000696int probe_spi_rems(struct flashchip *flash);
hailfinger82893122008-05-15 03:19:49 +0000697int probe_spi_res(struct flashchip *flash);
uwefa98ca12008-10-18 21:14:13 +0000698int spi_command(unsigned int writecnt, unsigned int readcnt,
699 const unsigned char *writearr, unsigned char *readarr);
hailfinger3d77bc12009-05-01 12:22:17 +0000700int spi_write_enable(void);
701int spi_write_disable(void);
hailfingerffcf81a2008-11-03 00:02:11 +0000702int spi_chip_erase_60(struct flashchip *flash);
stuge2bb6ab32008-05-10 23:07:52 +0000703int spi_chip_erase_c7(struct flashchip *flash);
hailfingerc1b2e912008-11-18 00:41:02 +0000704int spi_chip_erase_60_c7(struct flashchip *flash);
stepan0f7bff02008-10-29 22:13:20 +0000705int spi_chip_erase_d8(struct flashchip *flash);
hailfingerffcf81a2008-11-03 00:02:11 +0000706int spi_block_erase_52(const struct flashchip *flash, unsigned long addr);
707int spi_block_erase_d8(const struct flashchip *flash, unsigned long addr);
hailfingered063f52009-05-09 02:30:21 +0000708int spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger87c05482009-05-09 02:34:18 +0000709int spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
stuge2bb6ab32008-05-10 23:07:52 +0000710int spi_chip_read(struct flashchip *flash, uint8_t *buf);
hailfinger3d77bc12009-05-01 12:22:17 +0000711uint8_t spi_read_status_register(void);
hailfingerc1b2e912008-11-18 00:41:02 +0000712int spi_disable_blockprotect(void);
hailfinger2c361e42008-05-13 23:03:12 +0000713void spi_byte_program(int address, uint8_t byte);
hailfingerc1b2e912008-11-18 00:41:02 +0000714int spi_nbyte_read(int address, uint8_t *bytes, int len);
stuge712ce862009-01-26 03:37:40 +0000715int spi_aai_write(struct flashchip *flash, uint8_t *buf);
hailfinger54c14662009-05-13 11:40:08 +0000716uint32_t spi_get_valid_read_addr(void);
ward11844452007-10-02 15:49:25 +0000717
uwe4529d202007-08-23 13:34:59 +0000718/* 82802ab.c */
uwe719e3ca2007-09-09 20:24:29 +0000719int probe_82802ab(struct flashchip *flash);
720int erase_82802ab(struct flashchip *flash);
721int write_82802ab(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000722
723/* am29f040b.c */
uwe719e3ca2007-09-09 20:24:29 +0000724int probe_29f040b(struct flashchip *flash);
725int erase_29f040b(struct flashchip *flash);
726int write_29f040b(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000727
uweaf9b4df2008-09-26 13:19:02 +0000728/* en29f002a.c */
729int probe_en29f002a(struct flashchip *flash);
730int erase_en29f002a(struct flashchip *flash);
731int write_en29f002a(struct flashchip *flash, uint8_t *buf);
732
hailfinger82e7ddb2008-05-16 12:55:55 +0000733/* ichspi.c */
hailfinger3d77bc12009-05-01 12:22:17 +0000734int ich_init_opcodes(void);
uwefa98ca12008-10-18 21:14:13 +0000735int ich_spi_command(unsigned int writecnt, unsigned int readcnt,
736 const unsigned char *writearr, unsigned char *readarr);
hailfinger82e7ddb2008-05-16 12:55:55 +0000737int ich_spi_read(struct flashchip *flash, uint8_t * buf);
hailfingered063f52009-05-09 02:30:21 +0000738int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
hailfinger82e7ddb2008-05-16 12:55:55 +0000739
hailfinger2c361e42008-05-13 23:03:12 +0000740/* it87spi.c */
741extern uint16_t it8716f_flashport;
hailfinger7bac0e52009-05-25 23:26:50 +0000742void enter_conf_mode_ite(uint16_t port);
743void exit_conf_mode_ite(uint16_t port);
hailfinger82e7ddb2008-05-16 12:55:55 +0000744int it87xx_probe_spi_flash(const char *name);
uwefa98ca12008-10-18 21:14:13 +0000745int it8716f_spi_command(unsigned int writecnt, unsigned int readcnt,
746 const unsigned char *writearr, unsigned char *readarr);
hailfinger2c361e42008-05-13 23:03:12 +0000747int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf);
hailfingered063f52009-05-09 02:30:21 +0000748int it8716f_spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
749int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger2c361e42008-05-13 23:03:12 +0000750
uwe17efbed2008-11-28 21:36:51 +0000751/* sb600spi.c */
752int sb600_spi_command(unsigned int writecnt, unsigned int readcnt,
753 const unsigned char *writearr, unsigned char *readarr);
754int sb600_spi_read(struct flashchip *flash, uint8_t *buf);
hailfingered063f52009-05-09 02:30:21 +0000755int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
uwe17efbed2008-11-28 21:36:51 +0000756uint8_t sb600_read_status_register(void);
hailfinger38da6812009-05-17 15:49:24 +0000757extern uint8_t *sb600_spibar;
uwe17efbed2008-11-28 21:36:51 +0000758
uwe4529d202007-08-23 13:34:59 +0000759/* jedec.c */
hailfinger79cf3672008-05-14 12:03:06 +0000760uint8_t oddparity(uint8_t val);
hailfinger82719632009-05-16 21:22:56 +0000761void toggle_ready_jedec(chipaddr dst);
762void data_polling_jedec(chipaddr dst, uint8_t data);
763void unprotect_jedec(chipaddr bios);
764void protect_jedec(chipaddr bios);
765int write_byte_program_jedec(chipaddr bios, uint8_t *src,
766 chipaddr dst);
uwe719e3ca2007-09-09 20:24:29 +0000767int probe_jedec(struct flashchip *flash);
768int erase_chip_jedec(struct flashchip *flash);
769int write_jedec(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000770int erase_sector_jedec(chipaddr bios, unsigned int page);
771int erase_block_jedec(chipaddr bios, unsigned int page);
772int write_sector_jedec(chipaddr bios, uint8_t *src,
773 chipaddr dst, unsigned int page_size);
uwe4529d202007-08-23 13:34:59 +0000774
stugea0e346b2009-01-26 06:42:02 +0000775/* m29f002.c */
776int erase_m29f002(struct flashchip *flash);
777int write_m29f002t(struct flashchip *flash, uint8_t *buf);
778int write_m29f002b(struct flashchip *flash, uint8_t *buf);
779
uwe4529d202007-08-23 13:34:59 +0000780/* m29f400bt.c */
uwe719e3ca2007-09-09 20:24:29 +0000781int probe_m29f400bt(struct flashchip *flash);
782int erase_m29f400bt(struct flashchip *flash);
hailfinger82719632009-05-16 21:22:56 +0000783int block_erase_m29f400bt(chipaddr bios,
784 chipaddr dst);
uwe719e3ca2007-09-09 20:24:29 +0000785int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
stepan1037f6f2008-01-18 15:33:10 +0000786int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000787void toggle_ready_m29f400bt(chipaddr dst);
788void data_polling_m29f400bt(chipaddr dst, uint8_t data);
789void protect_m29f400bt(chipaddr bios);
790void write_page_m29f400bt(chipaddr bios, uint8_t *src,
791 chipaddr dst, int page_size);
uwe4529d202007-08-23 13:34:59 +0000792
793/* mx29f002.c */
uwe719e3ca2007-09-09 20:24:29 +0000794int probe_29f002(struct flashchip *flash);
795int erase_29f002(struct flashchip *flash);
796int write_29f002(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000797
stuge54ca40a2008-05-17 01:08:58 +0000798/* pm49fl00x.c */
799int probe_49fl00x(struct flashchip *flash);
800int erase_49fl00x(struct flashchip *flash);
801int write_49fl00x(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000802
803/* sharplhf00l04.c */
uwe719e3ca2007-09-09 20:24:29 +0000804int probe_lhf00l04(struct flashchip *flash);
805int erase_lhf00l04(struct flashchip *flash);
806int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000807void toggle_ready_lhf00l04(chipaddr dst);
808void data_polling_lhf00l04(chipaddr dst, uint8_t data);
809void protect_lhf00l04(chipaddr bios);
uwe4529d202007-08-23 13:34:59 +0000810
811/* sst28sf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000812int probe_28sf040(struct flashchip *flash);
813int erase_28sf040(struct flashchip *flash);
814int write_28sf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000815
816/* sst39sf020.c */
uwe719e3ca2007-09-09 20:24:29 +0000817int probe_39sf020(struct flashchip *flash);
818int write_39sf020(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000819
820/* sst49lf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000821int erase_49lf040(struct flashchip *flash);
822int write_49lf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000823
824/* sst49lfxxxc.c */
uwe719e3ca2007-09-09 20:24:29 +0000825int probe_49lfxxxc(struct flashchip *flash);
826int erase_49lfxxxc(struct flashchip *flash);
827int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000828
829/* sst_fwhub.c */
uwe719e3ca2007-09-09 20:24:29 +0000830int probe_sst_fwhub(struct flashchip *flash);
831int erase_sst_fwhub(struct flashchip *flash);
832int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000833
stugea1efa0e2008-07-21 17:48:40 +0000834/* w39v040c.c */
835int probe_w39v040c(struct flashchip *flash);
836int erase_w39v040c(struct flashchip *flash);
837int write_w39v040c(struct flashchip *flash, uint8_t *buf);
838
stepanb8361b92008-03-17 22:59:40 +0000839/* w39V080fa.c */
840int probe_winbond_fwhub(struct flashchip *flash);
841int erase_winbond_fwhub(struct flashchip *flash);
842int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
843
uwe2d828942007-08-30 10:17:50 +0000844/* w29ee011.c */
uwe719e3ca2007-09-09 20:24:29 +0000845int probe_w29ee011(struct flashchip *flash);
uwe2d828942007-08-30 10:17:50 +0000846
uwe4529d202007-08-23 13:34:59 +0000847/* w49f002u.c */
uwe719e3ca2007-09-09 20:24:29 +0000848int write_49f002(struct flashchip *flash, uint8_t *buf);
stepan15e64bc2007-05-24 08:48:10 +0000849
stugea564bcf2009-01-26 03:08:45 +0000850/* wbsio_spi.c */
851int wbsio_check_for_spi(const char *name);
uwe4e204a22009-05-28 15:07:42 +0000852int wbsio_spi_command(unsigned int writecnt, unsigned int readcnt,
853 const unsigned char *writearr, unsigned char *readarr);
stugea564bcf2009-01-26 03:08:45 +0000854int wbsio_spi_read(struct flashchip *flash, uint8_t *buf);
hailfingered063f52009-05-09 02:30:21 +0000855int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
stugea564bcf2009-01-26 03:08:45 +0000856
stepan92251692008-04-28 17:51:09 +0000857/* stm50flw0x0x.c */
858int probe_stm50flw0x0x(struct flashchip *flash);
859int erase_stm50flw0x0x(struct flashchip *flash);
860int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
hailfinger82e7ddb2008-05-16 12:55:55 +0000861
ollie5b621572004-03-20 16:46:10 +0000862#endif /* !__FLASH_H__ */