blob: d26c286a7ba24275ac9c4919c1666a1dd94b70b0 [file] [log] [blame]
David Hendricksd1c55d72010-08-24 15:14:19 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
David Hendricksd1c55d72010-08-24 15:14:19 -070016 */
17
David Hendricksf7924d12010-06-10 21:26:44 -070018#include <stdlib.h>
19#include <string.h>
Edward O'Callaghanb4300ca2019-09-03 16:15:21 +100020#include <strings.h>
David Hendricksf7924d12010-06-10 21:26:44 -070021
22#include "flash.h"
23#include "flashchips.h"
24#include "chipdrivers.h"
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +080025#include "spi.h"
David Hendricks23cd7782010-08-25 12:42:38 -070026#include "writeprotect.h"
David Hendricksf7924d12010-06-10 21:26:44 -070027
David Hendricks1c09f802012-10-03 11:03:48 -070028/*
David Hendricksf7924d12010-06-10 21:26:44 -070029 * The following procedures rely on look-up tables to match the user-specified
30 * range with the chip's supported ranges. This turned out to be the most
31 * elegant approach since diferent flash chips use different levels of
32 * granularity and methods to determine protected ranges. In other words,
David Hendrickse0512a72014-07-15 20:30:47 -070033 * be stupid and simple since clever arithmetic will not work for many chips.
David Hendricksf7924d12010-06-10 21:26:44 -070034 */
35
36struct wp_range {
37 unsigned int start; /* starting address */
38 unsigned int len; /* len */
39};
40
41enum bit_state {
42 OFF = 0,
43 ON = 1,
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080044 X = -1 /* don't care. Must be bigger than max # of bp. */
David Hendricksf7924d12010-06-10 21:26:44 -070045};
46
David Hendrickse0512a72014-07-15 20:30:47 -070047/*
48 * Generic write-protection schema for 25-series SPI flash chips. This assumes
49 * there is a status register that contains one or more consecutive bits which
50 * determine which address range is protected.
51 */
52
53struct status_register_layout {
54 int bp0_pos; /* position of BP0 */
55 int bp_bits; /* number of block protect bits */
56 int srp_pos; /* position of status register protect enable bit */
57};
58
Edward O'Callaghan91b38272019-12-04 17:12:43 +110059/*
60 * The following ranges and functions are useful for representing the
61 * writeprotect schema in which there are typically 5 bits of
62 * relevant information stored in status register 1:
63 * m.sec: This bit indicates the units (sectors vs. blocks)
64 * m.tb: The top-bottom bit indicates if the affected range is at the top of
65 * the flash memory's address space or at the bottom.
66 * bp: Bitmask representing the number of affected sectors/blocks.
67 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +110068struct wp_range_descriptor {
Edward O'Callaghan9c4c9a52019-12-04 18:18:01 +110069 struct modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -070070 unsigned int bp; /* block protect bitfield */
71 struct wp_range range;
72};
73
Edward O'Callaghanc69f6b82019-12-05 16:49:21 +110074struct w25q_status {
75 /* this maps to register layout -- do not change ordering */
76 unsigned char busy : 1;
77 unsigned char wel : 1;
78 unsigned char bp0 : 1;
79 unsigned char bp1 : 1;
80 unsigned char bp2 : 1;
81 unsigned char tb : 1;
82 unsigned char sec : 1;
83 unsigned char srp0 : 1;
84} __attribute__ ((packed));
85
86/* Status register for large flash layouts with 4 BP bits */
87struct w25q_status_large {
88 unsigned char busy : 1;
89 unsigned char wel : 1;
90 unsigned char bp0 : 1;
91 unsigned char bp1 : 1;
92 unsigned char bp2 : 1;
93 unsigned char bp3 : 1;
94 unsigned char tb : 1;
95 unsigned char srp0 : 1;
96} __attribute__ ((packed));
97
98struct w25q_status_2 {
99 unsigned char srp1 : 1;
100 unsigned char qe : 1;
101 unsigned char rsvd : 6;
102} __attribute__ ((packed));
103
104int w25_range_to_status(const struct flashctx *flash,
105 unsigned int start, unsigned int len,
106 struct w25q_status *status);
107int w25_status_to_range(const struct flashctx *flash,
108 const struct w25q_status *status,
109 unsigned int *start, unsigned int *len);
110
David Hendrickse0512a72014-07-15 20:30:47 -0700111/*
David Hendrickse0512a72014-07-15 20:30:47 -0700112 * Mask to extract write-protect enable and range bits
113 * Status register 1:
114 * SRP0: bit 7
115 * range(BP2-BP0): bit 4-2
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800116 * range(BP3-BP0): bit 5-2 (large chips)
David Hendrickse0512a72014-07-15 20:30:47 -0700117 * Status register 2:
118 * SRP1: bit 1
119 */
120#define MASK_WP_AREA (0x9C)
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800121#define MASK_WP_AREA_LARGE (0x9C)
David Hendrickse0512a72014-07-15 20:30:47 -0700122#define MASK_WP2_AREA (0x01)
123
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000124static struct wp_range_descriptor en25f40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100125 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
126 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 504 * 1024} },
127 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 496 * 1024} },
128 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 480 * 1024} },
129 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 448 * 1024} },
130 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 384 * 1024} },
131 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 256 * 1024} },
132 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 512 * 1024} },
David Hendricks57566ed2010-08-16 18:24:45 -0700133};
134
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000135static struct wp_range_descriptor en25q40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100136 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
137 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 504 * 1024} },
138 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 496 * 1024} },
139 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 480 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700140
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100141 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 448 * 1024} },
142 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 384 * 1024} },
143 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
144 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700145};
146
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000147static struct wp_range_descriptor en25q80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100148 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
149 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 1016 * 1024} },
150 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 1008 * 1024} },
151 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 992 * 1024} },
152 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 960 * 1024} },
153 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 896 * 1024} },
154 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 768 * 1024} },
155 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 1024 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700156};
157
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000158static struct wp_range_descriptor en25q32_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100159 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
160 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 4032 * 1024} },
161 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 3968 * 1024} },
162 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 3840 * 1024} },
163 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 3584 * 1024} },
164 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 3072 * 1024} },
165 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 2048 * 1024} },
166 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700167
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100168 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
169 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 4032 * 1024} },
170 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 3968 * 1024} },
171 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 3840 * 1024} },
172 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 3584 * 1024} },
173 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 3072 * 1024} },
174 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 2048 * 1024} },
175 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700176};
177
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000178static struct wp_range_descriptor en25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100179 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
180 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 8128 * 1024} },
181 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 8064 * 1024} },
182 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 7936 * 1024} },
183 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 7680 * 1024} },
184 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 7168 * 1024} },
185 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 6144 * 1024} },
186 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 8192 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700187
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100188 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
189 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 8128 * 1024} },
190 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 8064 * 1024} },
191 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 7936 * 1024} },
192 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 7680 * 1024} },
193 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 7168 * 1024} },
194 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 6144 * 1024} },
195 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 8192 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700196};
197
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000198static struct wp_range_descriptor en25q128_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100199 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
200 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 16320 * 1024} },
201 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 16256 * 1024} },
202 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 16128 * 1024} },
203 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 15872 * 1024} },
204 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 15360 * 1024} },
205 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 14336 * 1024} },
206 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 16384 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700207
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100208 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
209 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 16320 * 1024} },
210 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 16256 * 1024} },
211 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 16128 * 1024} },
212 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x080000, 15872 * 1024} },
213 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x100000, 15360 * 1024} },
214 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x200000, 14336 * 1024} },
215 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 16384 * 1024} },
David Hendrickse185bf22011-05-24 15:34:18 -0700216};
217
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000218static struct wp_range_descriptor en25s64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100219 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
220 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 8064 * 1024} },
221 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 7936 * 1024} },
222 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 7680 * 1024} },
223 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 7168 * 1024} },
224 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 6144 * 1024} },
225 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 4096 * 1024} },
226 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 8192 * 1024} },
Marc Jonesb2f90022014-04-29 17:37:23 -0600227
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100228 { .m = { .sec = 0, .tb = 1 }, 0, {0, 0} }, /* none */
229 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x7e0000, 128 * 1024} },
230 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x7c0000, 256 * 1024} },
231 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x780000, 512 * 1024} },
232 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x700000, 1024 * 1024} },
233 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x600000, 2048 * 1024} },
234 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x400000, 4096 * 1024} },
235 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 8192 * 1024} },
Marc Jonesb2f90022014-04-29 17:37:23 -0600236};
237
David Hendricksf8f00c72011-02-01 12:39:46 -0800238/* mx25l1005 ranges also work for the mx25l1005c */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100239static struct wp_range_descriptor mx25l1005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100240 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
241 { .m = { .sec = X, .tb = X }, 0x1, {0x010000, 64 * 1024} },
242 { .m = { .sec = X, .tb = X }, 0x2, {0x000000, 128 * 1024} },
243 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 128 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800244};
245
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100246static struct wp_range_descriptor mx25l2005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100247 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
248 { .m = { .sec = X, .tb = X }, 0x1, {0x030000, 64 * 1024} },
249 { .m = { .sec = X, .tb = X }, 0x2, {0x020000, 128 * 1024} },
250 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 256 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800251};
252
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100253static struct wp_range_descriptor mx25l4005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100254 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
255 { .m = { .sec = X, .tb = X }, 0x1, {0x070000, 64 * 1 * 1024} }, /* block 7 */
256 { .m = { .sec = X, .tb = X }, 0x2, {0x060000, 64 * 2 * 1024} }, /* blocks 6-7 */
257 { .m = { .sec = X, .tb = X }, 0x3, {0x040000, 64 * 4 * 1024} }, /* blocks 4-7 */
258 { .m = { .sec = X, .tb = X }, 0x4, {0x000000, 512 * 1024} },
259 { .m = { .sec = X, .tb = X }, 0x5, {0x000000, 512 * 1024} },
260 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 512 * 1024} },
261 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 512 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800262};
263
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100264static struct wp_range_descriptor mx25l8005_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100265 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
266 { .m = { .sec = X, .tb = X }, 0x1, {0x0f0000, 64 * 1 * 1024} }, /* block 15 */
267 { .m = { .sec = X, .tb = X }, 0x2, {0x0e0000, 64 * 2 * 1024} }, /* blocks 14-15 */
268 { .m = { .sec = X, .tb = X }, 0x3, {0x0c0000, 64 * 4 * 1024} }, /* blocks 12-15 */
269 { .m = { .sec = X, .tb = X }, 0x4, {0x080000, 64 * 8 * 1024} }, /* blocks 8-15 */
270 { .m = { .sec = X, .tb = X }, 0x5, {0x000000, 1024 * 1024} },
271 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
272 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf8f00c72011-02-01 12:39:46 -0800273};
274
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100275static struct wp_range_descriptor mx25l1605d_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100276 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
277 { .m = { .sec = X, .tb = 0 }, 0x1, {0x1f0000, 64 * 1 * 1024} }, /* block 31 */
278 { .m = { .sec = X, .tb = 0 }, 0x2, {0x1e0000, 64 * 2 * 1024} }, /* blocks 30-31 */
279 { .m = { .sec = X, .tb = 0 }, 0x3, {0x1c0000, 64 * 4 * 1024} }, /* blocks 28-31 */
280 { .m = { .sec = X, .tb = 0 }, 0x4, {0x180000, 64 * 8 * 1024} }, /* blocks 24-31 */
281 { .m = { .sec = X, .tb = 0 }, 0x5, {0x100000, 64 * 16 * 1024} }, /* blocks 16-31 */
282 { .m = { .sec = X, .tb = 0 }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
283 { .m = { .sec = X, .tb = 0 }, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
David Hendricksf8f00c72011-02-01 12:39:46 -0800284
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100285 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 2048 * 1024} },
286 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
287 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
288 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 64 * 24 * 1024} }, /* blocks 0-23 */
289 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 64 * 28 * 1024} }, /* blocks 0-27 */
290 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 64 * 30 * 1024} }, /* blocks 0-29 */
291 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 64 * 31 * 1024} }, /* blocks 0-30 */
292 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
David Hendricksf8f00c72011-02-01 12:39:46 -0800293};
294
295/* FIXME: Is there an mx25l3205 (without a trailing letter)? */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100296static struct wp_range_descriptor mx25l3205d_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100297 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
298 { .m = { .sec = X, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
299 { .m = { .sec = X, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
300 { .m = { .sec = X, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
301 { .m = { .sec = X, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
302 { .m = { .sec = X, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
303 { .m = { .sec = X, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
304 { .m = { .sec = X, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksac72e362010-08-16 18:20:03 -0700305
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100306 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 4096 * 1024} },
307 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
308 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 3072 * 1024} },
309 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 3584 * 1024} },
310 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 3840 * 1024} },
311 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 3968 * 1024} },
312 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 4032 * 1024} },
313 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksac72e362010-08-16 18:20:03 -0700314};
315
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100316static struct wp_range_descriptor mx25u3235e_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100317 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
318 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
319 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
320 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
321 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
322 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
323 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
324 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x000000, 4096 * 1024} },
Vincent Palatin87e092a2013-02-28 15:46:14 -0800325
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100326 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 4096 * 1024} },
327 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 2048 * 1024} },
328 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 3072 * 1024} },
329 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 3584 * 1024} },
330 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 3840 * 1024} },
331 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 3968 * 1024} },
332 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4032 * 1024} },
333 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 4096 * 1024} },
Vincent Palatin87e092a2013-02-28 15:46:14 -0800334};
335
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100336static struct wp_range_descriptor mx25u6435e_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100337 { .m = { .sec = X, .tb = 0 }, 0, {0, 0} }, /* none */
338 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7f0000, 1 * 64 * 1024} }, /* block 127 */
339 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
340 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
341 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
342 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
343 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
344 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
Jongpil66a96492014-08-14 17:59:06 +0900345
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100346 { .m = { .sec = 0, .tb = 1 }, 0x0, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
347 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 96 * 64 * 1024} }, /* blocks 0-95 */
348 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 112 * 64 * 1024} }, /* blocks 0-111 */
349 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 120 * 64 * 1024} }, /* blocks 0-119 */
350 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 124 * 64 * 1024} }, /* blocks 0-123 */
351 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 126 * 64 * 1024} }, /* blocks 0-125 */
352 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 127 * 64 * 1024} }, /* blocks 0-126 */
353 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
Jongpil66a96492014-08-14 17:59:06 +0900354};
355
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600356#define MX25U12835E_TB (1 << 3)
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100357static struct wp_range_descriptor mx25u12835e_tb0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100358 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
359 { .m = { .sec = 0, .tb = 0 }, 0x1, {0xff0000, 1 * 64 * 1024} }, /* block 255 */
360 { .m = { .sec = 0, .tb = 0 }, 0x2, {0xfe0000, 2 * 64 * 1024} }, /* blocks 254-255 */
361 { .m = { .sec = 0, .tb = 0 }, 0x3, {0xfc0000, 4 * 64 * 1024} }, /* blocks 252-255 */
362 { .m = { .sec = 0, .tb = 0 }, 0x4, {0xf80000, 8 * 64 * 1024} }, /* blocks 248-255 */
363 { .m = { .sec = 0, .tb = 0 }, 0x5, {0xf00000, 16 * 64 * 1024} }, /* blocks 240-255 */
364 { .m = { .sec = 0, .tb = 0 }, 0x6, {0xe00000, 32 * 64 * 1024} }, /* blocks 224-255 */
365 { .m = { .sec = 0, .tb = 0 }, 0x7, {0xc00000, 64 * 64 * 1024} }, /* blocks 192-255 */
366 { .m = { .sec = 0, .tb = 0 }, 0x8, {0x800000, 128 * 64 * 1024} }, /* blocks 128-255 */
367 { .m = { .sec = 0, .tb = 0 }, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
368 { .m = { .sec = 0, .tb = 0 }, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
369 { .m = { .sec = 0, .tb = 0 }, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
370 { .m = { .sec = 0, .tb = 0 }, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
371 { .m = { .sec = 0, .tb = 0 }, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
372 { .m = { .sec = 0, .tb = 0 }, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
373 { .m = { .sec = 0, .tb = 0 }, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600374};
Alex Lu831c6092017-11-02 23:19:34 -0700375
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100376static struct wp_range_descriptor mx25u12835e_tb1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100377 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 1 * 64 * 1024} }, /* block 0 */
378 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
379 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
380 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
381 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
382 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
383 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
384 { .m = { .sec = 0, .tb = 1 }, 0x8, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */
385 { .m = { .sec = 0, .tb = 1 }, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */
386 { .m = { .sec = 0, .tb = 1 }, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */
387 { .m = { .sec = 0, .tb = 1 }, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */
388 { .m = { .sec = 0, .tb = 1 }, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */
389 { .m = { .sec = 0, .tb = 1 }, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */
390 { .m = { .sec = 0, .tb = 1 }, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */
391 { .m = { .sec = 0, .tb = 1 }, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */
Alex Lu831c6092017-11-02 23:19:34 -0700392};
393
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100394static struct wp_range_descriptor n25q064_ranges[] = {
David Hendricksfe9123b2015-04-21 13:18:31 -0700395 /*
396 * Note: For N25Q064, sec (usually in bit position 6) is called BP3
397 * (block protect bit 3). It is only useful when all blocks are to
398 * be write-protected.
399 */
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100400 { .m = { .sec = 0, .tb = 0 }, 0, {0, 0} }, /* none */
David Hendricksbfa624b2012-07-24 12:47:59 -0700401
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100402 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7f0000, 64 * 1024} }, /* block 127 */
403 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
404 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
405 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
406 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
407 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
408 { .m = { .sec = 0, .tb = 0 }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700409
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100410 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} }, /* block 0 */
411 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */
412 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */
413 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */
414 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */
415 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */
416 { .m = { .sec = 0, .tb = 1 }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
David Hendricksbfa624b2012-07-24 12:47:59 -0700417
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100418 { .m = { .sec = X, .tb = 1 }, 0x0, {0x000000, 128 * 64 * 1024} }, /* all */
419 { .m = { .sec = X, .tb = 1 }, 0x1, {0x000000, 128 * 64 * 1024} }, /* all */
420 { .m = { .sec = X, .tb = 1 }, 0x2, {0x000000, 128 * 64 * 1024} }, /* all */
421 { .m = { .sec = X, .tb = 1 }, 0x3, {0x000000, 128 * 64 * 1024} }, /* all */
422 { .m = { .sec = X, .tb = 1 }, 0x4, {0x000000, 128 * 64 * 1024} }, /* all */
423 { .m = { .sec = X, .tb = 1 }, 0x5, {0x000000, 128 * 64 * 1024} }, /* all */
424 { .m = { .sec = X, .tb = 1 }, 0x6, {0x000000, 128 * 64 * 1024} }, /* all */
425 { .m = { .sec = X, .tb = 1 }, 0x7, {0x000000, 128 * 64 * 1024} }, /* all */
David Hendricksbfa624b2012-07-24 12:47:59 -0700426};
427
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100428static struct wp_range_descriptor w25q16_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100429 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
430 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x1f0000, 64 * 1024} },
431 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x1e0000, 128 * 1024} },
432 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x1c0000, 256 * 1024} },
433 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x180000, 512 * 1024} },
434 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x100000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700435
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100436 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
437 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
438 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
439 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
440 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 1024 * 1024} },
441 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 2048 * 1024} },
442 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700443
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100444 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x1ff000, 4 * 1024} },
445 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x1fe000, 8 * 1024} },
446 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x1fc000, 16 * 1024} },
447 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x1f8000, 32 * 1024} },
448 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x1f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700449
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100450 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
451 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
452 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
453 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
454 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700455};
456
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100457static struct wp_range_descriptor w25q32_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100458 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
459 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x3f0000, 64 * 1024} },
460 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x3e0000, 128 * 1024} },
461 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x3c0000, 256 * 1024} },
462 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x380000, 512 * 1024} },
463 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x300000, 1024 * 1024} },
464 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x200000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700465
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100466 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
467 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
468 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
469 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
470 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 1024 * 1024} },
471 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 2048 * 1024} },
472 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 4096 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700473
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100474 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x3ff000, 4 * 1024} },
475 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x3fe000, 8 * 1024} },
476 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x3fc000, 16 * 1024} },
477 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x3f8000, 32 * 1024} },
478 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x3f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700479
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100480 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
481 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
482 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
483 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
484 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700485};
486
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100487static struct wp_range_descriptor w25q80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100488 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
489 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x0f0000, 64 * 1024} },
490 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x0e0000, 128 * 1024} },
491 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x0c0000, 256 * 1024} },
492 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x080000, 512 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700493
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100494 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
495 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
496 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
497 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
498 { .m = { .sec = X, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
499 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700500
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100501 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x1ff000, 4 * 1024} },
502 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x1fe000, 8 * 1024} },
503 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x1fc000, 16 * 1024} },
504 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x1f8000, 32 * 1024} },
505 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x1f8000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700506
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100507 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
508 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
509 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
510 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
511 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700512};
513
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100514static struct wp_range_descriptor w25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100515 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
David Hendricks2c4a76c2010-06-28 14:00:43 -0700516
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100517 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7e0000, 128 * 1024} },
518 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7c0000, 256 * 1024} },
519 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x780000, 512 * 1024} },
520 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x700000, 1024 * 1024} },
521 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x600000, 2048 * 1024} },
522 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x400000, 4096 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700523
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100524 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 128 * 1024} },
525 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
526 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
527 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 1024 * 1024} },
528 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 2048 * 1024} },
529 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4096 * 1024} },
530 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 8192 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700531
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100532 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x7ff000, 4 * 1024} },
533 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x7fe000, 8 * 1024} },
534 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x7fc000, 16 * 1024} },
535 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x7f8000, 32 * 1024} },
536 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x7f8000, 32 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700537
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100538 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
539 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
540 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
541 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
542 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
David Hendricks2c4a76c2010-06-28 14:00:43 -0700543};
544
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100545static struct wp_range_descriptor w25rq128_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100546 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* NONE */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530547
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100548 { .m = { .sec = 0, .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* Upper 1/64 */
549 { .m = { .sec = 0, .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* Upper 1/32 */
550 { .m = { .sec = 0, .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* Upper 1/16 */
551 { .m = { .sec = 0, .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* Upper 1/8 */
552 { .m = { .sec = 0, .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* Upper 1/4 */
553 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* Upper 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530554
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100555 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* Lower 1/64 */
556 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* Lower 1/32 */
557 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* Lower 1/16 */
558 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* Lower 1/8 */
559 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* Lower 1/4 */
560 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* Lower 1/2 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530561
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100562 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 16384 * 1024} }, /* ALL */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530563
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100564 { .m = { .sec = 1, .tb = 0 }, 0x1, {0xfff000, 4 * 1024} }, /* Upper 1/4096 */
565 { .m = { .sec = 1, .tb = 0 }, 0x2, {0xffe000, 8 * 1024} }, /* Upper 1/2048 */
566 { .m = { .sec = 1, .tb = 0 }, 0x3, {0xffc000, 16 * 1024} }, /* Upper 1/1024 */
567 { .m = { .sec = 1, .tb = 0 }, 0x4, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
568 { .m = { .sec = 1, .tb = 0 }, 0x5, {0xff8000, 32 * 1024} }, /* Upper 1/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700569
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100570 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} }, /* Lower 1/4096 */
571 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} }, /* Lower 1/2048 */
572 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} }, /* Lower 1/1024 */
573 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} }, /* Lower 1/512 */
574 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} }, /* Lower 1/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700575};
576
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100577static struct wp_range_descriptor w25rq128_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100578 { .m = { .sec = X, .tb = X }, 0x0, {0x000000, 16 * 1024 * 1024} }, /* ALL */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700579
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100580 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 16128 * 1024} }, /* Lower 63/64 */
581 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 15872 * 1024} }, /* Lower 31/32 */
582 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 15 * 1024 * 1024} }, /* Lower 15/16 */
583 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x000000, 14 * 1024 * 1024} }, /* Lower 7/8 */
584 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x000000, 12 * 1024 * 1024} }, /* Lower 3/4 */
585 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x000000, 8 * 1024 * 1024} }, /* Lower 1/2 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700586
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100587 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x040000, 16128 * 1024} }, /* Upper 63/64 */
588 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x080000, 15872 * 1024} }, /* Upper 31/32 */
589 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x100000, 15 * 1024 * 1024} }, /* Upper 15/16 */
590 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x200000, 14 * 1024 * 1024} }, /* Upper 7/8 */
591 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x400000, 12 * 1024 * 1024} }, /* Upper 3/4 */
592 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x800000, 8 * 1024 * 1024} }, /* Upper 1/2 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700593
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100594 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 0} }, /* NONE */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700595
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100596 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x000000, 16380 * 1024} }, /* Lower 4095/4096 */
597 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x000000, 16376 * 1024} }, /* Lower 2048/2048 */
598 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x000000, 16368 * 1024} }, /* Lower 1023/1024 */
599 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
600 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x000000, 16352 * 1024} }, /* Lower 511/512 */
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700601
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100602 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x001000, 16380 * 1024} }, /* Upper 4095/4096 */
603 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x002000, 16376 * 1024} }, /* Upper 2047/2048 */
604 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x004000, 16368 * 1024} }, /* Upper 1023/1024 */
605 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
606 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x008000, 16352 * 1024} }, /* Upper 511/512 */
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530607};
608
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100609static struct wp_range_descriptor w25rq256_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100610 { .m = { .sec = X, .tb = X }, 0x0, {0x0000000, 0x0000000} }, /* NONE */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800611
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100612 { .m = { .sec = X, .tb = 0 }, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* Upper 1/512 */
613 { .m = { .sec = X, .tb = 0 }, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* Upper 1/256 */
614 { .m = { .sec = X, .tb = 0 }, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* Upper 1/128 */
615 { .m = { .sec = X, .tb = 0 }, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* Upper 1/64 */
616 { .m = { .sec = X, .tb = 0 }, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* Upper 1/32 */
617 { .m = { .sec = X, .tb = 0 }, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* Upper 1/16 */
618 { .m = { .sec = X, .tb = 0 }, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* Upper 1/8 */
619 { .m = { .sec = X, .tb = 0 }, 0x8, {0x1800000, 64 * 128 * 1024} }, /* Upper 1/4 */
620 { .m = { .sec = X, .tb = 0 }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800621
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100622 { .m = { .sec = X, .tb = 1 }, 0x1, {0x0000000, 64 * 1 * 1024} }, /* Lower 1/512 */
623 { .m = { .sec = X, .tb = 1 }, 0x2, {0x0000000, 64 * 2 * 1024} }, /* Lower 1/256 */
624 { .m = { .sec = X, .tb = 1 }, 0x3, {0x0000000, 64 * 4 * 1024} }, /* Lower 1/128 */
625 { .m = { .sec = X, .tb = 1 }, 0x4, {0x0000000, 64 * 8 * 1024} }, /* Lower 1/64 */
626 { .m = { .sec = X, .tb = 1 }, 0x5, {0x0000000, 64 * 16 * 1024} }, /* Lower 1/32 */
627 { .m = { .sec = X, .tb = 1 }, 0x6, {0x0000000, 64 * 32 * 1024} }, /* Lower 1/16 */
628 { .m = { .sec = X, .tb = 1 }, 0x7, {0x0000000, 64 * 64 * 1024} }, /* Lower 1/8 */
629 { .m = { .sec = X, .tb = 1 }, 0x8, {0x0000000, 64 * 128 * 1024} }, /* Lower 1/4 */
630 { .m = { .sec = X, .tb = 1 }, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800631
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100632 { .m = { .sec = X, .tb = X }, 0xa, {0x0000000, 64 * 512 * 1024} }, /* ALL */
633 { .m = { .sec = X, .tb = X }, 0xb, {0x0000000, 64 * 512 * 1024} }, /* ALL */
634 { .m = { .sec = X, .tb = X }, 0xc, {0x0000000, 64 * 512 * 1024} }, /* ALL */
635 { .m = { .sec = X, .tb = X }, 0xd, {0x0000000, 64 * 512 * 1024} }, /* ALL */
636 { .m = { .sec = X, .tb = X }, 0xe, {0x0000000, 64 * 512 * 1024} }, /* ALL */
637 { .m = { .sec = X, .tb = X }, 0xf, {0x0000000, 64 * 512 * 1024} }, /* ALL */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800638};
639
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100640static struct wp_range_descriptor w25rq256_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100641 { .m = { .sec = X, .tb = X }, 0x0, {0x0000000, 64 * 512 * 1024} }, /* ALL */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800642
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100643 { .m = { .sec = X, .tb = 0 }, 0x1, {0x0000000, 64 * 511 * 1024} }, /* Lower 511/512 */
644 { .m = { .sec = X, .tb = 0 }, 0x2, {0x0000000, 64 * 510 * 1024} }, /* Lower 255/256 */
645 { .m = { .sec = X, .tb = 0 }, 0x3, {0x0000000, 64 * 508 * 1024} }, /* Lower 127/128 */
646 { .m = { .sec = X, .tb = 0 }, 0x4, {0x0000000, 64 * 504 * 1024} }, /* Lower 63/64 */
647 { .m = { .sec = X, .tb = 0 }, 0x5, {0x0000000, 64 * 496 * 1024} }, /* Lower 31/32 */
648 { .m = { .sec = X, .tb = 0 }, 0x6, {0x0000000, 64 * 480 * 1024} }, /* Lower 15/16 */
649 { .m = { .sec = X, .tb = 0 }, 0x7, {0x0000000, 64 * 448 * 1024} }, /* Lower 7/8 */
650 { .m = { .sec = X, .tb = 0 }, 0x8, {0x0000000, 64 * 384 * 1024} }, /* Lower 3/4 */
651 { .m = { .sec = X, .tb = 0 }, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800652
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100653 { .m = { .sec = X, .tb = 1 }, 0x1, {0x0010000, 64 * 511 * 1024} }, /* Upper 511/512 */
654 { .m = { .sec = X, .tb = 1 }, 0x2, {0x0020000, 64 * 510 * 1024} }, /* Upper 255/256 */
655 { .m = { .sec = X, .tb = 1 }, 0x3, {0x0040000, 64 * 508 * 1024} }, /* Upper 127/128 */
656 { .m = { .sec = X, .tb = 1 }, 0x4, {0x0080000, 64 * 504 * 1024} }, /* Upper 63/64 */
657 { .m = { .sec = X, .tb = 1 }, 0x5, {0x0100000, 64 * 496 * 1024} }, /* Upper 31/32 */
658 { .m = { .sec = X, .tb = 1 }, 0x6, {0x0200000, 64 * 480 * 1024} }, /* Upper 15/16 */
659 { .m = { .sec = X, .tb = 1 }, 0x7, {0x0400000, 64 * 448 * 1024} }, /* Upper 7/8 */
660 { .m = { .sec = X, .tb = 1 }, 0x8, {0x0800000, 64 * 384 * 1024} }, /* Upper 3/4 */
661 { .m = { .sec = X, .tb = 1 }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800662
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100663 { .m = { .sec = X, .tb = X }, 0xa, {0x0000000, 0x0000000} }, /* NONE */
664 { .m = { .sec = X, .tb = X }, 0xb, {0x0000000, 0x0000000} }, /* NONE */
665 { .m = { .sec = X, .tb = X }, 0xc, {0x0000000, 0x0000000} }, /* NONE */
666 { .m = { .sec = X, .tb = X }, 0xd, {0x0000000, 0x0000000} }, /* NONE */
667 { .m = { .sec = X, .tb = X }, 0xe, {0x0000000, 0x0000000} }, /* NONE */
668 { .m = { .sec = X, .tb = X }, 0xf, {0x0000000, 0x0000000} }, /* NONE */
Duncan Laurie1801f7c2019-01-09 18:02:51 -0800669};
670
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000671static struct wp_range_descriptor w25x10_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100672 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
673 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x010000, 64 * 1024} },
674 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
675 { .m = { .sec = X, .tb = X }, 0x2, {0x000000, 128 * 1024} },
676 { .m = { .sec = X, .tb = X }, 0x3, {0x000000, 128 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800677};
678
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000679static struct wp_range_descriptor w25x20_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100680 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
681 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x030000, 64 * 1024} },
682 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x020000, 128 * 1024} },
683 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
684 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
685 { .m = { .sec = 0, .tb = X }, 0x3, {0x000000, 256 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800686};
687
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000688static struct wp_range_descriptor w25x40_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100689 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
690 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x070000, 64 * 1024} },
691 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x060000, 128 * 1024} },
692 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x040000, 256 * 1024} },
693 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
694 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
695 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
696 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 512 * 1024} },
697 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 512 * 1024} },
698 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 512 * 1024} },
699 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 512 * 1024} },
David Hendricks470ca952010-08-13 14:01:53 -0700700};
701
Edward O'Callaghan3b996502020-04-12 20:46:51 +1000702static struct wp_range_descriptor w25x80_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100703 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
704 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x0F0000, 64 * 1024} },
705 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x0E0000, 128 * 1024} },
706 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x0C0000, 256 * 1024} },
707 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x080000, 512 * 1024} },
708 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
709 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
710 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
711 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 512 * 1024} },
712 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 1024 * 1024} },
713 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 1024 * 1024} },
714 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 1024 * 1024} },
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800715};
716
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100717static struct wp_range_descriptor gd25q40_cmp0_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100718 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* None */
719 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x070000, 64 * 1024} },
720 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x060000, 128 * 1024} },
721 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x040000, 256 * 1024} },
722 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 64 * 1024} },
723 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 128 * 1024} },
724 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 256 * 1024} },
725 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 512 * 1024} }, /* All */
726 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 512 * 1024} }, /* All */
727 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 512 * 1024} }, /* All */
728 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 512 * 1024} }, /* All */
729 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x07F000, 4 * 1024} },
730 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x07E000, 8 * 1024} },
731 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x07C000, 16 * 1024} },
732 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x078000, 32 * 1024} },
733 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x078000, 32 * 1024} },
734 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x078000, 32 * 1024} },
735 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
736 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
737 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
738 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
739 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
740 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x000000, 32 * 1024} },
741 { .m = { .sec = 1, .tb = X }, 0x7, {0x000000, 512 * 1024} }, /* All */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600742};
743
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100744static struct wp_range_descriptor gd25q40_cmp1_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100745 { .m = { .sec = X, .tb = X }, 0x0, {0x000000, 512 * 1024} }, /* ALL */
746 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x000000, 448 * 1024} },
747 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x000000, 384 * 1024} },
748 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x000000, 256 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600749
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100750 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x010000, 448 * 1024} },
751 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x020000, 384 * 1024} },
752 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x040000, 256 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600753
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100754 { .m = { .sec = 0, .tb = X }, 0x4, {0x000000, 0} }, /* None */
755 { .m = { .sec = 0, .tb = X }, 0x5, {0x000000, 0} }, /* None */
756 { .m = { .sec = 0, .tb = X }, 0x6, {0x000000, 0} }, /* None */
757 { .m = { .sec = 0, .tb = X }, 0x7, {0x000000, 0} }, /* None */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600758
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100759 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x000000, 508 * 1024} },
760 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x000000, 504 * 1024} },
761 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x000000, 496 * 1024} },
762 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x000000, 480 * 1024} },
763 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x000000, 480 * 1024} },
764 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x000000, 480 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600765
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100766 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x001000, 508 * 1024} },
767 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x002000, 504 * 1024} },
768 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x004000, 496 * 1024} },
769 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x008000, 480 * 1024} },
770 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x008000, 480 * 1024} },
771 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x008000, 480 * 1024} },
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600772
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100773 { .m = { .sec = 1, .tb = X }, 0x7, {0x000000, 0} }, /* None */
Martin Rothf3c3d5f2017-04-28 14:56:41 -0600774};
775
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100776static struct wp_range_descriptor gd25q64_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100777 { .m = { .sec = X, .tb = X }, 0, {0, 0} }, /* none */
778 { .m = { .sec = 0, .tb = 0 }, 0x1, {0x7e0000, 128 * 1024} },
779 { .m = { .sec = 0, .tb = 0 }, 0x2, {0x7c0000, 256 * 1024} },
780 { .m = { .sec = 0, .tb = 0 }, 0x3, {0x780000, 512 * 1024} },
781 { .m = { .sec = 0, .tb = 0 }, 0x4, {0x700000, 1024 * 1024} },
782 { .m = { .sec = 0, .tb = 0 }, 0x5, {0x600000, 2048 * 1024} },
783 { .m = { .sec = 0, .tb = 0 }, 0x6, {0x400000, 4096 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700784
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100785 { .m = { .sec = 0, .tb = 1 }, 0x1, {0x000000, 128 * 1024} },
786 { .m = { .sec = 0, .tb = 1 }, 0x2, {0x000000, 256 * 1024} },
787 { .m = { .sec = 0, .tb = 1 }, 0x3, {0x000000, 512 * 1024} },
788 { .m = { .sec = 0, .tb = 1 }, 0x4, {0x000000, 1024 * 1024} },
789 { .m = { .sec = 0, .tb = 1 }, 0x5, {0x000000, 2048 * 1024} },
790 { .m = { .sec = 0, .tb = 1 }, 0x6, {0x000000, 4096 * 1024} },
791 { .m = { .sec = X, .tb = X }, 0x7, {0x000000, 8192 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700792
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100793 { .m = { .sec = 1, .tb = 0 }, 0x1, {0x7ff000, 4 * 1024} },
794 { .m = { .sec = 1, .tb = 0 }, 0x2, {0x7fe000, 8 * 1024} },
795 { .m = { .sec = 1, .tb = 0 }, 0x3, {0x7fc000, 16 * 1024} },
796 { .m = { .sec = 1, .tb = 0 }, 0x4, {0x7f8000, 32 * 1024} },
797 { .m = { .sec = 1, .tb = 0 }, 0x5, {0x7f8000, 32 * 1024} },
798 { .m = { .sec = 1, .tb = 0 }, 0x6, {0x7f8000, 32 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700799
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100800 { .m = { .sec = 1, .tb = 1 }, 0x1, {0x000000, 4 * 1024} },
801 { .m = { .sec = 1, .tb = 1 }, 0x2, {0x000000, 8 * 1024} },
802 { .m = { .sec = 1, .tb = 1 }, 0x3, {0x000000, 16 * 1024} },
803 { .m = { .sec = 1, .tb = 1 }, 0x4, {0x000000, 32 * 1024} },
804 { .m = { .sec = 1, .tb = 1 }, 0x5, {0x000000, 32 * 1024} },
805 { .m = { .sec = 1, .tb = 1 }, 0x6, {0x000000, 32 * 1024} },
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -0700806};
807
Edward O'Callaghane146f9a2019-12-05 14:27:24 +1100808static struct wp_range_descriptor a25l040_ranges[] = {
Edward O'Callaghan91b38272019-12-04 17:12:43 +1100809 { .m = { .sec = X, .tb = X }, 0x0, {0, 0} }, /* none */
810 { .m = { .sec = X, .tb = X }, 0x1, {0x70000, 64 * 1024} },
811 { .m = { .sec = X, .tb = X }, 0x2, {0x60000, 128 * 1024} },
812 { .m = { .sec = X, .tb = X }, 0x3, {0x40000, 256 * 1024} },
813 { .m = { .sec = X, .tb = X }, 0x4, {0x00000, 512 * 1024} },
814 { .m = { .sec = X, .tb = X }, 0x5, {0x00000, 512 * 1024} },
815 { .m = { .sec = X, .tb = X }, 0x6, {0x00000, 512 * 1024} },
816 { .m = { .sec = X, .tb = X }, 0x7, {0x00000, 512 * 1024} },
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +0800817};
818
Nikolai Artemiev9d3980e2021-03-30 22:26:37 +1100819struct wp *get_wp_for_flashchip(const struct flashchip *chip) {
820 // FIXME: The .wp field should be deleted from from struct flashchip
821 // completly, but linux_mtd and cros_ec still assign their own values
822 // to it. When they are cleaned up we can delete this.
823 if(chip->wp) return chip->wp;
824
825 switch (chip->manufacture_id) {
826 case WINBOND_NEX_ID:
827 switch(chip->model_id) {
828 case WINBOND_NEX_W25X10:
829 case WINBOND_NEX_W25X20:
830 case WINBOND_NEX_W25X40:
831 case WINBOND_NEX_W25X80:
832 case WINBOND_NEX_W25Q128_V_M:
833 return &wp_w25;
834 case WINBOND_NEX_W25Q80_V:
835 case WINBOND_NEX_W25Q16_V:
836 case WINBOND_NEX_W25Q32_V:
837 case WINBOND_NEX_W25Q32_W:
838 case WINBOND_NEX_W25Q32JW:
839 case WINBOND_NEX_W25Q64_V:
840 case WINBOND_NEX_W25Q64_W:
841 // W25Q64JW does not have a range table entry, but the flashchip
842 // set .wp to wp_25q, so keep it here until the issue is resolved
843 case WINBOND_NEX_W25Q64JW:
844 case WINBOND_NEX_W25Q128_DTR:
845 case WINBOND_NEX_W25Q128_V:
846 case WINBOND_NEX_W25Q128_W:
847 return &wp_w25q;
848 case WINBOND_NEX_W25Q256_V:
849 case WINBOND_NEX_W25Q256JV_M:
850 return &wp_w25q_large;
851 }
852 break;
853 case EON_ID_NOPREFIX:
854 switch (chip->model_id) {
855 case EON_EN25F40:
856 case EON_EN25Q40:
857 case EON_EN25Q80:
858 case EON_EN25Q32:
859 case EON_EN25Q64:
860 case EON_EN25Q128:
861 case EON_EN25QH128:
862 case EON_EN25S64:
863 return &wp_w25;
864 }
865 break;
866 case MACRONIX_ID:
867 switch (chip->model_id) {
868 case MACRONIX_MX25L1005:
869 case MACRONIX_MX25L2005:
870 case MACRONIX_MX25L4005:
871 case MACRONIX_MX25L8005:
872 case MACRONIX_MX25L1605:
873 case MACRONIX_MX25L3205:
874 case MACRONIX_MX25U3235E:
875 case MACRONIX_MX25U6435E:
876 return &wp_w25;
877 case MACRONIX_MX25U12835E:
878 return &wp_w25q_large;
879 case MACRONIX_MX25L6405:
880 case MACRONIX_MX25L6495F:
881 case MACRONIX_MX25L25635F:
882 return &wp_generic;
883 }
884 break;
885 case ST_ID:
886 switch(chip->model_id) {
887 case ST_N25Q064__1E:
888 case ST_N25Q064__3E:
889 return &wp_w25;
890 }
891 break;
892 case GIGADEVICE_ID:
893 switch(chip->model_id) {
894 case GIGADEVICE_GD25LQ32:
895 // GD25Q40 does not have a .wp field in flashchips.c, but
896 // it is in the w25 range table function, so note it here
897 // until the issue is resolved:
898 // case GIGADEVICE_GD25Q40:
899 case GIGADEVICE_GD25Q64:
900 case GIGADEVICE_GD25LQ64:
Nikolai Artemiev9d3980e2021-03-30 22:26:37 +1100901 case GIGADEVICE_GD25Q128:
902 return &wp_w25;
903 case GIGADEVICE_GD25Q256D:
904 return &wp_w25q_large;
Nikolai Artemiev9d3980e2021-03-30 22:26:37 +1100905 case GIGADEVICE_GD25LQ128CD:
906 case GIGADEVICE_GD25Q32:
907 return &wp_generic;
908 }
909 break;
910 case AMIC_ID_NOPREFIX:
911 switch(chip->model_id) {
912 case AMIC_A25L040:
913 return &wp_w25;
914 }
915 break;
916 case ATMEL_ID:
917 switch(chip->model_id) {
918 case ATMEL_AT25SF128A:
919 case ATMEL_AT25SL128A:
920 return &wp_w25q;
921 }
922 break;
923 case PROGMANUF_ID:
924 switch(chip->model_id) {
925 case PROGDEV_ID:
926 return &wp_w25;
927 }
928 break;
929 case SPANSION_ID:
930 switch (chip->model_id) {
931 case SPANSION_S25FS128S_L:
932 case SPANSION_S25FS128S_S:
933 case SPANSION_S25FL256S_UL:
934 case SPANSION_S25FL256S_US:
935 // SPANSION_S25FL128S_UL does not have a range table entry,
936 // but its flashchip set .wp to wp_generic, so keep it here
937 // until the issue resolved
938 case SPANSION_S25FL128S_UL:
939 // SPANSION_S25FL128S_US does not have a range table entry,
940 // but its flashchip set .wp to wp_generic, so keep it here
941 // until the issue resolved
942 case SPANSION_S25FL128S_US:
943 return &wp_generic;
944 }
945 break;
946 }
947
948
949 return NULL;
950}
951
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700952/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700953static uint8_t w25q_read_status_register_2(const struct flashctx *flash)
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700954{
955 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x35 };
956 unsigned char readarr[2];
957 int ret;
958
Edward O'Callaghan70f3e8f2020-12-21 12:50:52 +1100959 if (flash->chip->read_status) {
960 msg_cdbg("RDSR2 failed! cmd=0x35 unimpl for opaque chips\n");
961 return 0;
962 }
963
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700964 /* Read Status Register */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700965 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
Duncan Laurieed32d7b2015-05-27 11:28:18 -0700966 if (ret) {
967 /*
968 * FIXME: make this a benign failure for now in case we are
969 * unable to execute the opcode
970 */
971 msg_cdbg("RDSR2 failed!\n");
972 readarr[0] = 0x00;
973 }
974
975 return readarr[0];
976}
977
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600978/* FIXME: Move to spi25.c if it's a JEDEC standard opcode */
Edward O'Callaghandf43e902020-11-13 23:08:26 +1100979static uint8_t mx25l_read_config_register(const struct flashctx *flash)
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600980{
981 static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x15 };
982 unsigned char readarr[2]; /* leave room for dummy byte */
983 int ret;
984
Edward O'Callaghan70f3e8f2020-12-21 12:50:52 +1100985 if (flash->chip->read_status) {
986 msg_cdbg("RDCR failed! cmd=0x15 unimpl for opaque chips\n");
987 return 0;
988 }
989
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -0600990 ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr);
991 if (ret) {
992 msg_cdbg("RDCR failed!\n");
993 readarr[0] = 0x00;
994 }
995
996 return readarr[0];
997}
998
Nikolai Artemiev06afe3e2021-04-06 16:40:29 +1000999static int generic_range_table(const struct flashctx *flash,
1000 struct wp_range_descriptor **descrs,
1001 int *num_entries);
1002
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001003/* Given a flash chip, this function returns its range table. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001004static int w25_range_table(const struct flashctx *flash,
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001005 struct wp_range_descriptor **descrs,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001006 int *num_entries)
David Hendricksf7924d12010-06-10 21:26:44 -07001007{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001008 *descrs = 0;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001009 *num_entries = 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001010
Patrick Georgif3fa2992017-02-02 16:24:44 +01001011 switch (flash->chip->manufacture_id) {
David Hendricksd494b0a2010-08-16 16:28:50 -07001012 case WINBOND_NEX_ID:
David Hendricks57566ed2010-08-16 18:24:45 -07001013 case EON_ID_NOPREFIX:
David Hendricksc801adb2010-12-09 16:58:56 -08001014 case MACRONIX_ID:
David Hendricksbfa624b2012-07-24 12:47:59 -07001015 case ST_ID:
Nikolai Artemiev158b3702021-04-06 16:46:06 +10001016 return generic_range_table(flash, descrs, num_entries);
Bryan Freed9a0051f2012-05-22 16:06:09 -07001017 case GIGADEVICE_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001018 switch(flash->chip->model_id) {
Bryan Freed9a0051f2012-05-22 16:06:09 -07001019 case GIGADEVICE_GD25LQ32:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001020 *descrs = w25q32_ranges;
Bryan Freed9a0051f2012-05-22 16:06:09 -07001021 *num_entries = ARRAY_SIZE(w25q32_ranges);
1022 break;
Martin Rothf3c3d5f2017-04-28 14:56:41 -06001023 case GIGADEVICE_GD25Q40:
1024 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1025 /* CMP == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001026 *descrs = gd25q40_cmp1_ranges;
Martin Rothf3c3d5f2017-04-28 14:56:41 -06001027 *num_entries = ARRAY_SIZE(gd25q40_cmp1_ranges);
1028 } else {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001029 *descrs = gd25q40_cmp0_ranges;
Martin Rothf3c3d5f2017-04-28 14:56:41 -06001030 *num_entries = ARRAY_SIZE(gd25q40_cmp0_ranges);
1031 }
1032 break;
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -07001033 case GIGADEVICE_GD25Q64:
Marc Jonesb18734f2014-04-03 16:19:47 -06001034 case GIGADEVICE_GD25LQ64:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001035 *descrs = gd25q64_ranges;
Shawn Nematbakhsh9e8ef492012-09-01 21:58:03 -07001036 *num_entries = ARRAY_SIZE(gd25q64_ranges);
1037 break;
Martin Roth1fd87ed2017-02-27 20:50:50 -07001038 case GIGADEVICE_GD25Q128:
1039 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1040 /* CMP == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001041 *descrs = w25rq128_cmp1_ranges;
Martin Roth1fd87ed2017-02-27 20:50:50 -07001042 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
1043 } else {
1044 /* CMP == 0 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001045 *descrs = w25rq128_cmp0_ranges;
Martin Roth1fd87ed2017-02-27 20:50:50 -07001046 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
1047 }
1048 break;
Duncan Laurie0c383552019-03-16 12:35:16 -07001049 case GIGADEVICE_GD25Q256D:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001050 *descrs = w25rq256_cmp0_ranges;
Duncan Laurie0c383552019-03-16 12:35:16 -07001051 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
1052 break;
Bryan Freed9a0051f2012-05-22 16:06:09 -07001053 default:
1054 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
1055 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001056 flash->chip->model_id);
Bryan Freed9a0051f2012-05-22 16:06:09 -07001057 return -1;
1058 }
1059 break;
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001060 case AMIC_ID_NOPREFIX:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001061 switch(flash->chip->model_id) {
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001062 case AMIC_A25L040:
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001063 *descrs = a25l040_ranges;
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001064 *num_entries = ARRAY_SIZE(a25l040_ranges);
1065 break;
1066 default:
1067 msg_cerr("%s() %d: AMIC flash chip mismatch"
1068 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001069 flash->chip->model_id);
Louis Yung-Chieh Loc8ec7152012-09-17 17:38:35 +08001070 return -1;
1071 }
1072 break;
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001073 case ATMEL_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01001074 switch(flash->chip->model_id) {
Edward O'Callaghan1fa87e02019-05-03 02:27:24 -04001075 case ATMEL_AT25SF128A:
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001076 case ATMEL_AT25SL128A:
1077 if (w25q_read_status_register_2(flash) & (1 << 6)) {
1078 /* CMP == 1 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001079 *descrs = w25rq128_cmp1_ranges;
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001080 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
1081 } else {
1082 /* CMP == 0 */
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001083 *descrs = w25rq128_cmp0_ranges;
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001084 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
1085 }
1086 break;
1087 default:
1088 msg_cerr("%s() %d: Atmel flash chip mismatch"
1089 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01001090 flash->chip->model_id);
Furquan Shaikhb4df8ef2017-01-05 15:05:35 -08001091 return -1;
1092 }
1093 break;
David Hendricksf7924d12010-06-10 21:26:44 -07001094 default:
David Hendricksd494b0a2010-08-16 16:28:50 -07001095 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
Patrick Georgif3fa2992017-02-02 16:24:44 +01001096 __func__, flash->chip->manufacture_id);
David Hendricksf7924d12010-06-10 21:26:44 -07001097 return -1;
1098 }
1099
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001100 return 0;
1101}
1102
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001103int w25_range_to_status(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001104 unsigned int start, unsigned int len,
1105 struct w25q_status *status)
1106{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001107 struct wp_range_descriptor *descrs;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001108 int i, range_found = 0;
1109 int num_entries;
1110
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001111 if (w25_range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001112 return -1;
1113
David Hendricksf7924d12010-06-10 21:26:44 -07001114 for (i = 0; i < num_entries; i++) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001115 struct wp_range *r = &descrs[i].range;
David Hendricksf7924d12010-06-10 21:26:44 -07001116
1117 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1118 start, len, r->start, r->len);
1119 if ((start == r->start) && (len == r->len)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001120 status->bp0 = descrs[i].bp & 1;
1121 status->bp1 = descrs[i].bp >> 1;
1122 status->bp2 = descrs[i].bp >> 2;
1123 status->tb = descrs[i].m.tb;
1124 status->sec = descrs[i].m.sec;
David Hendricksf7924d12010-06-10 21:26:44 -07001125
1126 range_found = 1;
1127 break;
1128 }
1129 }
1130
1131 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11001132 msg_cerr("%s: matching range not found\n", __func__);
David Hendricksf7924d12010-06-10 21:26:44 -07001133 return -1;
1134 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001135
David Hendricksd494b0a2010-08-16 16:28:50 -07001136 return 0;
1137}
1138
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001139int w25_status_to_range(const struct flashctx *flash,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001140 const struct w25q_status *status,
1141 unsigned int *start, unsigned int *len)
1142{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001143 struct wp_range_descriptor *descrs;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001144 int i, status_found = 0;
1145 int num_entries;
1146
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001147 if (w25_range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001148 return -1;
1149
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001150 for (i = 0; i < num_entries; i++) {
1151 int bp;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001152 int table_bp, table_tb, table_sec;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001153
1154 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2);
1155 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x / 0x%x 0x%x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001156 bp, descrs[i].bp,
1157 status->tb, descrs[i].m.tb,
1158 status->sec, descrs[i].m.sec);
1159 table_bp = descrs[i].bp;
1160 table_tb = descrs[i].m.tb;
1161 table_sec = descrs[i].m.sec;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +08001162 if ((bp == table_bp || table_bp == X) &&
1163 (status->tb == table_tb || table_tb == X) &&
1164 (status->sec == table_sec || table_sec == X)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001165 *start = descrs[i].range.start;
1166 *len = descrs[i].range.len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001167
1168 status_found = 1;
1169 break;
1170 }
1171 }
1172
1173 if (!status_found) {
1174 msg_cerr("matching status not found\n");
1175 return -1;
1176 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001177
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001178 return 0;
1179}
1180
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001181/* Given a [start, len], this function calls w25_range_to_status() to convert
1182 * it to flash-chip-specific range bits, then sets into status register.
1183 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001184static int w25_set_range(const struct flashctx *flash,
David Hendricksd494b0a2010-08-16 16:28:50 -07001185 unsigned int start, unsigned int len)
1186{
1187 struct w25q_status status;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001188 int tmp = 0;
1189 int expected = 0;
David Hendricksd494b0a2010-08-16 16:28:50 -07001190
1191 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001192 tmp = spi_read_status_register(flash);
David Hendricksd494b0a2010-08-16 16:28:50 -07001193 memcpy(&status, &tmp, 1);
1194 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1195
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001196 if (w25_range_to_status(flash, start, len, &status))
1197 return -1;
David Hendricksf7924d12010-06-10 21:26:44 -07001198
1199 msg_cdbg("status.busy: %x\n", status.busy);
1200 msg_cdbg("status.wel: %x\n", status.wel);
1201 msg_cdbg("status.bp0: %x\n", status.bp0);
1202 msg_cdbg("status.bp1: %x\n", status.bp1);
1203 msg_cdbg("status.bp2: %x\n", status.bp2);
1204 msg_cdbg("status.tb: %x\n", status.tb);
1205 msg_cdbg("status.sec: %x\n", status.sec);
1206 msg_cdbg("status.srp0: %x\n", status.srp0);
1207
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001208 memcpy(&expected, &status, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001209 spi_write_status_register(flash, expected);
David Hendricksf7924d12010-06-10 21:26:44 -07001210
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001211 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001212 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001213 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA)) {
David Hendricksc801adb2010-12-09 16:58:56 -08001214 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001215 expected, tmp);
1216 return 1;
1217 }
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001218
1219 return 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001220}
1221
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001222/* Print out the current status register value with human-readable text. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001223static int w25_wp_status(const struct flashctx *flash)
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001224{
1225 struct w25q_status status;
1226 int tmp;
David Hendricksce8ded32010-10-08 11:23:38 -07001227 unsigned int start, len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001228 int ret = 0;
1229
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001230 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001231 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001232 memcpy(&status, &tmp, 1);
1233 msg_cinfo("WP: status: 0x%02x\n", tmp);
1234 msg_cinfo("WP: status.srp0: %x\n", status.srp0);
1235 msg_cinfo("WP: write protect is %s.\n",
1236 status.srp0 ? "enabled" : "disabled");
1237
1238 msg_cinfo("WP: write protect range: ");
1239 if (w25_status_to_range(flash, &status, &start, &len)) {
1240 msg_cinfo("(cannot resolve the range)\n");
1241 ret = -1;
1242 } else {
1243 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1244 }
1245
1246 return ret;
1247}
1248
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001249static int w25q_large_range_to_status(const struct flashctx *flash,
1250 unsigned int start, unsigned int len,
1251 struct w25q_status_large *status)
1252{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001253 struct wp_range_descriptor *descrs;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001254 int i, range_found = 0;
1255 int num_entries;
1256
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001257 if (w25_range_table(flash, &descrs, &num_entries))
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001258 return -1;
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001259
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001260 for (i = 0; i < num_entries; i++) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001261 struct wp_range *r = &descrs[i].range;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001262
1263 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
1264 start, len, r->start, r->len);
1265 if ((start == r->start) && (len == r->len)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001266 status->bp0 = descrs[i].bp & 1;
1267 status->bp1 = descrs[i].bp >> 1;
1268 status->bp2 = descrs[i].bp >> 2;
1269 status->bp3 = descrs[i].bp >> 3;
Karthikeyan Ramasubramanianfb166b72019-06-24 12:38:55 -06001270 /*
1271 * For MX25U12835E chip, Top/Bottom (T/B) bit is not
1272 * part of status register and in that bit position is
1273 * Quad Enable (QE)
1274 */
1275 if (flash->chip->manufacture_id != MACRONIX_ID ||
1276 flash->chip->model_id != MACRONIX_MX25U12835E)
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001277 status->tb = descrs[i].m.tb;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001278
1279 range_found = 1;
1280 break;
1281 }
1282 }
1283
1284 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11001285 msg_cerr("%s: matching range not found\n", __func__);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001286 return -1;
1287 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001288
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001289 return 0;
1290}
1291
1292static int w25_large_status_to_range(const struct flashctx *flash,
1293 const struct w25q_status_large *status,
1294 unsigned int *start, unsigned int *len)
1295{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001296 struct wp_range_descriptor *descrs;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001297 int i, status_found = 0;
1298 int num_entries;
1299
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001300 if (w25_range_table(flash, &descrs, &num_entries))
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001301 return -1;
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001302
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001303 for (i = 0; i < num_entries; i++) {
1304 int bp;
1305 int table_bp, table_tb;
1306
1307 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2) |
1308 (status->bp3 << 3);
1309 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001310 bp, descrs[i].bp,
1311 status->tb, descrs[i].m.tb);
1312 table_bp = descrs[i].bp;
1313 table_tb = descrs[i].m.tb;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001314 if ((bp == table_bp || table_bp == X) &&
1315 (status->tb == table_tb || table_tb == X)) {
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001316 *start = descrs[i].range.start;
1317 *len = descrs[i].range.len;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001318
1319 status_found = 1;
1320 break;
1321 }
1322 }
1323
1324 if (!status_found) {
1325 msg_cerr("matching status not found\n");
1326 return -1;
1327 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001328
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001329 return 0;
1330}
1331
1332/* Given a [start, len], this function calls w25_range_to_status() to convert
1333 * it to flash-chip-specific range bits, then sets into status register.
1334 * Returns 0 if successful, -1 on error, and 1 if reading back was different.
1335 */
1336static int w25q_large_set_range(const struct flashctx *flash,
1337 unsigned int start, unsigned int len)
1338{
1339 struct w25q_status_large status;
1340 int tmp;
1341 int expected = 0;
1342
1343 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001344 tmp = spi_read_status_register(flash);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001345 memcpy(&status, &tmp, 1);
1346 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1347
1348 if (w25q_large_range_to_status(flash, start, len, &status))
1349 return -1;
1350
1351 msg_cdbg("status.busy: %x\n", status.busy);
1352 msg_cdbg("status.wel: %x\n", status.wel);
1353 msg_cdbg("status.bp0: %x\n", status.bp0);
1354 msg_cdbg("status.bp1: %x\n", status.bp1);
1355 msg_cdbg("status.bp2: %x\n", status.bp2);
1356 msg_cdbg("status.bp3: %x\n", status.bp3);
1357 msg_cdbg("status.tb: %x\n", status.tb);
1358 msg_cdbg("status.srp0: %x\n", status.srp0);
1359
1360 memcpy(&expected, &status, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001361 spi_write_status_register(flash, expected);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001362
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001363 tmp = spi_read_status_register(flash);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001364 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001365 if ((tmp & MASK_WP_AREA_LARGE) != (expected & MASK_WP_AREA_LARGE)) {
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001366 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
1367 expected, tmp);
1368 return 1;
1369 }
Edward O'Callaghan2672fb92019-12-04 14:47:58 +11001370
1371 return 0;
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001372}
1373
1374static int w25q_large_wp_status(const struct flashctx *flash)
1375{
1376 struct w25q_status_large sr1;
1377 struct w25q_status_2 sr2;
1378 uint8_t tmp[2];
1379 unsigned int start, len;
1380 int ret = 0;
1381
1382 memset(&sr1, 0, sizeof(sr1));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001383 tmp[0] = spi_read_status_register(flash);
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001384 memcpy(&sr1, &tmp[0], 1);
1385
1386 memset(&sr2, 0, sizeof(sr2));
1387 tmp[1] = w25q_read_status_register_2(flash);
1388 memcpy(&sr2, &tmp[1], 1);
1389
1390 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
1391 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1392 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1393 msg_cinfo("WP: write protect is %s.\n",
1394 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1395
1396 msg_cinfo("WP: write protect range: ");
1397 if (w25_large_status_to_range(flash, &sr1, &start, &len)) {
1398 msg_cinfo("(cannot resolve the range)\n");
1399 ret = -1;
1400 } else {
1401 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1402 }
1403
1404 return ret;
1405}
1406
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001407/* Set/clear the SRP0 bit in the status register. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001408static int w25_set_srp0(const struct flashctx *flash, int enable)
David Hendricksf7924d12010-06-10 21:26:44 -07001409{
1410 struct w25q_status status;
1411 int tmp = 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001412 int expected = 0;
David Hendricksf7924d12010-06-10 21:26:44 -07001413
1414 memset(&status, 0, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001415 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001416 /* FIXME: this is NOT endian-free copy. */
David Hendricksf7924d12010-06-10 21:26:44 -07001417 memcpy(&status, &tmp, 1);
1418 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
1419
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001420 status.srp0 = enable ? 1 : 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001421 memcpy(&expected, &status, sizeof(status));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001422 spi_write_status_register(flash, expected);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001423
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001424 tmp = spi_read_status_register(flash);
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +08001425 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
1426 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA))
1427 return 1;
David Hendricksf7924d12010-06-10 21:26:44 -07001428
1429 return 0;
1430}
1431
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001432static int w25_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001433 enum wp_mode wp_mode)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001434{
1435 int ret;
1436
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11001437 if (wp_mode != WP_MODE_HARDWARE) {
David Hendricks1c09f802012-10-03 11:03:48 -07001438 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
1439 return 1;
1440 }
1441
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11001442 ret = w25_set_srp0(flash, 1);
David Hendricksc801adb2010-12-09 16:58:56 -08001443 if (ret)
1444 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001445 return ret;
1446}
1447
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001448static int w25_disable_writeprotect(const struct flashctx *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001449{
1450 int ret;
1451
1452 ret = w25_set_srp0(flash, 0);
David Hendricksc801adb2010-12-09 16:58:56 -08001453 if (ret)
1454 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001455
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001456 return ret;
1457}
1458
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001459static int w25_list_ranges(const struct flashctx *flash)
David Hendricks0f7f5382011-02-11 18:12:31 -08001460{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001461 struct wp_range_descriptor *descrs;
David Hendricks0f7f5382011-02-11 18:12:31 -08001462 int i, num_entries;
1463
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001464 if (w25_range_table(flash, &descrs, &num_entries))
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001465 return -1;
1466
David Hendricks0f7f5382011-02-11 18:12:31 -08001467 for (i = 0; i < num_entries; i++) {
1468 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11001469 descrs[i].range.start,
1470 descrs[i].range.len);
David Hendricks0f7f5382011-02-11 18:12:31 -08001471 }
1472
1473 return 0;
1474}
1475
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001476static int w25q_wp_status(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001477{
1478 struct w25q_status sr1;
1479 struct w25q_status_2 sr2;
David Hendricksf1bd8802012-10-30 11:37:57 -07001480 uint8_t tmp[2];
David Hendricks1c09f802012-10-03 11:03:48 -07001481 unsigned int start, len;
1482 int ret = 0;
1483
1484 memset(&sr1, 0, sizeof(sr1));
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001485 tmp[0] = spi_read_status_register(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001486 memcpy(&sr1, &tmp[0], 1);
David Hendricks1c09f802012-10-03 11:03:48 -07001487
David Hendricksf1bd8802012-10-30 11:37:57 -07001488 memset(&sr2, 0, sizeof(sr2));
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001489 tmp[1] = w25q_read_status_register_2(flash);
David Hendricksf1bd8802012-10-30 11:37:57 -07001490 memcpy(&sr2, &tmp[1], 1);
1491
1492 msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]);
David Hendricks1c09f802012-10-03 11:03:48 -07001493 msg_cinfo("WP: status.srp0: %x\n", sr1.srp0);
1494 msg_cinfo("WP: status.srp1: %x\n", sr2.srp1);
1495 msg_cinfo("WP: write protect is %s.\n",
1496 (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled");
1497
1498 msg_cinfo("WP: write protect range: ");
1499 if (w25_status_to_range(flash, &sr1, &start, &len)) {
1500 msg_cinfo("(cannot resolve the range)\n");
1501 ret = -1;
1502 } else {
1503 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
1504 }
1505
1506 return ret;
1507}
1508
1509/*
1510 * W25Q adds an optional byte to the standard WRSR opcode. If /CS is
1511 * de-asserted after the first byte, then it acts like a JEDEC-standard
1512 * WRSR command. if /CS is asserted, then the next data byte is written
1513 * into status register 2.
1514 */
1515#define W25Q_WRSR_OUTSIZE 0x03
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001516static int w25q_write_status_register_WREN(const struct flashctx *flash, uint8_t s1, uint8_t s2)
David Hendricks1c09f802012-10-03 11:03:48 -07001517{
1518 int result;
1519 struct spi_command cmds[] = {
1520 {
1521 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
1522 .writecnt = JEDEC_WREN_OUTSIZE,
1523 .writearr = (const unsigned char[]){ JEDEC_WREN },
1524 .readcnt = 0,
1525 .readarr = NULL,
1526 }, {
1527 .writecnt = W25Q_WRSR_OUTSIZE,
1528 .writearr = (const unsigned char[]){ JEDEC_WRSR, s1, s2 },
1529 .readcnt = 0,
1530 .readarr = NULL,
1531 }, {
1532 .writecnt = 0,
1533 .writearr = NULL,
1534 .readcnt = 0,
1535 .readarr = NULL,
1536 }};
1537
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001538 result = spi_send_multicommand(flash, cmds);
David Hendricks1c09f802012-10-03 11:03:48 -07001539 if (result) {
1540 msg_cerr("%s failed during command execution\n",
1541 __func__);
1542 }
1543
1544 /* WRSR performs a self-timed erase before the changes take effect. */
David Hendricks60824042014-12-11 17:22:06 -08001545 programmer_delay(100 * 1000);
David Hendricks1c09f802012-10-03 11:03:48 -07001546
1547 return result;
1548}
1549
1550/*
1551 * Set/clear the SRP1 bit in status register 2.
1552 * FIXME: make this more generic if other chips use the same SR2 layout
1553 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001554static int w25q_set_srp1(const struct flashctx *flash, int enable)
David Hendricks1c09f802012-10-03 11:03:48 -07001555{
1556 struct w25q_status sr1;
1557 struct w25q_status_2 sr2;
1558 uint8_t tmp, expected;
1559
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001560 tmp = spi_read_status_register(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001561 memcpy(&sr1, &tmp, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001562 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001563 memcpy(&sr2, &tmp, 1);
1564
1565 msg_cdbg("%s: old status 2: 0x%02x\n", __func__, tmp);
1566
1567 sr2.srp1 = enable ? 1 : 0;
1568
1569 memcpy(&expected, &sr2, 1);
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001570 w25q_write_status_register_WREN(flash, *((uint8_t *)&sr1), *((uint8_t *)&sr2));
David Hendricks1c09f802012-10-03 11:03:48 -07001571
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001572 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001573 msg_cdbg("%s: new status 2: 0x%02x\n", __func__, tmp);
1574 if ((tmp & MASK_WP2_AREA) != (expected & MASK_WP2_AREA))
1575 return 1;
1576
1577 return 0;
1578}
1579
1580enum wp_mode get_wp_mode(const char *mode_str)
1581{
1582 enum wp_mode wp_mode = WP_MODE_UNKNOWN;
1583
1584 if (!strcasecmp(mode_str, "hardware"))
1585 wp_mode = WP_MODE_HARDWARE;
1586 else if (!strcasecmp(mode_str, "power_cycle"))
1587 wp_mode = WP_MODE_POWER_CYCLE;
1588 else if (!strcasecmp(mode_str, "permanent"))
1589 wp_mode = WP_MODE_PERMANENT;
1590
1591 return wp_mode;
1592}
1593
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001594static int w25q_disable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001595 enum wp_mode wp_mode)
1596{
1597 int ret = 1;
David Hendricks1c09f802012-10-03 11:03:48 -07001598 struct w25q_status_2 sr2;
1599 uint8_t tmp;
1600
1601 switch (wp_mode) {
1602 case WP_MODE_HARDWARE:
1603 ret = w25_set_srp0(flash, 0);
1604 break;
1605 case WP_MODE_POWER_CYCLE:
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001606 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001607 memcpy(&sr2, &tmp, 1);
1608 if (sr2.srp1) {
1609 msg_cerr("%s(): must disconnect power to disable "
1610 "write-protection\n", __func__);
1611 } else {
1612 ret = 0;
1613 }
1614 break;
1615 case WP_MODE_PERMANENT:
1616 msg_cerr("%s(): cannot disable permanent write-protection\n",
1617 __func__);
1618 break;
1619 default:
1620 msg_cerr("%s(): invalid mode specified\n", __func__);
1621 break;
1622 }
1623
1624 if (ret)
1625 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11001626
David Hendricks1c09f802012-10-03 11:03:48 -07001627 return ret;
1628}
1629
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001630static int w25q_disable_writeprotect_default(const struct flashctx *flash)
David Hendricks1c09f802012-10-03 11:03:48 -07001631{
1632 return w25q_disable_writeprotect(flash, WP_MODE_HARDWARE);
1633}
1634
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001635static int w25q_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -07001636 enum wp_mode wp_mode)
1637{
1638 int ret = 1;
1639 struct w25q_status sr1;
1640 struct w25q_status_2 sr2;
1641 uint8_t tmp;
1642
1643 switch (wp_mode) {
1644 case WP_MODE_HARDWARE:
1645 if (w25q_disable_writeprotect(flash, WP_MODE_POWER_CYCLE)) {
1646 msg_cerr("%s(): cannot disable power cycle WP mode\n",
1647 __func__);
1648 break;
1649 }
1650
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001651 tmp = spi_read_status_register(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001652 memcpy(&sr1, &tmp, 1);
1653 if (sr1.srp0)
1654 ret = 0;
1655 else
1656 ret = w25_set_srp0(flash, 1);
1657
1658 break;
1659 case WP_MODE_POWER_CYCLE:
1660 if (w25q_disable_writeprotect(flash, WP_MODE_HARDWARE)) {
1661 msg_cerr("%s(): cannot disable hardware WP mode\n",
1662 __func__);
1663 break;
1664 }
1665
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001666 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001667 memcpy(&sr2, &tmp, 1);
1668 if (sr2.srp1)
1669 ret = 0;
1670 else
1671 ret = w25q_set_srp1(flash, 1);
1672
1673 break;
1674 case WP_MODE_PERMANENT:
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10001675 tmp = spi_read_status_register(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001676 memcpy(&sr1, &tmp, 1);
1677 if (sr1.srp0 == 0) {
1678 ret = w25_set_srp0(flash, 1);
1679 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001680 msg_perr("%s(): cannot enable SRP0 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001681 "permanent WP\n", __func__);
1682 break;
1683 }
1684 }
1685
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001686 tmp = w25q_read_status_register_2(flash);
David Hendricks1c09f802012-10-03 11:03:48 -07001687 memcpy(&sr2, &tmp, 1);
1688 if (sr2.srp1 == 0) {
1689 ret = w25q_set_srp1(flash, 1);
1690 if (ret) {
David Hendricksf1bd8802012-10-30 11:37:57 -07001691 msg_perr("%s(): cannot enable SRP1 for "
David Hendricks1c09f802012-10-03 11:03:48 -07001692 "permanent WP\n", __func__);
1693 break;
1694 }
1695 }
1696
1697 break;
David Hendricksf1bd8802012-10-30 11:37:57 -07001698 default:
1699 msg_perr("%s(): invalid mode %d\n", __func__, wp_mode);
1700 break;
David Hendricks1c09f802012-10-03 11:03:48 -07001701 }
1702
1703 if (ret)
1704 msg_cerr("%s(): error=%d.\n", __func__, ret);
1705 return ret;
1706}
1707
1708/* W25P, W25X, and many flash chips from various vendors */
David Hendricksf7924d12010-06-10 21:26:44 -07001709struct wp wp_w25 = {
David Hendricks0f7f5382011-02-11 18:12:31 -08001710 .list_ranges = w25_list_ranges,
David Hendricksf7924d12010-06-10 21:26:44 -07001711 .set_range = w25_set_range,
1712 .enable = w25_enable_writeprotect,
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +08001713 .disable = w25_disable_writeprotect,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +08001714 .wp_status = w25_wp_status,
David Hendricks1c09f802012-10-03 11:03:48 -07001715
1716};
1717
1718/* W25Q series has features such as a second status register and SFDP */
1719struct wp wp_w25q = {
1720 .list_ranges = w25_list_ranges,
1721 .set_range = w25_set_range,
1722 .enable = w25q_enable_writeprotect,
1723 /*
1724 * By default, disable hardware write-protection. We may change
1725 * this later if we want to add fine-grained write-protect disable
1726 * as a command-line option.
1727 */
1728 .disable = w25q_disable_writeprotect_default,
1729 .wp_status = w25q_wp_status,
David Hendricksf7924d12010-06-10 21:26:44 -07001730};
David Hendrickse0512a72014-07-15 20:30:47 -07001731
Duncan Laurie1801f7c2019-01-09 18:02:51 -08001732/* W25Q large series has 4 block-protect bits */
1733struct wp wp_w25q_large = {
1734 .list_ranges = w25_list_ranges,
1735 .set_range = w25q_large_set_range,
1736 .enable = w25q_enable_writeprotect,
1737 /*
1738 * By default, disable hardware write-protection. We may change
1739 * this later if we want to add fine-grained write-protect disable
1740 * as a command-line option.
1741 */
1742 .disable = w25q_disable_writeprotect_default,
1743 .wp_status = w25q_large_wp_status,
1744};
1745
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001746static struct wp_range_descriptor gd25q32_cmp0_ranges[] = {
David Hendricksaf3944a2014-07-28 18:37:40 -07001747 /* none, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001748 { { }, 0x00, {0, 0} },
1749 { { }, 0x08, {0, 0} },
1750 { { }, 0x10, {0, 0} },
1751 { { }, 0x18, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001752
David Hendricks148a4bf2015-03-13 21:02:42 -07001753 { { }, 0x01, {0x3f0000, 64 * 1024} },
1754 { { }, 0x02, {0x3e0000, 128 * 1024} },
1755 { { }, 0x03, {0x3c0000, 256 * 1024} },
1756 { { }, 0x04, {0x380000, 512 * 1024} },
1757 { { }, 0x05, {0x300000, 1024 * 1024} },
1758 { { }, 0x06, {0x200000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001759
David Hendricks148a4bf2015-03-13 21:02:42 -07001760 { { }, 0x09, {0x000000, 64 * 1024} },
1761 { { }, 0x0a, {0x000000, 128 * 1024} },
1762 { { }, 0x0b, {0x000000, 256 * 1024} },
1763 { { }, 0x0c, {0x000000, 512 * 1024} },
1764 { { }, 0x0d, {0x000000, 1024 * 1024} },
1765 { { }, 0x0e, {0x000000, 2048 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001766
1767 /* all, bp4 and bp3 => don't care */
David Hendricks148a4bf2015-03-13 21:02:42 -07001768 { { }, 0x07, {0x000000, 4096 * 1024} },
1769 { { }, 0x0f, {0x000000, 4096 * 1024} },
1770 { { }, 0x17, {0x000000, 4096 * 1024} },
1771 { { }, 0x1f, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001772
David Hendricks148a4bf2015-03-13 21:02:42 -07001773 { { }, 0x11, {0x3ff000, 4 * 1024} },
1774 { { }, 0x12, {0x3fe000, 8 * 1024} },
1775 { { }, 0x13, {0x3fc000, 16 * 1024} },
1776 { { }, 0x14, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1777 { { }, 0x15, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */
1778 { { }, 0x16, {0x3f8000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001779
David Hendricks148a4bf2015-03-13 21:02:42 -07001780 { { }, 0x19, {0x000000, 4 * 1024} },
1781 { { }, 0x1a, {0x000000, 8 * 1024} },
1782 { { }, 0x1b, {0x000000, 16 * 1024} },
1783 { { }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1784 { { }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1785 { { }, 0x1e, {0x000000, 32 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001786};
1787
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001788static struct wp_range_descriptor gd25q32_cmp1_ranges[] = {
Martin Roth563a1fe2017-04-18 14:26:27 -06001789 /* All, bp4 and bp3 => don't care */
1790 { { }, 0x00, {0x000000, 4096 * 1024} }, /* All */
1791 { { }, 0x08, {0x000000, 4096 * 1024} },
1792 { { }, 0x10, {0x000000, 4096 * 1024} },
1793 { { }, 0x18, {0x000000, 4096 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001794
David Hendricks148a4bf2015-03-13 21:02:42 -07001795 { { }, 0x01, {0x000000, 4032 * 1024} },
1796 { { }, 0x02, {0x000000, 3968 * 1024} },
1797 { { }, 0x03, {0x000000, 3840 * 1024} },
1798 { { }, 0x04, {0x000000, 3584 * 1024} },
1799 { { }, 0x05, {0x000000, 3 * 1024 * 1024} },
1800 { { }, 0x06, {0x000000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001801
David Hendricks148a4bf2015-03-13 21:02:42 -07001802 { { }, 0x09, {0x010000, 4032 * 1024} },
1803 { { }, 0x0a, {0x020000, 3968 * 1024} },
1804 { { }, 0x0b, {0x040000, 3840 * 1024} },
1805 { { }, 0x0c, {0x080000, 3584 * 1024} },
1806 { { }, 0x0d, {0x100000, 3 * 1024 * 1024} },
1807 { { }, 0x0e, {0x200000, 2 * 1024 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001808
Martin Roth563a1fe2017-04-18 14:26:27 -06001809 /* None, bp4 and bp3 => don't care */
1810 { { }, 0x07, {0, 0} }, /* None */
1811 { { }, 0x0f, {0, 0} },
1812 { { }, 0x17, {0, 0} },
1813 { { }, 0x1f, {0, 0} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001814
David Hendricks148a4bf2015-03-13 21:02:42 -07001815 { { }, 0x11, {0x000000, 4092 * 1024} },
1816 { { }, 0x12, {0x000000, 4088 * 1024} },
1817 { { }, 0x13, {0x000000, 4080 * 1024} },
1818 { { }, 0x14, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1819 { { }, 0x15, {0x000000, 4064 * 1024} }, /* bp0 => don't care */
1820 { { }, 0x16, {0x000000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001821
David Hendricks148a4bf2015-03-13 21:02:42 -07001822 { { }, 0x19, {0x001000, 4092 * 1024} },
1823 { { }, 0x1a, {0x002000, 4088 * 1024} },
1824 { { }, 0x1b, {0x040000, 4080 * 1024} },
1825 { { }, 0x1c, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1826 { { }, 0x1d, {0x080000, 4064 * 1024} }, /* bp0 => don't care */
1827 { { }, 0x1e, {0x080000, 4064 * 1024} },
David Hendricksaf3944a2014-07-28 18:37:40 -07001828};
1829
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001830static struct status_register_layout gd25q32_sr1 = {
David Hendricksaf3944a2014-07-28 18:37:40 -07001831 /* TODO: map second status register */
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001832 .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7
David Hendricksaf3944a2014-07-28 18:37:40 -07001833};
1834
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001835static struct wp_range_descriptor gd25q128_cmp0_ranges[] = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001836 /* none, bp4 and bp3 => don't care, others = 0 */
1837 { { .tb = 0 }, 0x00, {0, 0} },
1838 { { .tb = 0 }, 0x08, {0, 0} },
1839 { { .tb = 0 }, 0x10, {0, 0} },
1840 { { .tb = 0 }, 0x18, {0, 0} },
1841
1842 { { .tb = 0 }, 0x01, {0xfc0000, 256 * 1024} },
1843 { { .tb = 0 }, 0x02, {0xf80000, 512 * 1024} },
1844 { { .tb = 0 }, 0x03, {0xf00000, 1024 * 1024} },
1845 { { .tb = 0 }, 0x04, {0xe00000, 2048 * 1024} },
1846 { { .tb = 0 }, 0x05, {0xc00000, 4096 * 1024} },
1847 { { .tb = 0 }, 0x06, {0x800000, 8192 * 1024} },
1848
1849 { { .tb = 0 }, 0x09, {0x000000, 256 * 1024} },
1850 { { .tb = 0 }, 0x0a, {0x000000, 512 * 1024} },
1851 { { .tb = 0 }, 0x0b, {0x000000, 1024 * 1024} },
1852 { { .tb = 0 }, 0x0c, {0x000000, 2048 * 1024} },
1853 { { .tb = 0 }, 0x0d, {0x000000, 4096 * 1024} },
1854 { { .tb = 0 }, 0x0e, {0x000000, 8192 * 1024} },
1855
1856 /* all, bp4 and bp3 => don't care, others = 1 */
1857 { { .tb = 0 }, 0x07, {0x000000, 16384 * 1024} },
1858 { { .tb = 0 }, 0x0f, {0x000000, 16384 * 1024} },
1859 { { .tb = 0 }, 0x17, {0x000000, 16384 * 1024} },
1860 { { .tb = 0 }, 0x1f, {0x000000, 16384 * 1024} },
1861
1862 { { .tb = 0 }, 0x11, {0xfff000, 4 * 1024} },
1863 { { .tb = 0 }, 0x12, {0xffe000, 8 * 1024} },
1864 { { .tb = 0 }, 0x13, {0xffc000, 16 * 1024} },
1865 { { .tb = 0 }, 0x14, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1866 { { .tb = 0 }, 0x15, {0xff8000, 32 * 1024} }, /* bp0 => don't care */
1867
1868 { { .tb = 0 }, 0x19, {0x000000, 4 * 1024} },
1869 { { .tb = 0 }, 0x1a, {0x000000, 8 * 1024} },
1870 { { .tb = 0 }, 0x1b, {0x000000, 16 * 1024} },
1871 { { .tb = 0 }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1872 { { .tb = 0 }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */
1873 { { .tb = 0 }, 0x1e, {0x000000, 32 * 1024} },
1874};
1875
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001876static struct wp_range_descriptor gd25q128_cmp1_ranges[] = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001877 /* none, bp4 and bp3 => don't care, others = 0 */
1878 { { .tb = 1 }, 0x00, {0x000000, 16384 * 1024} },
1879 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1880 { { .tb = 1 }, 0x10, {0x000000, 16384 * 1024} },
1881 { { .tb = 1 }, 0x18, {0x000000, 16384 * 1024} },
1882
1883 { { .tb = 1 }, 0x01, {0x000000, 16128 * 1024} },
1884 { { .tb = 1 }, 0x02, {0x000000, 15872 * 1024} },
1885 { { .tb = 1 }, 0x03, {0x000000, 15360 * 1024} },
1886 { { .tb = 1 }, 0x04, {0x000000, 14336 * 1024} },
1887 { { .tb = 1 }, 0x05, {0x000000, 12288 * 1024} },
1888 { { .tb = 1 }, 0x06, {0x000000, 8192 * 1024} },
1889
1890 { { .tb = 1 }, 0x09, {0x000000, 16128 * 1024} },
1891 { { .tb = 1 }, 0x0a, {0x000000, 15872 * 1024} },
1892 { { .tb = 1 }, 0x0b, {0x000000, 15360 * 1024} },
1893 { { .tb = 1 }, 0x0c, {0x000000, 14336 * 1024} },
1894 { { .tb = 1 }, 0x0d, {0x000000, 12288 * 1024} },
1895 { { .tb = 1 }, 0x0e, {0x000000, 8192 * 1024} },
1896
1897 /* none, bp4 and bp3 => don't care, others = 1 */
1898 { { .tb = 1 }, 0x07, {0x000000, 16384 * 1024} },
1899 { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} },
1900 { { .tb = 1 }, 0x0f, {0x000000, 16384 * 1024} },
1901 { { .tb = 1 }, 0x17, {0x000000, 16384 * 1024} },
1902 { { .tb = 1 }, 0x1f, {0x000000, 16384 * 1024} },
1903
1904 { { .tb = 1 }, 0x11, {0x000000, 16380 * 1024} },
1905 { { .tb = 1 }, 0x12, {0x000000, 16376 * 1024} },
1906 { { .tb = 1 }, 0x13, {0x000000, 16368 * 1024} },
1907 { { .tb = 1 }, 0x14, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1908 { { .tb = 1 }, 0x15, {0x000000, 16352 * 1024} }, /* bp0 => don't care */
1909
1910 { { .tb = 1 }, 0x19, {0x001000, 16380 * 1024} },
1911 { { .tb = 1 }, 0x1a, {0x002000, 16376 * 1024} },
1912 { { .tb = 1 }, 0x1b, {0x004000, 16368 * 1024} },
1913 { { .tb = 1 }, 0x1c, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1914 { { .tb = 1 }, 0x1d, {0x008000, 16352 * 1024} }, /* bp0 => don't care */
1915 { { .tb = 1 }, 0x1e, {0x008000, 16352 * 1024} },
1916};
1917
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001918static struct status_register_layout gd25q128_sr1 = {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001919 /* TODO: map second and third status registers */
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001920 .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7
David Hendricks1e9d7ca2016-03-14 15:50:34 -07001921};
1922
David Hendricks83541d32014-07-15 20:58:21 -07001923/* FIXME: MX25L6406 has same ID as MX25L6405D */
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001924static struct wp_range_descriptor mx25l6406e_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001925 { { }, 0, {0, 0} }, /* none */
1926 { { }, 0x1, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1927 { { }, 0x2, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
1928 { { }, 0x3, {0x7a0000, 64 * 8 * 1024} }, /* blocks 120-127 */
1929 { { }, 0x4, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1930 { { }, 0x5, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1931 { { }, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
David Hendricks83541d32014-07-15 20:58:21 -07001932
David Hendricks148a4bf2015-03-13 21:02:42 -07001933 { { }, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
1934 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1935 { { }, 0x9, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1936 { { }, 0xa, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
1937 { { }, 0xb, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
1938 { { }, 0xc, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
1939 { { }, 0xd, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
1940 { { }, 0xe, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
1941 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricks83541d32014-07-15 20:58:21 -07001942};
1943
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001944static struct status_register_layout mx25l6406e_sr1 = {
1945 .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7
David Hendricks83541d32014-07-15 20:58:21 -07001946};
David Hendrickse0512a72014-07-15 20:30:47 -07001947
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001948static struct wp_range_descriptor mx25l6495f_tb0_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001949 { { }, 0, {0, 0} }, /* none */
1950 { { }, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
1951 { { }, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
1952 { { }, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
David Hendricksc3496092014-11-13 17:20:55 -08001953
David Hendricks148a4bf2015-03-13 21:02:42 -07001954 { { }, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
1955 { { }, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
1956 { { }, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
1957 { { }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
1958 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1959 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
1960 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
1961 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
1962 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
1963 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
1964 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
1965 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08001966};
1967
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001968static struct wp_range_descriptor mx25l6495f_tb1_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07001969 { { }, 0, {0, 0} }, /* none */
1970 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
1971 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
1972 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
1973 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
1974 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
1975 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
1976 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
1977 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */
1978 { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */
1979 { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */
1980 { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */
1981 { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */
1982 { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */
1983 { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */
1984 { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */
David Hendricksc3496092014-11-13 17:20:55 -08001985};
1986
Nikolai Artemiev33b91062021-04-06 16:34:10 +10001987static struct status_register_layout mx25l6495f_sr1 = {
1988 .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7
David Hendricksc3496092014-11-13 17:20:55 -08001989};
1990
Edward O'Callaghan3b996502020-04-12 20:46:51 +10001991static struct wp_range_descriptor mx25l25635f_tb0_ranges[] = {
Vic Yang848bfd12018-03-23 10:24:07 -07001992 { { }, 0, {0, 0} }, /* none */
1993 { { }, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* block 511 */
1994 { { }, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* blocks 510-511 */
1995 { { }, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* blocks 508-511 */
1996 { { }, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* blocks 504-511 */
1997 { { }, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* blocks 496-511 */
1998 { { }, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* blocks 480-511 */
1999 { { }, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* blocks 448-511 */
2000 { { }, 0x8, {0x1800000, 64 * 128 * 1024} }, /* blocks 384-511 */
2001 { { }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* blocks 256-511 */
2002 { { }, 0xa, {0x0000000, 64 * 512 * 1024} }, /* all */
2003 { { }, 0xb, {0x0000000, 64 * 512 * 1024} }, /* all */
2004 { { }, 0xc, {0x0000000, 64 * 512 * 1024} }, /* all */
2005 { { }, 0xd, {0x0000000, 64 * 512 * 1024} }, /* all */
2006 { { }, 0xe, {0x0000000, 64 * 512 * 1024} }, /* all */
2007 { { }, 0xf, {0x0000000, 64 * 512 * 1024} }, /* all */
2008};
2009
Edward O'Callaghan3b996502020-04-12 20:46:51 +10002010static struct wp_range_descriptor mx25l25635f_tb1_ranges[] = {
Vic Yang848bfd12018-03-23 10:24:07 -07002011 { { }, 0, {0, 0} }, /* none */
2012 { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */
2013 { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */
2014 { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */
2015 { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */
2016 { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
2017 { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
2018 { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
2019 { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
2020 { { }, 0x9, {0x000000, 64 * 256 * 1024} }, /* blocks 0-255 */
2021 { { }, 0xa, {0x000000, 64 * 512 * 1024} }, /* all */
2022 { { }, 0xb, {0x000000, 64 * 512 * 1024} }, /* all */
2023 { { }, 0xc, {0x000000, 64 * 512 * 1024} }, /* all */
2024 { { }, 0xd, {0x000000, 64 * 512 * 1024} }, /* all */
2025 { { }, 0xe, {0x000000, 64 * 512 * 1024} }, /* all */
2026 { { }, 0xf, {0x000000, 64 * 512 * 1024} }, /* all */
2027};
2028
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002029static struct status_register_layout mx25l25635f_sr1 = {
2030 .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7
Vic Yang848bfd12018-03-23 10:24:07 -07002031};
2032
Edward O'Callaghan3b996502020-04-12 20:46:51 +10002033static struct wp_range_descriptor s25fs128s_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07002034 { { .tb = 1 }, 0, {0, 0} }, /* none */
2035 { { .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* lower 64th */
2036 { { .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* lower 32nd */
2037 { { .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* lower 16th */
2038 { { .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* lower 8th */
2039 { { .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* lower 4th */
2040 { { .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* lower half */
2041 { { .tb = 1 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08002042
David Hendricks148a4bf2015-03-13 21:02:42 -07002043 { { .tb = 0 }, 0, {0, 0} }, /* none */
2044 { { .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* upper 64th */
2045 { { .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* upper 32nd */
2046 { { .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* upper 16th */
2047 { { .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* upper 8th */
2048 { { .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* upper 4th */
2049 { { .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* upper half */
2050 { { .tb = 0 }, 0x7, {0x000000, 16384 * 1024} }, /* all */
David Hendricksa9884852014-12-11 15:31:12 -08002051};
2052
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002053static struct status_register_layout s25fs128s_sr1 = {
2054 .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7
David Hendricksa9884852014-12-11 15:31:12 -08002055};
2056
David Hendricksc694bb82015-02-25 14:52:17 -08002057
Edward O'Callaghan3b996502020-04-12 20:46:51 +10002058static struct wp_range_descriptor s25fl256s_ranges[] = {
David Hendricks148a4bf2015-03-13 21:02:42 -07002059 { { .tb = 1 }, 0, {0, 0} }, /* none */
2060 { { .tb = 1 }, 0x1, {0x000000, 512 * 1024} }, /* lower 64th */
2061 { { .tb = 1 }, 0x2, {0x000000, 1024 * 1024} }, /* lower 32nd */
2062 { { .tb = 1 }, 0x3, {0x000000, 2048 * 1024} }, /* lower 16th */
2063 { { .tb = 1 }, 0x4, {0x000000, 4096 * 1024} }, /* lower 8th */
2064 { { .tb = 1 }, 0x5, {0x000000, 8192 * 1024} }, /* lower 4th */
2065 { { .tb = 1 }, 0x6, {0x000000, 16384 * 1024} }, /* lower half */
2066 { { .tb = 1 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
2067
2068 { { .tb = 0 }, 0, {0, 0} }, /* none */
2069 { { .tb = 0 }, 0x1, {0x1f80000, 512 * 1024} }, /* upper 64th */
2070 { { .tb = 0 }, 0x2, {0x1f00000, 1024 * 1024} }, /* upper 32nd */
2071 { { .tb = 0 }, 0x3, {0x1e00000, 2048 * 1024} }, /* upper 16th */
2072 { { .tb = 0 }, 0x4, {0x1c00000, 4096 * 1024} }, /* upper 8th */
2073 { { .tb = 0 }, 0x5, {0x1800000, 8192 * 1024} }, /* upper 4th */
2074 { { .tb = 0 }, 0x6, {0x1000000, 16384 * 1024} }, /* upper half */
2075 { { .tb = 0 }, 0x7, {0x000000, 32768 * 1024} }, /* all */
David Hendricksc694bb82015-02-25 14:52:17 -08002076};
2077
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002078static struct status_register_layout s25fl256s_sr1 = {
2079 .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7
David Hendricksc694bb82015-02-25 14:52:17 -08002080};
2081
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002082static int get_sr1_layout(
2083 const struct flashctx *flash, struct status_register_layout *sr1)
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002084{
2085 switch (flash->chip->manufacture_id) {
2086 case GIGADEVICE_ID:
2087 switch(flash->chip->model_id) {
2088
2089 case GIGADEVICE_GD25Q32:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002090 *sr1 = gd25q32_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002091 return 0;
2092 case GIGADEVICE_GD25LQ128CD:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002093 *sr1 = gd25q128_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002094 return 0;
2095 }
2096 break;
2097 case MACRONIX_ID:
2098 switch (flash->chip->model_id) {
2099 case MACRONIX_MX25L6405:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002100 *sr1 = mx25l6406e_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002101 return 0;
2102 case MACRONIX_MX25L6495F:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002103 *sr1 = mx25l6495f_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002104 return 0;
2105 case MACRONIX_MX25L25635F:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002106 *sr1 = mx25l25635f_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002107 return 0;
2108 }
2109 break;
2110 case SPANSION_ID:
2111 switch (flash->chip->model_id) {
2112 case SPANSION_S25FS128S_L:
2113 case SPANSION_S25FS128S_S:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002114 *sr1 = s25fs128s_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002115 return 0;
2116 case SPANSION_S25FL256S_UL:
2117 case SPANSION_S25FL256S_US:
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002118 *sr1 = s25fl256s_sr1;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002119 return 0;
2120 }
2121 break;
2122 }
2123
2124 return 1;
2125}
2126
David Hendrickse0512a72014-07-15 20:30:47 -07002127/* Given a flash chip, this function returns its writeprotect info. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002128static int generic_range_table(const struct flashctx *flash,
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002129 struct wp_range_descriptor **descrs,
David Hendrickse0512a72014-07-15 20:30:47 -07002130 int *num_entries)
2131{
David Hendrickse0512a72014-07-15 20:30:47 -07002132 *num_entries = 0;
2133
Patrick Georgif3fa2992017-02-02 16:24:44 +01002134 switch (flash->chip->manufacture_id) {
Nikolai Artemiev06afe3e2021-04-06 16:40:29 +10002135 case WINBOND_NEX_ID:
2136 switch(flash->chip->model_id) {
2137 case WINBOND_NEX_W25X10:
2138 *descrs = w25x10_ranges;
2139 *num_entries = ARRAY_SIZE(w25x10_ranges);
2140 break;
2141 case WINBOND_NEX_W25X20:
2142 *descrs = w25x20_ranges;
2143 *num_entries = ARRAY_SIZE(w25x20_ranges);
2144 break;
2145 case WINBOND_NEX_W25X40:
2146 *descrs = w25x40_ranges;
2147 *num_entries = ARRAY_SIZE(w25x40_ranges);
2148 break;
2149 case WINBOND_NEX_W25X80:
2150 *descrs = w25x80_ranges;
2151 *num_entries = ARRAY_SIZE(w25x80_ranges);
2152 break;
2153 case WINBOND_NEX_W25Q80_V:
2154 *descrs = w25q80_ranges;
2155 *num_entries = ARRAY_SIZE(w25q80_ranges);
2156 break;
2157 case WINBOND_NEX_W25Q16_V:
2158 *descrs = w25q16_ranges;
2159 *num_entries = ARRAY_SIZE(w25q16_ranges);
2160 break;
2161 case WINBOND_NEX_W25Q32_V:
2162 case WINBOND_NEX_W25Q32_W:
2163 case WINBOND_NEX_W25Q32JW:
2164 *descrs = w25q32_ranges;
2165 *num_entries = ARRAY_SIZE(w25q32_ranges);
2166 break;
2167 case WINBOND_NEX_W25Q64_V:
2168 case WINBOND_NEX_W25Q64_W:
2169 *descrs = w25q64_ranges;
2170 *num_entries = ARRAY_SIZE(w25q64_ranges);
2171 break;
2172 case WINBOND_NEX_W25Q128_DTR:
2173 case WINBOND_NEX_W25Q128_V_M:
2174 case WINBOND_NEX_W25Q128_V:
2175 case WINBOND_NEX_W25Q128_W:
2176 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2177 /* CMP == 1 */
2178 *descrs = w25rq128_cmp1_ranges;
2179 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
2180 } else {
2181 /* CMP == 0 */
2182 *descrs = w25rq128_cmp0_ranges;
2183 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
2184 }
2185 break;
2186 case WINBOND_NEX_W25Q256_V:
2187 case WINBOND_NEX_W25Q256JV_M:
2188 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2189 /* CMP == 1 */
2190 *descrs = w25rq256_cmp1_ranges;
2191 *num_entries = ARRAY_SIZE(w25rq256_cmp1_ranges);
2192 } else {
2193 /* CMP == 0 */
2194 *descrs = w25rq256_cmp0_ranges;
2195 *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges);
2196 }
2197 break;
2198 default:
2199 msg_cerr("%s() %d: WINBOND flash chip mismatch (0x%04x)"
2200 ", aborting\n", __func__, __LINE__,
2201 flash->chip->model_id);
2202 return -1;
2203 }
2204 break;
2205
Nikolai Artemiev12a84fa2021-04-06 16:41:56 +10002206 case EON_ID_NOPREFIX:
2207 switch (flash->chip->model_id) {
2208 case EON_EN25F40:
2209 *descrs = en25f40_ranges;
2210 *num_entries = ARRAY_SIZE(en25f40_ranges);
2211 break;
2212 case EON_EN25Q40:
2213 *descrs = en25q40_ranges;
2214 *num_entries = ARRAY_SIZE(en25q40_ranges);
2215 break;
2216 case EON_EN25Q80:
2217 *descrs = en25q80_ranges;
2218 *num_entries = ARRAY_SIZE(en25q80_ranges);
2219 break;
2220 case EON_EN25Q32:
2221 *descrs = en25q32_ranges;
2222 *num_entries = ARRAY_SIZE(en25q32_ranges);
2223 break;
2224 case EON_EN25Q64:
2225 *descrs = en25q64_ranges;
2226 *num_entries = ARRAY_SIZE(en25q64_ranges);
2227 break;
2228 case EON_EN25Q128:
2229 *descrs = en25q128_ranges;
2230 *num_entries = ARRAY_SIZE(en25q128_ranges);
2231 break;
2232 case EON_EN25QH128:
2233 if (w25q_read_status_register_2(flash) & (1 << 6)) {
2234 /* CMP == 1 */
2235 *descrs = w25rq128_cmp1_ranges;
2236 *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges);
2237 } else {
2238 /* CMP == 0 */
2239 *descrs = w25rq128_cmp0_ranges;
2240 *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges);
2241 }
2242 break;
2243 case EON_EN25S64:
2244 *descrs = en25s64_ranges;
2245 *num_entries = ARRAY_SIZE(en25s64_ranges);
2246 break;
2247 default:
2248 msg_cerr("%s():%d: EON flash chip mismatch (0x%04x)"
2249 ", aborting\n", __func__, __LINE__,
2250 flash->chip->model_id);
2251 return -1;
2252 }
2253 break;
2254
David Hendricksaf3944a2014-07-28 18:37:40 -07002255 case GIGADEVICE_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002256 switch(flash->chip->model_id) {
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002257
David Hendricksaf3944a2014-07-28 18:37:40 -07002258 case GIGADEVICE_GD25Q32: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002259 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002260
David Hendricksaf3944a2014-07-28 18:37:40 -07002261 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002262 *descrs = &gd25q32_cmp0_ranges[0];
David Hendricksaf3944a2014-07-28 18:37:40 -07002263 *num_entries = ARRAY_SIZE(gd25q32_cmp0_ranges);
2264 } else { /* CMP == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002265 *descrs = &gd25q32_cmp1_ranges[0];
David Hendricksaf3944a2014-07-28 18:37:40 -07002266 *num_entries = ARRAY_SIZE(gd25q32_cmp1_ranges);
2267 }
2268
2269 break;
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002270 }
Aaron Durbin6c957d72018-08-20 09:31:01 -06002271 case GIGADEVICE_GD25LQ128CD: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002272 uint8_t sr1 = w25q_read_status_register_2(flash);
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002273
2274 if (!(sr1 & (1 << 6))) { /* CMP == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002275 *descrs = &gd25q128_cmp0_ranges[0];
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002276 *num_entries = ARRAY_SIZE(gd25q128_cmp0_ranges);
2277 } else { /* CMP == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002278 *descrs = &gd25q128_cmp1_ranges[0];
David Hendricks1e9d7ca2016-03-14 15:50:34 -07002279 *num_entries = ARRAY_SIZE(gd25q128_cmp1_ranges);
2280 }
2281
2282 break;
David Hendricksaf3944a2014-07-28 18:37:40 -07002283 }
2284 default:
2285 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
2286 " (0x%04x), aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002287 flash->chip->model_id);
David Hendricksaf3944a2014-07-28 18:37:40 -07002288 return -1;
2289 }
2290 break;
David Hendricks83541d32014-07-15 20:58:21 -07002291 case MACRONIX_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002292 switch (flash->chip->model_id) {
David Hendricks83541d32014-07-15 20:58:21 -07002293 case MACRONIX_MX25L6405:
2294 /* FIXME: MX25L64* chips have mixed capabilities and
2295 share IDs */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002296 *descrs = &mx25l6406e_ranges[0];
David Hendricks83541d32014-07-15 20:58:21 -07002297 *num_entries = ARRAY_SIZE(mx25l6406e_ranges);
2298 break;
David Hendricksc3496092014-11-13 17:20:55 -08002299 case MACRONIX_MX25L6495F: {
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002300 uint8_t cr = mx25l_read_config_register(flash);
David Hendricksc3496092014-11-13 17:20:55 -08002301
David Hendricksc3496092014-11-13 17:20:55 -08002302 if (!(cr & (1 << 3))) { /* T/B == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002303 *descrs = &mx25l6495f_tb0_ranges[0];
David Hendricksc3496092014-11-13 17:20:55 -08002304 *num_entries = ARRAY_SIZE(mx25l6495f_tb0_ranges);
2305 } else { /* T/B == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002306 *descrs = &mx25l6495f_tb1_ranges[0];
David Hendricksc3496092014-11-13 17:20:55 -08002307 *num_entries = ARRAY_SIZE(mx25l6495f_tb1_ranges);
2308 }
2309 break;
2310 }
Vic Yang848bfd12018-03-23 10:24:07 -07002311 case MACRONIX_MX25L25635F: {
2312 uint8_t cr = mx25l_read_config_register(flash);
2313
Vic Yang848bfd12018-03-23 10:24:07 -07002314 if (!(cr & (1 << 3))) { /* T/B == 0 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002315 *descrs = &mx25l25635f_tb0_ranges[0];
Vic Yang848bfd12018-03-23 10:24:07 -07002316 *num_entries = ARRAY_SIZE(mx25l25635f_tb0_ranges);
2317 } else { /* T/B == 1 */
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002318 *descrs = &mx25l25635f_tb1_ranges[0];
Vic Yang848bfd12018-03-23 10:24:07 -07002319 *num_entries = ARRAY_SIZE(mx25l25635f_tb1_ranges);
2320 }
2321 break;
Nikolai Artemiev0e560ae2021-04-06 16:45:00 +10002322 }
2323 case MACRONIX_MX25L1005:
2324 *descrs = mx25l1005_ranges;
2325 *num_entries = ARRAY_SIZE(mx25l1005_ranges);
2326 break;
2327 case MACRONIX_MX25L2005:
2328 *descrs = mx25l2005_ranges;
2329 *num_entries = ARRAY_SIZE(mx25l2005_ranges);
2330 break;
2331 case MACRONIX_MX25L4005:
2332 *descrs = mx25l4005_ranges;
2333 *num_entries = ARRAY_SIZE(mx25l4005_ranges);
2334 break;
2335 case MACRONIX_MX25L8005:
2336 *descrs = mx25l8005_ranges;
2337 *num_entries = ARRAY_SIZE(mx25l8005_ranges);
2338 break;
2339 case MACRONIX_MX25L1605:
2340 /* FIXME: MX25L1605 and MX25L1605D have different write
2341 * protection capabilities, but share IDs */
2342 *descrs = mx25l1605d_ranges;
2343 *num_entries = ARRAY_SIZE(mx25l1605d_ranges);
2344 break;
2345 case MACRONIX_MX25L3205:
2346 *descrs = mx25l3205d_ranges;
2347 *num_entries = ARRAY_SIZE(mx25l3205d_ranges);
2348 break;
2349 case MACRONIX_MX25U3235E:
2350 *descrs = mx25u3235e_ranges;
2351 *num_entries = ARRAY_SIZE(mx25u3235e_ranges);
2352 break;
2353 case MACRONIX_MX25U6435E:
2354 *descrs = mx25u6435e_ranges;
2355 *num_entries = ARRAY_SIZE(mx25u6435e_ranges);
2356 break;
2357 case MACRONIX_MX25U12835E: {
2358 uint8_t cr = mx25l_read_config_register(flash);
2359 if (cr & MX25U12835E_TB) { /* T/B == 1 */
2360 *descrs = mx25u12835e_tb1_ranges;
2361 *num_entries = ARRAY_SIZE(mx25u12835e_tb1_ranges);
2362 } else { /* T/B == 0 */
2363 *descrs = mx25u12835e_tb0_ranges;
2364 *num_entries = ARRAY_SIZE(mx25u12835e_tb0_ranges);
2365 }
2366 }
2367 break;
David Hendricks83541d32014-07-15 20:58:21 -07002368 default:
2369 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
2370 ", aborting\n", __func__, __LINE__,
Patrick Georgif3fa2992017-02-02 16:24:44 +01002371 flash->chip->model_id);
David Hendricks83541d32014-07-15 20:58:21 -07002372 return -1;
2373 }
2374 break;
Nikolai Artemiev158b3702021-04-06 16:46:06 +10002375 case ST_ID:
2376 switch(flash->chip->model_id) {
2377 case ST_N25Q064__1E:
2378 case ST_N25Q064__3E:
2379 *descrs = n25q064_ranges;
2380 *num_entries = ARRAY_SIZE(n25q064_ranges);
2381 break;
2382 default:
2383 msg_cerr("%s() %d: Micron flash chip mismatch"
2384 " (0x%04x), aborting\n", __func__, __LINE__,
2385 flash->chip->model_id);
2386 return -1;
2387 }
2388 break;
David Hendricksa9884852014-12-11 15:31:12 -08002389 case SPANSION_ID:
Patrick Georgif3fa2992017-02-02 16:24:44 +01002390 switch (flash->chip->model_id) {
David Hendricksa9884852014-12-11 15:31:12 -08002391 case SPANSION_S25FS128S_L:
2392 case SPANSION_S25FS128S_S: {
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002393 *descrs = s25fs128s_ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -07002394 *num_entries = ARRAY_SIZE(s25fs128s_ranges);
David Hendricksa9884852014-12-11 15:31:12 -08002395 break;
2396 }
David Hendricksc694bb82015-02-25 14:52:17 -08002397 case SPANSION_S25FL256S_UL:
2398 case SPANSION_S25FL256S_US: {
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002399 *descrs = s25fl256s_ranges;
David Hendricks148a4bf2015-03-13 21:02:42 -07002400 *num_entries = ARRAY_SIZE(s25fl256s_ranges);
David Hendricksc694bb82015-02-25 14:52:17 -08002401 break;
2402 }
David Hendricksa9884852014-12-11 15:31:12 -08002403 default:
2404 msg_cerr("%s():%d Spansion flash chip mismatch (0x%04x)"
Patrick Georgif3fa2992017-02-02 16:24:44 +01002405 ", aborting\n", __func__, __LINE__,
2406 flash->chip->model_id);
David Hendricksa9884852014-12-11 15:31:12 -08002407 return -1;
2408 }
2409 break;
David Hendrickse0512a72014-07-15 20:30:47 -07002410 default:
2411 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
Patrick Georgif3fa2992017-02-02 16:24:44 +01002412 __func__, flash->chip->manufacture_id);
David Hendrickse0512a72014-07-15 20:30:47 -07002413 return -1;
2414 }
2415
2416 return 0;
2417}
2418
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002419/* Determines if special s25f-specific functions need to be used to access a
2420 * given chip's modifier bits. Very much a hard-coded special case hack, but it
2421 * is also very easy to replace once a proper abstraction for accessing
2422 * specific modifier bits is added. */
2423static int use_s25f_modifier_bits(const struct flashctx *flash)
2424{
2425 bool model_match =
2426 flash->chip->model_id == SPANSION_S25FS128S_L ||
2427 flash->chip->model_id == SPANSION_S25FS128S_S ||
2428 flash->chip->model_id == SPANSION_S25FL256S_UL ||
2429 flash->chip->model_id == SPANSION_S25FL256S_US;
2430 return (flash->chip->manufacture_id == SPANSION_ID) && model_match;
2431}
2432
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002433static uint8_t generic_get_bp_mask(struct status_register_layout sr1)
Marco Chen9d5bddb2020-02-11 17:12:56 +08002434{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002435 return ((1 << (sr1.bp0_pos + sr1.bp_bits)) - 1) ^ \
2436 ((1 << sr1.bp0_pos) - 1);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002437}
2438
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002439static uint8_t generic_get_status_check_mask(struct status_register_layout sr1)
Marco Chen9d5bddb2020-02-11 17:12:56 +08002440{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002441 return generic_get_bp_mask(sr1) | 1 << sr1.srp_pos;
Marco Chen9d5bddb2020-02-11 17:12:56 +08002442}
2443
David Hendrickse0512a72014-07-15 20:30:47 -07002444/* Given a [start, len], this function finds a block protect bit combination
2445 * (if possible) and sets the corresponding bits in "status". Remaining bits
2446 * are preserved. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002447static int generic_range_to_status(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002448 unsigned int start, unsigned int len,
Marco Chen9d5bddb2020-02-11 17:12:56 +08002449 uint8_t *status, uint8_t *check_mask)
David Hendrickse0512a72014-07-15 20:30:47 -07002450{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002451 struct status_register_layout sr1;
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002452 struct wp_range_descriptor *r;
David Hendrickse0512a72014-07-15 20:30:47 -07002453 int i, range_found = 0, num_entries;
2454 uint8_t bp_mask;
2455
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002456 if (get_sr1_layout(flash, &sr1))
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002457 return -1;
2458
2459 if (generic_range_table(flash, &r, &num_entries))
David Hendrickse0512a72014-07-15 20:30:47 -07002460 return -1;
2461
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002462 bp_mask = generic_get_bp_mask(sr1);
David Hendrickse0512a72014-07-15 20:30:47 -07002463
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002464 for (i = 0; i < num_entries; i++, r++) {
David Hendrickse0512a72014-07-15 20:30:47 -07002465 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
2466 start, len, r->range.start, r->range.len);
2467 if ((start == r->range.start) && (len == r->range.len)) {
2468 *status &= ~(bp_mask);
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002469 *status |= r->bp << (sr1.bp0_pos);
David Hendricks148a4bf2015-03-13 21:02:42 -07002470
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002471 if (use_s25f_modifier_bits(flash)) {
2472 if (s25f_set_modifier_bits(flash, &r->m) < 0) {
Edward O'Callaghan0b662c12021-01-22 00:30:24 +11002473 msg_cerr("error setting modifier bits for range.\n");
David Hendricks148a4bf2015-03-13 21:02:42 -07002474 return -1;
2475 }
2476 }
2477
David Hendrickse0512a72014-07-15 20:30:47 -07002478 range_found = 1;
2479 break;
2480 }
2481 }
2482
2483 if (!range_found) {
Edward O'Callaghan3be63e02020-03-27 14:44:24 +11002484 msg_cerr("%s: matching range not found\n", __func__);
David Hendrickse0512a72014-07-15 20:30:47 -07002485 return -1;
2486 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002487
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002488 *check_mask = generic_get_status_check_mask(sr1);
David Hendrickse0512a72014-07-15 20:30:47 -07002489 return 0;
2490}
2491
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002492static int generic_status_to_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002493 const uint8_t sr1, unsigned int *start, unsigned int *len)
2494{
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002495 struct status_register_layout sr1_layout;
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002496 struct wp_range_descriptor *r;
Duncan Laurie04ca1172015-03-12 09:25:34 -07002497 int num_entries, i, status_found = 0;
David Hendrickse0512a72014-07-15 20:30:47 -07002498 uint8_t sr1_bp;
Edward O'Callaghan9c4c9a52019-12-04 18:18:01 +11002499 struct modifier_bits m;
David Hendrickse0512a72014-07-15 20:30:47 -07002500
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002501 if (get_sr1_layout(flash, &sr1_layout))
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002502 return -1;
2503
2504 if (generic_range_table(flash, &r, &num_entries))
David Hendrickse0512a72014-07-15 20:30:47 -07002505 return -1;
2506
David Hendricks148a4bf2015-03-13 21:02:42 -07002507 /* modifier bits may be compared more than once, so get them here */
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002508 if (use_s25f_modifier_bits(flash) && s25f_get_modifier_bits(flash, &m) < 0)
2509 return -1;
David Hendricks148a4bf2015-03-13 21:02:42 -07002510
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002511 sr1_bp = (sr1 >> sr1_layout.bp0_pos) & ((1 << sr1_layout.bp_bits) - 1);
David Hendrickse0512a72014-07-15 20:30:47 -07002512
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002513 for (i = 0; i < num_entries; i++, r++) {
Nikolai Artemiev9b0c3ec2021-04-06 15:56:36 +10002514 if (use_s25f_modifier_bits(flash)) {
David Hendricks148a4bf2015-03-13 21:02:42 -07002515 if (memcmp(&m, &r->m, sizeof(m)))
2516 continue;
2517 }
David Hendrickse0512a72014-07-15 20:30:47 -07002518 msg_cspew("comparing 0x%02x 0x%02x\n", sr1_bp, r->bp);
2519 if (sr1_bp == r->bp) {
2520 *start = r->range.start;
2521 *len = r->range.len;
2522 status_found = 1;
2523 break;
2524 }
2525 }
2526
2527 if (!status_found) {
2528 msg_cerr("matching status not found\n");
2529 return -1;
2530 }
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002531
David Hendrickse0512a72014-07-15 20:30:47 -07002532 return 0;
2533}
2534
2535/* Given a [start, len], this function calls generic_range_to_status() to
2536 * convert it to flash-chip-specific range bits, then sets into status register.
2537 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002538static int generic_set_range(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002539 unsigned int start, unsigned int len)
2540{
Marco Chen9d5bddb2020-02-11 17:12:56 +08002541 uint8_t status, expected, check_mask;
David Hendrickse0512a72014-07-15 20:30:47 -07002542
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002543 status = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002544 msg_cdbg("%s: old status: 0x%02x\n", __func__, status);
2545
2546 expected = status; /* preserve non-bp bits */
Marco Chen9d5bddb2020-02-11 17:12:56 +08002547 if (generic_range_to_status(flash, start, len, &expected, &check_mask))
David Hendrickse0512a72014-07-15 20:30:47 -07002548 return -1;
2549
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002550 spi_write_status_register(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002551
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002552 status = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002553 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002554 if ((status & check_mask) != (expected & check_mask)) {
2555 msg_cerr("expected=0x%02x, but actual=0x%02x. check mask=0x%02x\n",
2556 expected, status, check_mask);
David Hendrickse0512a72014-07-15 20:30:47 -07002557 return 1;
2558 }
David Hendrickse0512a72014-07-15 20:30:47 -07002559 return 0;
2560}
2561
2562/* Set/clear the status regsiter write protect bit in SR1. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002563static int generic_set_srp0(const struct flashctx *flash, int enable)
David Hendrickse0512a72014-07-15 20:30:47 -07002564{
Marco Chen9d5bddb2020-02-11 17:12:56 +08002565 uint8_t status, expected, check_mask;
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002566 struct status_register_layout sr1;
David Hendrickse0512a72014-07-15 20:30:47 -07002567
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002568 if (get_sr1_layout(flash, &sr1))
David Hendrickse0512a72014-07-15 20:30:47 -07002569 return -1;
2570
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002571 expected = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002572 msg_cdbg("%s: old status: 0x%02x\n", __func__, expected);
2573
2574 if (enable)
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002575 expected |= 1 << sr1.srp_pos;
David Hendrickse0512a72014-07-15 20:30:47 -07002576 else
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002577 expected &= ~(1 << sr1.srp_pos);
David Hendrickse0512a72014-07-15 20:30:47 -07002578
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002579 spi_write_status_register(flash, expected);
David Hendrickse0512a72014-07-15 20:30:47 -07002580
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002581 status = spi_read_status_register(flash);
David Hendrickse0512a72014-07-15 20:30:47 -07002582 msg_cdbg("%s: new status: 0x%02x\n", __func__, status);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002583
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002584 check_mask = generic_get_status_check_mask(sr1);
Marco Chen9d5bddb2020-02-11 17:12:56 +08002585 msg_cdbg("%s: check mask: 0x%02x\n", __func__, check_mask);
2586 if ((status & check_mask) != (expected & check_mask)) {
2587 msg_cerr("expected=0x%02x, but actual=0x%02x. check mask=0x%02x\n",
2588 expected, status, check_mask);
David Hendrickse0512a72014-07-15 20:30:47 -07002589 return -1;
Marco Chen9d5bddb2020-02-11 17:12:56 +08002590 }
David Hendrickse0512a72014-07-15 20:30:47 -07002591
2592 return 0;
2593}
2594
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002595static int generic_enable_writeprotect(const struct flashctx *flash,
David Hendrickse0512a72014-07-15 20:30:47 -07002596 enum wp_mode wp_mode)
2597{
2598 int ret;
2599
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002600 if (wp_mode != WP_MODE_HARDWARE) {
David Hendrickse0512a72014-07-15 20:30:47 -07002601 msg_cerr("%s(): unsupported write-protect mode\n", __func__);
2602 return 1;
2603 }
2604
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002605 ret = generic_set_srp0(flash, 1);
David Hendrickse0512a72014-07-15 20:30:47 -07002606 if (ret)
2607 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanca44e5c2019-12-04 14:23:54 +11002608
David Hendrickse0512a72014-07-15 20:30:47 -07002609 return ret;
2610}
2611
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002612static int generic_disable_writeprotect(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002613{
2614 int ret;
2615
2616 ret = generic_set_srp0(flash, 0);
2617 if (ret)
2618 msg_cerr("%s(): error=%d.\n", __func__, ret);
Edward O'Callaghanbea239e2019-12-04 14:42:54 +11002619
David Hendrickse0512a72014-07-15 20:30:47 -07002620 return ret;
2621}
2622
Souvik Ghoshd75cd672016-06-17 14:21:39 -07002623static int generic_list_ranges(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002624{
Edward O'Callaghane146f9a2019-12-05 14:27:24 +11002625 struct wp_range_descriptor *r;
David Hendrickse0512a72014-07-15 20:30:47 -07002626 int i, num_entries;
2627
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002628 if (generic_range_table(flash, &r, &num_entries))
David Hendrickse0512a72014-07-15 20:30:47 -07002629 return -1;
2630
David Hendrickse0512a72014-07-15 20:30:47 -07002631 for (i = 0; i < num_entries; i++) {
2632 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
2633 r->range.start, r->range.len);
2634 r++;
2635 }
2636
2637 return 0;
2638}
2639
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002640static int wp_context_status(const struct flashctx *flash)
David Hendrickse0512a72014-07-15 20:30:47 -07002641{
2642 uint8_t sr1;
2643 unsigned int start, len;
2644 int ret = 0;
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002645 struct status_register_layout sr1_layout;
Nikolai Artemiev9221c8a2021-04-06 15:59:35 +10002646 int wp_en;
David Hendrickse0512a72014-07-15 20:30:47 -07002647
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002648 if (get_sr1_layout(flash, &sr1_layout))
David Hendrickse0512a72014-07-15 20:30:47 -07002649 return -1;
2650
Nikolai Artemiev48b424b2021-04-06 14:12:02 +10002651 sr1 = spi_read_status_register(flash);
Nikolai Artemiev33b91062021-04-06 16:34:10 +10002652 wp_en = (sr1 >> sr1_layout.srp_pos) & 1;
David Hendrickse0512a72014-07-15 20:30:47 -07002653
2654 msg_cinfo("WP: status: 0x%04x\n", sr1);
2655 msg_cinfo("WP: status.srp0: %x\n", wp_en);
2656 /* FIXME: SRP1 is not really generic, but we probably should print
2657 * it anyway to have consistent output. #legacycruft */
2658 msg_cinfo("WP: status.srp1: %x\n", 0);
2659 msg_cinfo("WP: write protect is %s.\n",
2660 wp_en ? "enabled" : "disabled");
2661
2662 msg_cinfo("WP: write protect range: ");
2663 if (generic_status_to_range(flash, sr1, &start, &len)) {
2664 msg_cinfo("(cannot resolve the range)\n");
2665 ret = -1;
2666 } else {
2667 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
2668 }
2669
2670 return ret;
2671}
2672
2673struct wp wp_generic = {
2674 .list_ranges = generic_list_ranges,
2675 .set_range = generic_set_range,
2676 .enable = generic_enable_writeprotect,
2677 .disable = generic_disable_writeprotect,
Edward O'Callaghana3edcb22019-12-05 14:30:50 +11002678 .wp_status = wp_context_status,
David Hendrickse0512a72014-07-15 20:30:47 -07002679};