blob: e6ad086af43c4cd7648547316d490a26e3eca379 [file] [log] [blame]
David Hendricksd1c55d72010-08-24 15:14:19 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2010 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
David Hendricksf7924d12010-06-10 21:26:44 -070021#include <stdlib.h>
22#include <string.h>
23
24#include "flash.h"
25#include "flashchips.h"
26#include "chipdrivers.h"
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +080027#include "spi.h"
David Hendricks23cd7782010-08-25 12:42:38 -070028#include "writeprotect.h"
David Hendricksf7924d12010-06-10 21:26:44 -070029
Louis Yung-Chieh Lo96222b12010-11-01 11:48:11 +080030/* When update flash's status register, it takes few time to erase register.
31 * After surveying some flash vendor specs, such as Winbond, MXIC, EON,
32 * all of their update time are less than 20ms. After refering the spi25.c,
33 * use 100ms delay.
34 */
35#define WRITE_STATUS_REGISTER_DELAY 100 * 1000 /* unit: us */
36
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +080037/* Mask to extract SRP0 and range bits in status register.
38 * SRP0: bit 7
39 * range(BP2-BP0): bit 4-2
40 */
41#define MASK_WP_AREA (0x9C)
42
David Hendricksf7924d12010-06-10 21:26:44 -070043/*
44 * The following procedures rely on look-up tables to match the user-specified
45 * range with the chip's supported ranges. This turned out to be the most
46 * elegant approach since diferent flash chips use different levels of
47 * granularity and methods to determine protected ranges. In other words,
48 * be stupid and simple since clever arithmetic will not for many chips.
49 */
50
51struct wp_range {
52 unsigned int start; /* starting address */
53 unsigned int len; /* len */
54};
55
56enum bit_state {
57 OFF = 0,
58 ON = 1,
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080059 X = -1 /* don't care. Must be bigger than max # of bp. */
David Hendricksf7924d12010-06-10 21:26:44 -070060};
61
62struct w25q_range {
63 enum bit_state sec; /* if 1, bp[2:0] describe sectors */
64 enum bit_state tb; /* top/bottom select */
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +080065 int bp; /* block protect bitfield */
David Hendricksf7924d12010-06-10 21:26:44 -070066 struct wp_range range;
67};
68
David Hendricks57566ed2010-08-16 18:24:45 -070069struct w25q_range en25f40_ranges[] = {
70 { X, X, 0, {0, 0} }, /* none */
71 { 0, 0, 0x1, {0x000000, 504 * 1024} },
72 { 0, 0, 0x2, {0x000000, 496 * 1024} },
73 { 0, 0, 0x3, {0x000000, 480 * 1024} },
74 { 0, 0, 0x4, {0x000000, 448 * 1024} },
75 { 0, 0, 0x5, {0x000000, 384 * 1024} },
76 { 0, 0, 0x6, {0x000000, 256 * 1024} },
77 { 0, 0, 0x7, {0x000000, 512 * 1024} },
78};
79
David Hendrickse185bf22011-05-24 15:34:18 -070080struct w25q_range en25q40_ranges[] = {
81 { 0, 0, 0, {0, 0} }, /* none */
82 { 0, 0, 0x1, {0x000000, 504 * 1024} },
83 { 0, 0, 0x2, {0x000000, 496 * 1024} },
84 { 0, 0, 0x3, {0x000000, 480 * 1024} },
85
86 { 0, 1, 0x0, {0x000000, 448 * 1024} },
87 { 0, 1, 0x1, {0x000000, 384 * 1024} },
88 { 0, 1, 0x2, {0x000000, 256 * 1024} },
89 { 0, 1, 0x3, {0x000000, 512 * 1024} },
90};
91
92struct w25q_range en25q80_ranges[] = {
93 { 0, 0, 0, {0, 0} }, /* none */
94 { 0, 0, 0x1, {0x000000, 1016 * 1024} },
95 { 0, 0, 0x2, {0x000000, 1008 * 1024} },
96 { 0, 0, 0x3, {0x000000, 992 * 1024} },
97 { 0, 0, 0x4, {0x000000, 960 * 1024} },
98 { 0, 0, 0x5, {0x000000, 896 * 1024} },
99 { 0, 0, 0x6, {0x000000, 768 * 1024} },
100 { 0, 0, 0x7, {0x000000, 1024 * 1024} },
101};
102
103struct w25q_range en25q32_ranges[] = {
104 { 0, 0, 0, {0, 0} }, /* none */
105 { 0, 0, 0x1, {0x000000, 4032 * 1024} },
106 { 0, 0, 0x2, {0x000000, 3968 * 1024} },
107 { 0, 0, 0x3, {0x000000, 3840 * 1024} },
108 { 0, 0, 0x4, {0x000000, 3584 * 1024} },
109 { 0, 0, 0x5, {0x000000, 3072 * 1024} },
110 { 0, 0, 0x6, {0x000000, 2048 * 1024} },
111 { 0, 0, 0x7, {0x000000, 4096 * 1024} },
112
113 { 0, 1, 0, {0, 0} }, /* none */
114 { 0, 1, 0x1, {0x010000, 4032 * 1024} },
115 { 0, 1, 0x2, {0x020000, 3968 * 1024} },
116 { 0, 1, 0x3, {0x040000, 3840 * 1024} },
117 { 0, 1, 0x4, {0x080000, 3584 * 1024} },
118 { 0, 1, 0x5, {0x100000, 3072 * 1024} },
119 { 0, 1, 0x6, {0x200000, 2048 * 1024} },
120 { 0, 1, 0x7, {0x000000, 4096 * 1024} },
121};
122
123struct w25q_range en25q64_ranges[] = {
124 { 0, 0, 0, {0, 0} }, /* none */
125 { 0, 0, 0x1, {0x000000, 8128 * 1024} },
126 { 0, 0, 0x2, {0x000000, 8064 * 1024} },
127 { 0, 0, 0x3, {0x000000, 7936 * 1024} },
128 { 0, 0, 0x4, {0x000000, 7680 * 1024} },
129 { 0, 0, 0x5, {0x000000, 7168 * 1024} },
130 { 0, 0, 0x6, {0x000000, 6144 * 1024} },
131 { 0, 0, 0x7, {0x000000, 8192 * 1024} },
132
133 { 0, 1, 0, {0, 0} }, /* none */
134 { 0, 1, 0x1, {0x010000, 8128 * 1024} },
135 { 0, 1, 0x2, {0x020000, 8064 * 1024} },
136 { 0, 1, 0x3, {0x040000, 7936 * 1024} },
137 { 0, 1, 0x4, {0x080000, 7680 * 1024} },
138 { 0, 1, 0x5, {0x100000, 7168 * 1024} },
139 { 0, 1, 0x6, {0x200000, 6144 * 1024} },
140 { 0, 1, 0x7, {0x000000, 8192 * 1024} },
141};
142
143struct w25q_range en25q128_ranges[] = {
144 { 0, 0, 0, {0, 0} }, /* none */
145 { 0, 0, 0x1, {0x000000, 16320 * 1024} },
146 { 0, 0, 0x2, {0x000000, 16256 * 1024} },
147 { 0, 0, 0x3, {0x000000, 16128 * 1024} },
148 { 0, 0, 0x4, {0x000000, 15872 * 1024} },
149 { 0, 0, 0x5, {0x000000, 15360 * 1024} },
150 { 0, 0, 0x6, {0x000000, 14336 * 1024} },
151 { 0, 0, 0x7, {0x000000, 16384 * 1024} },
152
153 { 0, 1, 0, {0, 0} }, /* none */
154 { 0, 1, 0x1, {0x010000, 16320 * 1024} },
155 { 0, 1, 0x2, {0x020000, 16256 * 1024} },
156 { 0, 1, 0x3, {0x040000, 16128 * 1024} },
157 { 0, 1, 0x4, {0x080000, 15872 * 1024} },
158 { 0, 1, 0x5, {0x100000, 15360 * 1024} },
159 { 0, 1, 0x6, {0x200000, 14336 * 1024} },
160 { 0, 1, 0x7, {0x000000, 16384 * 1024} },
161};
162
David Hendricksf8f00c72011-02-01 12:39:46 -0800163/* mx25l1005 ranges also work for the mx25l1005c */
164static struct w25q_range mx25l1005_ranges[] = {
165 { X, X, 0, {0, 0} }, /* none */
166 { X, X, 0x1, {0x010000, 64 * 1024} },
167 { X, X, 0x2, {0x000000, 128 * 1024} },
168 { X, X, 0x3, {0x000000, 128 * 1024} },
169};
170
171static struct w25q_range mx25l2005_ranges[] = {
172 { X, X, 0, {0, 0} }, /* none */
173 { X, X, 0x1, {0x030000, 64 * 1024} },
174 { X, X, 0x2, {0x020000, 128 * 1024} },
175 { X, X, 0x3, {0x000000, 256 * 1024} },
176};
177
178static struct w25q_range mx25l4005_ranges[] = {
179 { X, X, 0, {0, 0} }, /* none */
180 { X, X, 0x1, {0x070000, 64 * 1 * 1024} }, /* block 7 */
181 { X, X, 0x2, {0x060000, 64 * 2 * 1024} }, /* blocks 6-7 */
182 { X, X, 0x3, {0x040000, 64 * 4 * 1024} }, /* blocks 4-7 */
183 { X, X, 0x4, {0x000000, 512 * 1024} },
184 { X, X, 0x5, {0x000000, 512 * 1024} },
185 { X, X, 0x6, {0x000000, 512 * 1024} },
186 { X, X, 0x7, {0x000000, 512 * 1024} },
187};
188
189static struct w25q_range mx25l8005_ranges[] = {
190 { X, X, 0, {0, 0} }, /* none */
191 { X, X, 0x1, {0x0f0000, 64 * 1 * 1024} }, /* block 15 */
192 { X, X, 0x2, {0x0e0000, 64 * 2 * 1024} }, /* blocks 14-15 */
193 { X, X, 0x3, {0x0c0000, 64 * 4 * 1024} }, /* blocks 12-15 */
194 { X, X, 0x4, {0x080000, 64 * 8 * 1024} }, /* blocks 8-15 */
195 { X, X, 0x5, {0x000000, 1024 * 1024} },
196 { X, X, 0x6, {0x000000, 1024 * 1024} },
197 { X, X, 0x7, {0x000000, 1024 * 1024} },
198};
199
200#if 0
201/* FIXME: mx25l1605 has the same IDs as the mx25l1605d */
202static struct w25q_range mx25l1605_ranges[] = {
203 { X, X, 0, {0, 0} }, /* none */
204 { X, X, 0x1, {0x1f0000, 64 * 1024} }, /* block 31 */
205 { X, X, 0x2, {0x1e0000, 128 * 1024} }, /* blocks 30-31 */
206 { X, X, 0x3, {0x1c0000, 256 * 1024} }, /* blocks 28-31 */
207 { X, X, 0x4, {0x180000, 512 * 1024} }, /* blocks 24-31 */
208 { X, X, 0x4, {0x100000, 1024 * 1024} }, /* blocks 16-31 */
209 { X, X, 0x6, {0x000000, 2048 * 1024} },
210 { X, X, 0x7, {0x000000, 2048 * 1024} },
211};
212#endif
213
214#if 0
215/* FIXME: mx25l6405 has the same IDs as the mx25l6405d */
216static struct w25q_range mx25l6405_ranges[] = {
217 { X, 0, 0, {0, 0} }, /* none */
218 { X, 0, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */
219 { X, 0, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
220 { X, 0, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
221 { X, 0, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */
222 { X, 0, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
223 { X, 0, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
224 { X, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
225
226 { X, 1, 0x0, {0x000000, 8192 * 1024} },
227 { X, 1, 0x1, {0x000000, 8192 * 1024} },
228 { X, 1, 0x2, {0x000000, 8192 * 1024} },
229 { X, 1, 0x3, {0x000000, 8192 * 1024} },
230 { X, 1, 0x4, {0x000000, 8192 * 1024} },
231 { X, 1, 0x5, {0x000000, 8192 * 1024} },
232 { X, 1, 0x6, {0x000000, 8192 * 1024} },
233 { X, 1, 0x7, {0x000000, 8192 * 1024} },
234};
235#endif
236
237static struct w25q_range mx25l1605d_ranges[] = {
238 { X, 0, 0, {0, 0} }, /* none */
239 { X, 0, 0x1, {0x1f0000, 64 * 1 * 1024} }, /* block 31 */
240 { X, 0, 0x2, {0x1e0000, 64 * 2 * 1024} }, /* blocks 30-31 */
241 { X, 0, 0x3, {0x1c0000, 64 * 4 * 1024} }, /* blocks 28-31 */
242 { X, 0, 0x4, {0x180000, 64 * 8 * 1024} }, /* blocks 24-31 */
243 { X, 0, 0x5, {0x100000, 64 * 16 * 1024} }, /* blocks 16-31 */
244 { X, 0, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
245 { X, 0, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
246
247 { X, 1, 0x0, {0x000000, 2048 * 1024} },
248 { X, 1, 0x1, {0x000000, 2048 * 1024} },
249 { X, 1, 0x2, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */
250 { X, 1, 0x3, {0x000000, 64 * 24 * 1024} }, /* blocks 0-23 */
251 { X, 1, 0x4, {0x000000, 64 * 28 * 1024} }, /* blocks 0-27 */
252 { X, 1, 0x5, {0x000000, 64 * 30 * 1024} }, /* blocks 0-29 */
253 { X, 1, 0x6, {0x000000, 64 * 31 * 1024} }, /* blocks 0-30 */
254 { X, 1, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */
255};
256
257/* FIXME: Is there an mx25l3205 (without a trailing letter)? */
David Hendricksac72e362010-08-16 18:20:03 -0700258static struct w25q_range mx25l3205d_ranges[] = {
259 { X, 0, 0, {0, 0} }, /* none */
260 { X, 0, 0x1, {0x3f0000, 64 * 1024} },
261 { X, 0, 0x2, {0x3e0000, 128 * 1024} },
262 { X, 0, 0x3, {0x3c0000, 256 * 1024} },
263 { X, 0, 0x4, {0x380000, 512 * 1024} },
264 { X, 0, 0x5, {0x300000, 1024 * 1024} },
265 { X, 0, 0x6, {0x200000, 2048 * 1024} },
266 { X, 0, 0x7, {0x000000, 4096 * 1024} },
267
268 { X, 1, 0x0, {0x000000, 4096 * 1024} },
269 { X, 1, 0x1, {0x000000, 2048 * 1024} },
270 { X, 1, 0x2, {0x000000, 3072 * 1024} },
271 { X, 1, 0x3, {0x000000, 3584 * 1024} },
272 { X, 1, 0x4, {0x000000, 3840 * 1024} },
273 { X, 1, 0x5, {0x000000, 3968 * 1024} },
274 { X, 1, 0x6, {0x000000, 4032 * 1024} },
275 { X, 1, 0x7, {0x000000, 4096 * 1024} },
276};
277
David Hendricks1c9bc9c2011-07-20 15:25:44 -0700278#if 0
279/* FIXME: MX25L6405D has same ID as MX25L6406 */
David Hendricksf8f00c72011-02-01 12:39:46 -0800280static struct w25q_range mx25l6405d_ranges[] = {
281 { X, 0, 0, {0, 0} }, /* none */
282 { X, 0, 0x1, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */
283 { X, 0, 0x2, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */
284 { X, 0, 0x3, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */
285 { X, 0, 0x4, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */
286 { X, 0, 0x5, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */
287 { X, 0, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
288 { X, 0, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
289
290 { X, 1, 0x0, {0x000000, 8192 * 1024} },
291 { X, 1, 0x1, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
292 { X, 1, 0x2, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
293 { X, 1, 0x3, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
294 { X, 1, 0x4, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
295 { X, 1, 0x5, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
296 { X, 1, 0x6, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
297 { X, 1, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */
298};
David Hendricks1c9bc9c2011-07-20 15:25:44 -0700299#endif
300
301/* FIXME: MX25L6406 has same ID as MX25L6405D */
302static struct w25q_range mx25l6406e_ranges[] = {
303 { X, 0, 0, {0, 0} }, /* none */
304 { X, 0, 0x1, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */
305 { X, 0, 0x2, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */
306 { X, 0, 0x3, {0x7a0000, 64 * 8 * 1024} }, /* blocks 120-127 */
307 { X, 0, 0x4, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */
308 { X, 0, 0x5, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */
309 { X, 0, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */
310 { X, 0, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
311
312 { X, 1, 0x0, {0x000000, 64 * 128 * 1024} }, /* all */
313 { X, 1, 0x1, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */
314 { X, 1, 0x2, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */
315 { X, 1, 0x3, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */
316 { X, 1, 0x4, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */
317 { X, 1, 0x5, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */
318 { X, 1, 0x6, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */
319 { X, 1, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */
320};
David Hendricksf8f00c72011-02-01 12:39:46 -0800321
David Hendricksf7924d12010-06-10 21:26:44 -0700322static struct w25q_range w25q16_ranges[] = {
323 { X, X, 0, {0, 0} }, /* none */
324 { 0, 0, 0x1, {0x1f0000, 64 * 1024} },
325 { 0, 0, 0x2, {0x1e0000, 128 * 1024} },
326 { 0, 0, 0x3, {0x1c0000, 256 * 1024} },
327 { 0, 0, 0x4, {0x180000, 512 * 1024} },
328 { 0, 0, 0x5, {0x100000, 1024 * 1024} },
329
330 { 0, 1, 0x1, {0x000000, 64 * 1024} },
331 { 0, 1, 0x2, {0x000000, 128 * 1024} },
332 { 0, 1, 0x3, {0x000000, 256 * 1024} },
333 { 0, 1, 0x4, {0x000000, 512 * 1024} },
334 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
335 { X, X, 0x6, {0x000000, 2048 * 1024} },
336 { X, X, 0x7, {0x000000, 2048 * 1024} },
337
338 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
339 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
340 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
341 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
342 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
343
344 { 1, 1, 0x1, {0x000000, 4 * 1024} },
345 { 1, 1, 0x2, {0x000000, 8 * 1024} },
346 { 1, 1, 0x3, {0x000000, 16 * 1024} },
347 { 1, 1, 0x4, {0x000000, 32 * 1024} },
348 { 1, 1, 0x5, {0x000000, 32 * 1024} },
349};
350
351static struct w25q_range w25q32_ranges[] = {
352 { X, X, 0, {0, 0} }, /* none */
353 { 0, 0, 0x1, {0x3f0000, 64 * 1024} },
354 { 0, 0, 0x2, {0x3e0000, 128 * 1024} },
355 { 0, 0, 0x3, {0x3c0000, 256 * 1024} },
356 { 0, 0, 0x4, {0x380000, 512 * 1024} },
357 { 0, 0, 0x5, {0x300000, 1024 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700358 { 0, 0, 0x6, {0x200000, 2048 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700359
360 { 0, 1, 0x1, {0x000000, 64 * 1024} },
361 { 0, 1, 0x2, {0x000000, 128 * 1024} },
362 { 0, 1, 0x3, {0x000000, 256 * 1024} },
363 { 0, 1, 0x4, {0x000000, 512 * 1024} },
364 { 0, 1, 0x5, {0x000000, 1024 * 1024} },
365 { 0, 1, 0x6, {0x000000, 2048 * 1024} },
366 { X, X, 0x7, {0x000000, 4096 * 1024} },
367
368 { 1, 0, 0x1, {0x3ff000, 4 * 1024} },
369 { 1, 0, 0x2, {0x3fe000, 8 * 1024} },
370 { 1, 0, 0x3, {0x3fc000, 16 * 1024} },
371 { 1, 0, 0x4, {0x3f8000, 32 * 1024} },
372 { 1, 0, 0x5, {0x3f8000, 32 * 1024} },
373
374 { 1, 1, 0x1, {0x000000, 4 * 1024} },
375 { 1, 1, 0x2, {0x000000, 8 * 1024} },
376 { 1, 1, 0x3, {0x000000, 16 * 1024} },
377 { 1, 1, 0x4, {0x000000, 32 * 1024} },
378 { 1, 1, 0x5, {0x000000, 32 * 1024} },
379};
380
381static struct w25q_range w25q80_ranges[] = {
382 { X, X, 0, {0, 0} }, /* none */
383 { 0, 0, 0x1, {0x0f0000, 64 * 1024} },
384 { 0, 0, 0x2, {0x0e0000, 128 * 1024} },
385 { 0, 0, 0x3, {0x0c0000, 256 * 1024} },
386 { 0, 0, 0x4, {0x080000, 512 * 1024} },
387
388 { 0, 1, 0x1, {0x000000, 64 * 1024} },
389 { 0, 1, 0x2, {0x000000, 128 * 1024} },
390 { 0, 1, 0x3, {0x000000, 256 * 1024} },
391 { 0, 1, 0x4, {0x000000, 512 * 1024} },
David Hendricks05653ff2010-06-15 16:05:12 -0700392 { X, X, 0x6, {0x000000, 1024 * 1024} },
393 { X, X, 0x7, {0x000000, 1024 * 1024} },
David Hendricksf7924d12010-06-10 21:26:44 -0700394
395 { 1, 0, 0x1, {0x1ff000, 4 * 1024} },
396 { 1, 0, 0x2, {0x1fe000, 8 * 1024} },
397 { 1, 0, 0x3, {0x1fc000, 16 * 1024} },
398 { 1, 0, 0x4, {0x1f8000, 32 * 1024} },
399 { 1, 0, 0x5, {0x1f8000, 32 * 1024} },
400
401 { 1, 1, 0x1, {0x000000, 4 * 1024} },
402 { 1, 1, 0x2, {0x000000, 8 * 1024} },
403 { 1, 1, 0x3, {0x000000, 16 * 1024} },
404 { 1, 1, 0x4, {0x000000, 32 * 1024} },
405 { 1, 1, 0x5, {0x000000, 32 * 1024} },
406};
407
David Hendricks2c4a76c2010-06-28 14:00:43 -0700408static struct w25q_range w25q64_ranges[] = {
409 { X, X, 0, {0, 0} }, /* none */
410
411 { 0, 0, 0x1, {0x7e0000, 128 * 1024} },
412 { 0, 0, 0x2, {0x7c0000, 256 * 1024} },
413 { 0, 0, 0x3, {0x780000, 512 * 1024} },
414 { 0, 0, 0x4, {0x700000, 1024 * 1024} },
415 { 0, 0, 0x5, {0x600000, 2048 * 1024} },
416 { 0, 0, 0x6, {0x400000, 4096 * 1024} },
417
418 { 0, 1, 0x1, {0x000000, 128 * 1024} },
419 { 0, 1, 0x2, {0x000000, 256 * 1024} },
420 { 0, 1, 0x3, {0x000000, 512 * 1024} },
421 { 0, 1, 0x4, {0x000000, 1024 * 1024} },
422 { 0, 1, 0x5, {0x000000, 2048 * 1024} },
423 { 0, 1, 0x6, {0x000000, 4096 * 1024} },
424 { X, X, 0x7, {0x000000, 8192 * 1024} },
425
426 { 1, 0, 0x1, {0x7ff000, 4 * 1024} },
427 { 1, 0, 0x2, {0x7fe000, 8 * 1024} },
428 { 1, 0, 0x3, {0x7fc000, 16 * 1024} },
429 { 1, 0, 0x4, {0x7f8000, 32 * 1024} },
430 { 1, 0, 0x5, {0x7f8000, 32 * 1024} },
431
432 { 1, 1, 0x1, {0x000000, 4 * 1024} },
433 { 1, 1, 0x2, {0x000000, 8 * 1024} },
434 { 1, 1, 0x3, {0x000000, 16 * 1024} },
435 { 1, 1, 0x4, {0x000000, 32 * 1024} },
436 { 1, 1, 0x5, {0x000000, 32 * 1024} },
437};
438
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800439struct w25q_range w25x10_ranges[] = {
440 { X, X, 0, {0, 0} }, /* none */
441 { 0, 0, 0x1, {0x010000, 64 * 1024} },
442 { 0, 1, 0x1, {0x000000, 64 * 1024} },
443 { X, X, 0x2, {0x000000, 128 * 1024} },
444 { X, X, 0x3, {0x000000, 128 * 1024} },
445};
446
447struct w25q_range w25x20_ranges[] = {
448 { X, X, 0, {0, 0} }, /* none */
449 { 0, 0, 0x1, {0x030000, 64 * 1024} },
450 { 0, 0, 0x2, {0x020000, 128 * 1024} },
451 { 0, 1, 0x1, {0x000000, 64 * 1024} },
452 { 0, 1, 0x2, {0x000000, 128 * 1024} },
453 { 0, X, 0x3, {0x000000, 256 * 1024} },
454};
455
David Hendricks470ca952010-08-13 14:01:53 -0700456struct w25q_range w25x40_ranges[] = {
457 { X, X, 0, {0, 0} }, /* none */
458 { 0, 0, 0x1, {0x070000, 64 * 1024} },
459 { 0, 0, 0x2, {0x060000, 128 * 1024} },
460 { 0, 0, 0x3, {0x040000, 256 * 1024} },
461 { 0, 1, 0x1, {0x000000, 64 * 1024} },
462 { 0, 1, 0x2, {0x000000, 128 * 1024} },
463 { 0, 1, 0x3, {0x000000, 256 * 1024} },
464 { 0, X, 0x4, {0x000000, 512 * 1024} },
465};
466
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800467struct w25q_range w25x80_ranges[] = {
468 { X, X, 0, {0, 0} }, /* none */
469 { 0, 0, 0x1, {0x0F0000, 64 * 1024} },
470 { 0, 0, 0x2, {0x0E0000, 128 * 1024} },
471 { 0, 0, 0x3, {0x0C0000, 256 * 1024} },
472 { 0, 0, 0x4, {0x080000, 512 * 1024} },
473 { 0, 1, 0x1, {0x000000, 64 * 1024} },
474 { 0, 1, 0x2, {0x000000, 128 * 1024} },
475 { 0, 1, 0x3, {0x000000, 256 * 1024} },
476 { 0, 1, 0x4, {0x000000, 512 * 1024} },
477 { 0, X, 0x5, {0x000000, 1024 * 1024} },
478 { 0, X, 0x6, {0x000000, 1024 * 1024} },
479 { 0, X, 0x7, {0x000000, 1024 * 1024} },
480};
481
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800482/* Given a flash chip, this function returns its range table. */
483static int w25_range_table(const struct flashchip *flash,
484 struct w25q_range **w25q_ranges,
485 int *num_entries)
David Hendricksf7924d12010-06-10 21:26:44 -0700486{
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800487 *w25q_ranges = 0;
488 *num_entries = 0;
David Hendricksf7924d12010-06-10 21:26:44 -0700489
David Hendricksd494b0a2010-08-16 16:28:50 -0700490 switch (flash->manufacture_id) {
491 case WINBOND_NEX_ID:
492 switch(flash->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800493 case WINBOND_NEX_W25X10:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800494 *w25q_ranges = w25x10_ranges;
495 *num_entries = ARRAY_SIZE(w25x10_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800496 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800497 case WINBOND_NEX_W25X20:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800498 *w25q_ranges = w25x20_ranges;
499 *num_entries = ARRAY_SIZE(w25x20_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800500 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800501 case WINBOND_NEX_W25X40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800502 *w25q_ranges = w25x40_ranges;
503 *num_entries = ARRAY_SIZE(w25x40_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700504 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800505 case WINBOND_NEX_W25X80:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800506 *w25q_ranges = w25x80_ranges;
507 *num_entries = ARRAY_SIZE(w25x80_ranges);
Louis Yung-Chieh Lo232951f2010-09-16 11:30:00 +0800508 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800509 case WINBOND_NEX_W25Q80:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800510 *w25q_ranges = w25q80_ranges;
511 *num_entries = ARRAY_SIZE(w25q80_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700512 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800513 case WINBOND_NEX_W25Q16:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800514 *w25q_ranges = w25q16_ranges;
515 *num_entries = ARRAY_SIZE(w25q16_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700516 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800517 case WINBOND_NEX_W25Q32:
Louis Yung-Chieh Lo469707f2012-05-18 16:38:37 +0800518 case WINBOND_NEX_W25Q32DW:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800519 *w25q_ranges = w25q32_ranges;
520 *num_entries = ARRAY_SIZE(w25q32_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700521 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800522 case WINBOND_NEX_W25Q64:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800523 *w25q_ranges = w25q64_ranges;
524 *num_entries = ARRAY_SIZE(w25q64_ranges);
David Hendricksd494b0a2010-08-16 16:28:50 -0700525 break;
526 default:
527 msg_cerr("%s() %d: WINBOND flash chip mismatch (0x%04x)"
528 ", aborting\n", __func__, __LINE__,
529 flash->model_id);
530 return -1;
531 }
David Hendricks2c4a76c2010-06-28 14:00:43 -0700532 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700533 case EON_ID_NOPREFIX:
534 switch (flash->model_id) {
David Hendricksc801adb2010-12-09 16:58:56 -0800535 case EON_EN25F40:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800536 *w25q_ranges = en25f40_ranges;
537 *num_entries = ARRAY_SIZE(en25f40_ranges);
David Hendricks57566ed2010-08-16 18:24:45 -0700538 break;
David Hendrickse185bf22011-05-24 15:34:18 -0700539 case EON_EN25Q40:
540 *w25q_ranges = en25q40_ranges;
541 *num_entries = ARRAY_SIZE(en25q40_ranges);
542 break;
543 case EON_EN25Q80:
544 *w25q_ranges = en25q80_ranges;
545 *num_entries = ARRAY_SIZE(en25q80_ranges);
546 break;
547 case EON_EN25Q32:
548 *w25q_ranges = en25q32_ranges;
549 *num_entries = ARRAY_SIZE(en25q32_ranges);
550 break;
551 case EON_EN25Q64:
552 *w25q_ranges = en25q64_ranges;
553 *num_entries = ARRAY_SIZE(en25q64_ranges);
554 break;
555 case EON_EN25Q128:
556 *w25q_ranges = en25q128_ranges;
557 *num_entries = ARRAY_SIZE(en25q128_ranges);
558 break;
David Hendricks57566ed2010-08-16 18:24:45 -0700559 default:
560 msg_cerr("%s():%d: EON flash chip mismatch (0x%04x)"
561 ", aborting\n", __func__, __LINE__,
562 flash->model_id);
563 return -1;
564 }
565 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800566 case MACRONIX_ID:
David Hendricksac72e362010-08-16 18:20:03 -0700567 switch (flash->model_id) {
David Hendricksf8f00c72011-02-01 12:39:46 -0800568 case MACRONIX_MX25L1005:
569 *w25q_ranges = mx25l1005_ranges;
570 *num_entries = ARRAY_SIZE(mx25l1005_ranges);
571 break;
572 case MACRONIX_MX25L2005:
573 *w25q_ranges = mx25l2005_ranges;
574 *num_entries = ARRAY_SIZE(mx25l2005_ranges);
575 break;
576 case MACRONIX_MX25L4005:
577 *w25q_ranges = mx25l4005_ranges;
578 *num_entries = ARRAY_SIZE(mx25l4005_ranges);
579 break;
580 case MACRONIX_MX25L8005:
581 *w25q_ranges = mx25l8005_ranges;
582 *num_entries = ARRAY_SIZE(mx25l8005_ranges);
583 break;
584 case MACRONIX_MX25L1605:
585 /* FIXME: MX25L1605 and MX25L1605D have different write
586 * protection capabilities, but share IDs */
587 *w25q_ranges = mx25l1605d_ranges;
588 *num_entries = ARRAY_SIZE(mx25l1605d_ranges);
589 break;
David Hendricksc801adb2010-12-09 16:58:56 -0800590 case MACRONIX_MX25L3205:
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800591 *w25q_ranges = mx25l3205d_ranges;
592 *num_entries = ARRAY_SIZE(mx25l3205d_ranges);
David Hendricksac72e362010-08-16 18:20:03 -0700593 break;
David Hendricksf8f00c72011-02-01 12:39:46 -0800594 case MACRONIX_MX25L6405:
David Hendricks1c9bc9c2011-07-20 15:25:44 -0700595 /* FIXME: MX25L64* chips have mixed capabilities and
596 share IDs */
597 *w25q_ranges = mx25l6406e_ranges;
598 *num_entries = ARRAY_SIZE(mx25l6406e_ranges);
David Hendricksf8f00c72011-02-01 12:39:46 -0800599 break;
David Hendricksac72e362010-08-16 18:20:03 -0700600 default:
601 msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)"
602 ", aborting\n", __func__, __LINE__,
603 flash->model_id);
604 return -1;
605 }
606 break;
Bryan Freed9a0051f2012-05-22 16:06:09 -0700607 case GIGADEVICE_ID:
608 switch(flash->model_id) {
609 case GIGADEVICE_GD25LQ32:
610 *w25q_ranges = w25q32_ranges;
611 *num_entries = ARRAY_SIZE(w25q32_ranges);
612 break;
613 default:
614 msg_cerr("%s() %d: GigaDevice flash chip mismatch"
615 " (0x%04x), aborting\n", __func__, __LINE__,
616 flash->model_id);
617 return -1;
618 }
619 break;
David Hendricksf7924d12010-06-10 21:26:44 -0700620 default:
David Hendricksd494b0a2010-08-16 16:28:50 -0700621 msg_cerr("%s: flash vendor (0x%x) not found, aborting\n",
622 __func__, flash->manufacture_id);
David Hendricksf7924d12010-06-10 21:26:44 -0700623 return -1;
624 }
625
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800626 return 0;
627}
628
629int w25_range_to_status(const struct flashchip *flash,
630 unsigned int start, unsigned int len,
631 struct w25q_status *status)
632{
633 struct w25q_range *w25q_ranges;
634 int i, range_found = 0;
635 int num_entries;
636
637 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -0700638 for (i = 0; i < num_entries; i++) {
639 struct wp_range *r = &w25q_ranges[i].range;
640
641 msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n",
642 start, len, r->start, r->len);
643 if ((start == r->start) && (len == r->len)) {
David Hendricksd494b0a2010-08-16 16:28:50 -0700644 status->bp0 = w25q_ranges[i].bp & 1;
645 status->bp1 = w25q_ranges[i].bp >> 1;
646 status->bp2 = w25q_ranges[i].bp >> 2;
647 status->tb = w25q_ranges[i].tb;
648 status->sec = w25q_ranges[i].sec;
David Hendricksf7924d12010-06-10 21:26:44 -0700649
650 range_found = 1;
651 break;
652 }
653 }
654
655 if (!range_found) {
656 msg_cerr("matching range not found\n");
657 return -1;
658 }
David Hendricksd494b0a2010-08-16 16:28:50 -0700659 return 0;
660}
661
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800662int w25_status_to_range(const struct flashchip *flash,
663 const struct w25q_status *status,
664 unsigned int *start, unsigned int *len)
665{
666 struct w25q_range *w25q_ranges;
667 int i, status_found = 0;
668 int num_entries;
669
670 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
671 for (i = 0; i < num_entries; i++) {
672 int bp;
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +0800673 int table_bp, table_tb, table_sec;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800674
675 bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2);
676 msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x / 0x%x 0x%x\n",
677 bp, w25q_ranges[i].bp,
678 status->tb, w25q_ranges[i].tb,
679 status->sec, w25q_ranges[i].sec);
Louis Yung-Chieh Loedd39302011-11-10 15:43:06 +0800680 table_bp = w25q_ranges[i].bp;
681 table_tb = w25q_ranges[i].tb;
682 table_sec = w25q_ranges[i].sec;
683 if ((bp == table_bp || table_bp == X) &&
684 (status->tb == table_tb || table_tb == X) &&
685 (status->sec == table_sec || table_sec == X)) {
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800686 *start = w25q_ranges[i].range.start;
687 *len = w25q_ranges[i].range.len;
688
689 status_found = 1;
690 break;
691 }
692 }
693
694 if (!status_found) {
695 msg_cerr("matching status not found\n");
696 return -1;
697 }
698 return 0;
699}
700
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +0800701/* Since most chips we use must be WREN-ed before WRSR,
702 * we copy a write status function here before we have a good solution. */
703static int spi_write_status_register_WREN(int status)
704{
705 int result;
706 struct spi_command cmds[] = {
707 {
708 /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */
709 .writecnt = JEDEC_WREN_OUTSIZE,
710 .writearr = (const unsigned char[]){ JEDEC_WREN },
711 .readcnt = 0,
712 .readarr = NULL,
713 }, {
714 .writecnt = JEDEC_WRSR_OUTSIZE,
715 .writearr = (const unsigned char[]){ JEDEC_WRSR, (unsigned char) status },
716 .readcnt = 0,
717 .readarr = NULL,
718 }, {
719 .writecnt = 0,
720 .writearr = NULL,
721 .readcnt = 0,
722 .readarr = NULL,
723 }};
724
725 result = spi_send_multicommand(cmds);
726 if (result) {
727 msg_cerr("%s failed during command execution\n",
728 __func__);
729 }
Louis Yung-Chieh Lo96222b12010-11-01 11:48:11 +0800730
731 /* WRSR performs a self-timed erase before the changes take effect. */
732 programmer_delay(WRITE_STATUS_REGISTER_DELAY);
733
Louis Yung-Chieh Lo52aa9302010-09-06 10:45:02 +0800734 return result;
735}
736
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800737/* Given a [start, len], this function calls w25_range_to_status() to convert
738 * it to flash-chip-specific range bits, then sets into status register.
739 */
David Hendricks91040832011-07-08 20:01:09 -0700740static int w25_set_range(const struct flashchip *flash,
David Hendricksd494b0a2010-08-16 16:28:50 -0700741 unsigned int start, unsigned int len)
742{
743 struct w25q_status status;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800744 int tmp = 0;
745 int expected = 0;
David Hendricksd494b0a2010-08-16 16:28:50 -0700746
747 memset(&status, 0, sizeof(status));
748 tmp = spi_read_status_register();
749 memcpy(&status, &tmp, 1);
750 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
751
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800752 if (w25_range_to_status(flash, start, len, &status)) return -1;
David Hendricksf7924d12010-06-10 21:26:44 -0700753
754 msg_cdbg("status.busy: %x\n", status.busy);
755 msg_cdbg("status.wel: %x\n", status.wel);
756 msg_cdbg("status.bp0: %x\n", status.bp0);
757 msg_cdbg("status.bp1: %x\n", status.bp1);
758 msg_cdbg("status.bp2: %x\n", status.bp2);
759 msg_cdbg("status.tb: %x\n", status.tb);
760 msg_cdbg("status.sec: %x\n", status.sec);
761 msg_cdbg("status.srp0: %x\n", status.srp0);
762
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800763 memcpy(&expected, &status, sizeof(status));
764 spi_write_status_register_WREN(expected);
David Hendricksf7924d12010-06-10 21:26:44 -0700765
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800766 tmp = spi_read_status_register();
767 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
768 if ((tmp & MASK_WP_AREA) == (expected & MASK_WP_AREA)) {
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800769 return 0;
770 } else {
David Hendricksc801adb2010-12-09 16:58:56 -0800771 msg_cerr("expected=0x%02x, but actual=0x%02x.\n",
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800772 expected, tmp);
773 return 1;
774 }
David Hendricksf7924d12010-06-10 21:26:44 -0700775}
776
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800777/* Print out the current status register value with human-readable text. */
David Hendricks91040832011-07-08 20:01:09 -0700778static int w25_wp_status(const struct flashchip *flash)
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800779{
780 struct w25q_status status;
781 int tmp;
David Hendricksce8ded32010-10-08 11:23:38 -0700782 unsigned int start, len;
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800783 int ret = 0;
784
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800785 memset(&status, 0, sizeof(status));
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800786 tmp = spi_read_status_register();
787 /* FIXME: this is NOT endian-free copy. */
788 memcpy(&status, &tmp, 1);
789 msg_cinfo("WP: status: 0x%02x\n", tmp);
790 msg_cinfo("WP: status.srp0: %x\n", status.srp0);
791 msg_cinfo("WP: write protect is %s.\n",
792 status.srp0 ? "enabled" : "disabled");
793
794 msg_cinfo("WP: write protect range: ");
795 if (w25_status_to_range(flash, &status, &start, &len)) {
796 msg_cinfo("(cannot resolve the range)\n");
797 ret = -1;
798 } else {
799 msg_cinfo("start=0x%08x, len=0x%08x\n", start, len);
800 }
801
802 return ret;
803}
804
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800805/* Set/clear the SRP0 bit in the status register. */
David Hendricks91040832011-07-08 20:01:09 -0700806static int w25_set_srp0(const struct flashchip *flash, int enable)
David Hendricksf7924d12010-06-10 21:26:44 -0700807{
808 struct w25q_status status;
809 int tmp = 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800810 int expected = 0;
David Hendricksf7924d12010-06-10 21:26:44 -0700811
812 memset(&status, 0, sizeof(status));
813 tmp = spi_read_status_register();
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800814 /* FIXME: this is NOT endian-free copy. */
David Hendricksf7924d12010-06-10 21:26:44 -0700815 memcpy(&status, &tmp, 1);
816 msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp);
817
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800818 status.srp0 = enable ? 1 : 0;
Louis Yung-Chieh Lo165b4642010-11-26 16:35:26 +0800819 memcpy(&expected, &status, sizeof(status));
820 spi_write_status_register_WREN(expected);
821
822 tmp = spi_read_status_register();
823 msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp);
824 if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA))
825 return 1;
David Hendricksf7924d12010-06-10 21:26:44 -0700826
827 return 0;
828}
829
David Hendricks91040832011-07-08 20:01:09 -0700830static int w25_enable_writeprotect(const struct flashchip *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800831{
832 int ret;
833
834 ret = w25_set_srp0(flash, 1);
David Hendricksc801adb2010-12-09 16:58:56 -0800835 if (ret)
836 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800837 return ret;
838}
839
David Hendricks91040832011-07-08 20:01:09 -0700840static int w25_disable_writeprotect(const struct flashchip *flash)
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800841{
842 int ret;
843
844 ret = w25_set_srp0(flash, 0);
David Hendricksc801adb2010-12-09 16:58:56 -0800845 if (ret)
846 msg_cerr("%s(): error=%d.\n", __func__, ret);
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800847 return ret;
848}
849
David Hendricks91040832011-07-08 20:01:09 -0700850static int w25_list_ranges(const struct flashchip *flash)
David Hendricks0f7f5382011-02-11 18:12:31 -0800851{
852 struct w25q_range *w25q_ranges;
853 int i, num_entries;
854
855 if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1;
856 for (i = 0; i < num_entries; i++) {
857 msg_cinfo("start: 0x%06x, length: 0x%06x\n",
858 w25q_ranges[i].range.start,
859 w25q_ranges[i].range.len);
860 }
861
862 return 0;
863}
864
David Hendricksf7924d12010-06-10 21:26:44 -0700865struct wp wp_w25 = {
David Hendricks0f7f5382011-02-11 18:12:31 -0800866 .list_ranges = w25_list_ranges,
David Hendricksf7924d12010-06-10 21:26:44 -0700867 .set_range = w25_set_range,
868 .enable = w25_enable_writeprotect,
Louis Yung-Chieh Loc19d3c52010-10-08 11:59:16 +0800869 .disable = w25_disable_writeprotect,
Louis Yung-Chieh Loa92e8b22010-10-08 13:31:27 +0800870 .wp_status = w25_wp_status,
David Hendricksf7924d12010-06-10 21:26:44 -0700871};