blob: 3b31ac0ecad8353ad847c26b1b1886599b5806c9 [file] [log] [blame]
David Hendricksee712472012-05-23 21:50:59 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 *
10 * Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 *
13 * Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 *
17 * Neither the name of Google or the names of contributors or
18 * licensors may be used to endorse or promote products derived from this
19 * software without specific prior written permission.
20 *
21 * This software is provided "AS IS," without a warranty of any kind.
22 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND WARRANTIES,
23 * INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A
24 * PARTICULAR PURPOSE OR NON-INFRINGEMENT, ARE HEREBY EXCLUDED.
25 * GOOGLE INC AND ITS LICENSORS SHALL NOT BE LIABLE
26 * FOR ANY DAMAGES SUFFERED BY LICENSEE AS A RESULT OF USING, MODIFYING
27 * OR DISTRIBUTING THIS SOFTWARE OR ITS DERIVATIVES. IN NO EVENT WILL
28 * GOOGLE OR ITS LICENSORS BE LIABLE FOR ANY LOST REVENUE, PROFIT OR DATA,
29 * OR FOR DIRECT, INDIRECT, SPECIAL, CONSEQUENTIAL, INCIDENTAL OR
30 * PUNITIVE DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF
31 * LIABILITY, ARISING OUT OF THE USE OF OR INABILITY TO USE THIS SOFTWARE,
32 * EVEN IF GOOGLE HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
33 */
David Hendricks14935fe2014-08-14 17:38:24 -070034#include <errno.h>
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +080035#include <stdio.h>
36#include <stdlib.h>
37#include <string.h>
38#include <unistd.h>
39#include "flashchips.h"
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +080040#include "fmap.h"
David Hendricksa5c5cf82014-08-11 16:40:17 -070041#include "cros_ec.h"
42#include "cros_ec_lock.h"
43#include "cros_ec_commands.h"
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +080044#include "programmer.h"
45#include "spi.h"
46#include "writeprotect.h"
47
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +080048/* FIXME: used for wp hacks */
49#include <sys/types.h>
50#include <sys/stat.h>
51#include <fcntl.h>
52#include <unistd.h>
Souvik Ghosh586968a2016-08-11 17:56:24 -070053
54struct cros_ec_priv *cros_ec_priv;
David Hendricks393deec2016-11-23 16:15:05 -080055static int ignore_wp_range_command = 0;
Souvik Ghosh586968a2016-08-11 17:56:24 -070056
David Hendricksb64b39a2016-10-11 13:48:06 -070057static int set_wp(int enable); /* FIXME: move set_wp() */
58
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +080059struct wp_data {
60 int enable;
61 unsigned int start;
62 unsigned int len;
63};
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +080064#define WP_STATE_HACK_FILENAME "/mnt/stateful_partition/flashrom_wp_state"
65
Louis Yung-Chieh Loef88ec32012-09-20 10:39:35 +080066/* If software sync is enabled, then we don't try the latest firmware copy
67 * after updating.
68 */
69#define SOFTWARE_SYNC_ENABLED
70
Gwendal Grignoua36ff502015-03-23 16:36:47 -070071/* For region larger use async version for FLASH_ERASE */
72#define FLASH_SMALL_REGION_THRESHOLD (16 * 1024)
73
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +080074/* 1 if we want the flashrom to call erase_and_write_flash() again. */
75static int need_2nd_pass = 0;
76
Louis Yung-Chieh Lodeefd822012-07-09 17:07:43 +080077/* 1 if we want the flashrom to try jumping to new firmware after update. */
78static int try_latest_firmware = 0;
79
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +080080/* 1 if EC firmware has RWSIG enabled. */
81static int rwsig_enabled = 0;
82
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +080083/* The range of each firmware copy from the image file to update.
84 * But re-define the .flags as the valid flag to indicate the firmware is
85 * new or not (if flags = 1).
86 */
87static struct fmap_area fwcopy[4]; // [0] is not used.
88
89/* The names of enum lpc_current_image to match in FMAP area names. */
Gwendal Grignou94e87d62014-11-25 15:34:15 -080090static const char *sections[] = {
David Hendricksbf8c4dd2012-07-19 12:13:17 -070091 "UNKNOWN SECTION", // EC_IMAGE_UNKNOWN -- never matches
92 "EC_RO",
93 "EC_RW",
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +080094};
95
Gwendal Grignou94e87d62014-11-25 15:34:15 -080096/*
97 * The names of the different device that can be found in a machine.
98 * Order is important: for backward compatibilty issue,
99 * 'ec' must be 0, 'pd' must be 1.
100 */
101static const char *ec_type[] = {
102 [0] = "ec",
103 [1] = "pd",
104 [2] = "sh",
Vincent Palatin4faff9a2017-03-17 17:27:39 +0100105 [3] = "fp",
Wei-Ning Huang78397842017-05-05 21:45:47 +0800106 [4] = "tp",
Gwendal Grignou94e87d62014-11-25 15:34:15 -0800107};
108
Gwendal Grignoua36ff502015-03-23 16:36:47 -0700109static struct ec_response_flash_region_info regions[EC_FLASH_REGION_COUNT];
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800110
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800111/*
112 * Delay after reboot before EC can respond to host command.
113 * This value should be large enough for EC to initialize, but no larger than
114 * CONFIG_RWSIG_JUMP_TIMEOUT. This way for EC using RWSIG task, we will be
115 * able to abort RWSIG jump and stay in RO.
116 */
117#define EC_INIT_DELAY 800000
118
119/*
120 * Delay after a cold reboot which allows RWSIG enabled EC to jump to EC_RW.
121 */
122#define EC_RWSIG_JUMP_TO_RW_DELAY 3000000
123
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800124/* Given the range not able to update, mark the corresponding
125 * firmware as old.
126 */
David Hendricksb907de32014-08-11 16:47:09 -0700127static void cros_ec_invalidate_copy(unsigned int addr, unsigned int len)
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800128{
129 int i;
130
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800131 for (i = EC_IMAGE_RO; i < ARRAY_SIZE(fwcopy); i++) {
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800132 struct fmap_area *fw = &fwcopy[i];
133 if ((addr >= fw->offset && (addr < fw->offset + fw->size)) ||
134 (fw->offset >= addr && (fw->offset < addr + len))) {
135 msg_pdbg("Mark firmware [%s] as old.\n",
Daisuke Nojiricfd7dfc2018-04-04 10:43:30 -0700136 sections[i]);
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800137 fw->flags = 0; // mark as old
138 }
139 }
140}
141
142
Souvik Ghosh586968a2016-08-11 17:56:24 -0700143static int cros_ec_get_current_image(void)
Simon Glass01c11672013-07-01 18:03:33 +0900144{
145 struct ec_response_get_version resp;
146 int rc;
David Hendricksac1d25c2016-08-09 17:00:58 -0700147
Souvik Ghosh586968a2016-08-11 17:56:24 -0700148 rc = cros_ec_priv->ec_command(EC_CMD_GET_VERSION,
David Hendricks14935fe2014-08-14 17:38:24 -0700149 0, NULL, 0, &resp, sizeof(resp));
Simon Glass01c11672013-07-01 18:03:33 +0900150 if (rc < 0) {
David Hendricksb907de32014-08-11 16:47:09 -0700151 msg_perr("CROS_EC cannot get the running copy: rc=%d\n", rc);
Simon Glass01c11672013-07-01 18:03:33 +0900152 return rc;
153 }
154 if (resp.current_image == EC_IMAGE_UNKNOWN) {
David Hendricksb907de32014-08-11 16:47:09 -0700155 msg_perr("CROS_EC gets unknown running copy\n");
Simon Glass01c11672013-07-01 18:03:33 +0900156 return -1;
157 }
158
159 return resp.current_image;
160}
161
162
Souvik Ghosh586968a2016-08-11 17:56:24 -0700163static int cros_ec_get_region_info(enum ec_flash_region region,
Simon Glass3c01dca2013-07-01 18:07:34 +0900164 struct ec_response_flash_region_info *info)
165{
166 struct ec_params_flash_region_info req;
167 struct ec_response_flash_region_info resp;
168 int rc;
169
170 req.region = region;
Souvik Ghosh586968a2016-08-11 17:56:24 -0700171 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_REGION_INFO,
Simon Glass3c01dca2013-07-01 18:07:34 +0900172 EC_VER_FLASH_REGION_INFO, &req, sizeof(req),
173 &resp, sizeof(resp));
174 if (rc < 0) {
175 msg_perr("Cannot get the WP_RO region info: %d\n", rc);
176 return rc;
177 }
178
179 info->offset = resp.offset;
180 info->size = resp.size;
181 return 0;
182}
183
David Hendricksf9461c72013-07-11 19:02:13 -0700184/**
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800185 * Check if a feature is supported by EC.
186 *
187 * @param feature feature code
188 * @return < 0 if error, 0 not supported, > 0 supported
Daisuke Nojiri40592e42018-04-04 16:38:54 -0700189 *
190 * NOTE: Once it successfully runs, the feature bits are cached. So, if you
191 * want to query a feature that can be different per copy, you need to
192 * cache features per image copy.
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800193 */
194static int ec_check_features(int feature)
195{
Daisuke Nojiri40592e42018-04-04 16:38:54 -0700196 static struct ec_response_get_features r;
197 int rc = 0;
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800198
199 if (feature < 0 || feature >= sizeof(r.flags) * 8)
200 return -1;
201
Daisuke Nojiri40592e42018-04-04 16:38:54 -0700202 /* We don't cache return code. We retry regardless the return code. */
203 if (r.flags[0] == 0)
204 rc = cros_ec_priv->ec_command(EC_CMD_GET_FEATURES,
205 0, NULL, 0, &r, sizeof(r));
206
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800207 if (rc < 0)
208 return rc;
209
Daisuke Nojirif8ab92f2018-04-04 10:13:38 -0700210 return !!(r.flags[feature / 32] & (1 << (feature % 32)));
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800211}
212
213/**
214 * Disable EC rwsig jump.
215 *
216 * @return 0 if success, <0 if error
217 */
218static int ec_rwsig_abort()
219{
220 struct ec_params_rwsig_action p;
221
222 p.action = RWSIG_ACTION_ABORT;
223 return cros_ec_priv->ec_command(EC_CMD_RWSIG_ACTION,
224 0, &p, sizeof(p), NULL, 0);
225}
226
227/**
David Hendricksf9461c72013-07-11 19:02:13 -0700228 * Get the versions of the command supported by the EC.
229 *
230 * @param cmd Command
231 * @param pmask Destination for version mask; will be set to 0 on
232 * error.
233 * @return 0 if success, <0 if error
234 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700235static int ec_get_cmd_versions(int cmd, uint32_t *pmask)
David Hendricksf9461c72013-07-11 19:02:13 -0700236{
David Hendricksf9461c72013-07-11 19:02:13 -0700237 struct ec_params_get_cmd_versions pver;
238 struct ec_response_get_cmd_versions rver;
239 int rc;
240
241 *pmask = 0;
242
243 pver.cmd = cmd;
Souvik Ghosh586968a2016-08-11 17:56:24 -0700244 rc = cros_ec_priv->ec_command(EC_CMD_GET_CMD_VERSIONS, 0,
David Hendricksf9461c72013-07-11 19:02:13 -0700245 &pver, sizeof(pver), &rver, sizeof(rver));
246
247 if (rc < 0)
248 return rc;
249
250 *pmask = rver.version_mask;
251 return rc;
252}
253
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800254/* Perform a cold reboot.
255 *
256 * @param flags flags to pass to EC_CMD_REBOOT_EC.
257 * @return 0 for success, < 0 for command failure.
258 */
259static int cros_ec_cold_reboot(int flags) {
260 struct ec_params_reboot_ec p;
261
262 memset(&p, 0, sizeof(p));
263 p.cmd = EC_REBOOT_COLD;
264 p.flags = flags;
265 return cros_ec_priv->ec_command(EC_CMD_REBOOT_EC, 0, &p, sizeof(p),
266 NULL, 0);
267}
268
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800269/* Asks EC to jump to a firmware copy. If target is EC_IMAGE_UNKNOWN,
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800270 * then this functions picks a NEW firmware copy and jumps to it. Note that
271 * RO is preferred, then A, finally B.
272 *
273 * Returns 0 for success.
274 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700275static int cros_ec_jump_copy(enum ec_current_image target) {
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800276 struct ec_params_reboot_ec p;
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800277 int rc;
Vadim Bendebury9fa26e82013-09-19 13:56:32 -0700278 int current_image;
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800279
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800280 /* Since the EC may return EC_RES_SUCCESS twice if the EC doesn't
281 * jump to different firmware copy. The second EC_RES_SUCCESS would
282 * set the OBF=1 and the next command cannot be executed.
283 * Thus, we call EC to jump only if the target is different.
284 */
Souvik Ghosh586968a2016-08-11 17:56:24 -0700285 current_image = cros_ec_get_current_image();
Vadim Bendebury9fa26e82013-09-19 13:56:32 -0700286 if (current_image < 0)
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800287 return 1;
Vadim Bendebury9fa26e82013-09-19 13:56:32 -0700288 if (current_image == target)
Simon Glassc453a642013-07-01 18:08:53 +0900289 return 0;
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800290
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800291 memset(&p, 0, sizeof(p));
Simon Glassc453a642013-07-01 18:08:53 +0900292
293 /* Translate target --> EC reboot command parameter */
294 switch (target) {
295 case EC_IMAGE_RO:
296 p.cmd = EC_REBOOT_JUMP_RO;
297 break;
298 case EC_IMAGE_RW:
299 p.cmd = EC_REBOOT_JUMP_RW;
300 break;
301 default:
302 /*
303 * If target is unspecified, set EC reboot command to use
304 * a new image. Also set "target" so that it may be used
305 * to update the priv->current_image if jump is successful.
306 */
307 if (fwcopy[EC_IMAGE_RO].flags) {
308 p.cmd = EC_REBOOT_JUMP_RO;
309 target = EC_IMAGE_RO;
310 } else if (fwcopy[EC_IMAGE_RW].flags) {
311 p.cmd = EC_REBOOT_JUMP_RW;
312 target = EC_IMAGE_RW;
313 } else {
314 p.cmd = EC_IMAGE_UNKNOWN;
315 }
316 break;
317 }
318
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800319 /*
320 * Do a cold reset instead of JUMP_RO so board enabling
321 * EC_FLASH_PROTECT_ALL_NOW at runtime can clear the WP flag.
322 * This is true for EC enabling RWSIG, where
323 * EC_FLASH_PROTECT_ALL_NOW is applied before jumping into RW.
324 */
325 if (target == EC_IMAGE_RO && rwsig_enabled) {
326 p.cmd = EC_REBOOT_COLD;
327 msg_pdbg("RWSIG enabled: doing a cold reboot instead of "
328 "JUMP_RO.\n");
329 }
330
331 msg_pdbg("CROS_EC is jumping to [%s]\n", sections[target]);
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800332 if (p.cmd == EC_IMAGE_UNKNOWN) return 1;
333
Vadim Bendebury9fa26e82013-09-19 13:56:32 -0700334 if (current_image == p.cmd) {
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800335 msg_pdbg("CROS_EC is already in [%s]\n", sections[target]);
Souvik Ghosh586968a2016-08-11 17:56:24 -0700336 cros_ec_priv->current_image = target;
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800337 return 0;
338 }
339
Souvik Ghosh586968a2016-08-11 17:56:24 -0700340 rc = cros_ec_priv->ec_command(EC_CMD_REBOOT_EC,
David Hendricks14935fe2014-08-14 17:38:24 -0700341 0, &p, sizeof(p), NULL, 0);
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800342 if (rc < 0) {
David Hendricksb907de32014-08-11 16:47:09 -0700343 msg_perr("CROS_EC cannot jump to [%s]:%d\n",
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800344 sections[target], rc);
345 return rc;
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800346 }
347
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800348 /* Sleep until EC can respond to host command, but just before
349 * CONFIG_RWSIG_JUMP_TIMEOUT if EC is using RWSIG task. */
350 usleep(EC_INIT_DELAY);
351
352 /* Abort RWSIG jump for EC that use it. Normal EC will ignore it. */
353 if (target == EC_IMAGE_RO && rwsig_enabled) {
354 msg_pdbg("RWSIG enabled: aborting RWSIG jump.\n");
355 ec_rwsig_abort();
356 }
357
358 msg_pdbg("CROS_EC has jumped to [%s]\n", sections[target]);
359 rc = EC_RES_SUCCESS;
360 cros_ec_priv->current_image = target;
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800361
362 return rc;
363}
364
David Hendricksb64b39a2016-10-11 13:48:06 -0700365static int cros_ec_restore_wp(void *data)
366{
367 msg_pdbg("Restoring EC soft WP.\n");
368 return set_wp(1);
369}
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800370
David Hendricksb64b39a2016-10-11 13:48:06 -0700371static int cros_ec_wp_is_enabled(void)
372{
373 struct ec_params_flash_protect p;
374 struct ec_response_flash_protect r;
375 int rc;
376
377 memset(&p, 0, sizeof(p));
378 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT,
379 EC_VER_FLASH_PROTECT, &p, sizeof(p), &r, sizeof(r));
380 if (rc < 0) {
381 msg_perr("FAILED: Cannot get the write protection status: %d\n",
382 rc);
383 return -1;
384 } else if (rc < sizeof(r)) {
385 msg_perr("FAILED: Too little data returned (expected:%zd, "
386 "actual:%d)\n", sizeof(r), rc);
387 return -1;
388 }
389
390 if (r.flags & (EC_FLASH_PROTECT_RO_NOW | EC_FLASH_PROTECT_ALL_NOW))
391 return 1;
392
393 return 0;
394}
395
396/*
397 * Prepare EC for update:
398 * - Disable soft WP if needed.
399 * - Parse flashmap.
400 * - Jump to RO firmware.
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800401 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700402int cros_ec_prepare(uint8_t *image, int size) {
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800403 struct fmap *fmap;
David Hendricksb64b39a2016-10-11 13:48:06 -0700404 int i, j, wp_status;
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800405
Souvik Ghosh586968a2016-08-11 17:56:24 -0700406 if (!(cros_ec_priv && cros_ec_priv->detected)) return 0;
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800407
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800408 if (ec_check_features(EC_FEATURE_RWSIG) > 0) {
409 rwsig_enabled = 1;
410 msg_pdbg("EC has RWSIG enabled.\n");
411 }
412
David Hendricksb64b39a2016-10-11 13:48:06 -0700413 /*
414 * If HW WP is disabled we may still need to disable write protection
415 * that is active on the EC. Otherwise the EC can reject erase/write
416 * commands.
417 *
418 * Failure is OK since HW WP might be enabled or the EC needs to be
419 * rebooted for the change to take effect. We can still update RW
420 * portions.
421 *
422 * If disabled here, EC WP will be restored at the end so that
423 * "--wp-enable" does not need to be run later. This greatly
424 * simplifies logic for developers and scripts.
425 */
426 wp_status = cros_ec_wp_is_enabled();
427 if (wp_status < 0) {
428 return 1;
429 } else if (wp_status == 1) {
430 msg_pdbg("Attempting to disable EC soft WP.\n");
431 if (!set_wp(0)) {
432 msg_pdbg("EC soft WP disabled successfully.\n");
433 if (register_shutdown(cros_ec_restore_wp, NULL))
434 return 1;
435 } else {
436 msg_pdbg("Failed. Hardware WP might in effect or EC "
437 "needs to be rebooted first.\n");
438 }
439 } else {
440 msg_pdbg("EC soft WP is already disabled.\n");
441 }
442
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800443 // Parse the fmap in the image file and cache the firmware ranges.
444 fmap = fmap_find_in_memory(image, size);
Nicolas Boichata7a062b2018-07-18 15:18:41 +0800445 if (fmap) {
446 // Lookup RO/A/B sections in FMAP.
447 for (i = 0; i < fmap->nareas; i++) {
448 struct fmap_area *fa = &fmap->areas[i];
449 for (j = EC_IMAGE_RO; j < ARRAY_SIZE(sections); j++) {
450 if (!strcmp(sections[j],
451 (const char *)fa->name)) {
452 msg_pdbg("Found '%s' in image.\n",
453 fa->name);
454 memcpy(&fwcopy[j], fa, sizeof(*fa));
455 fwcopy[j].flags = 1; // mark as new
456 }
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800457 }
458 }
459 }
460
Daisuke Nojiricfd7dfc2018-04-04 10:43:30 -0700461 if (ec_check_features(EC_FEATURE_EXEC_IN_RAM) > 0) {
462 msg_pwarn("Skip jumping to RO\n");
463 return 0;
464 }
465 /* Warning: before update, we jump the EC to RO copy. If you
466 * want to change this behavior, please also check the
467 * cros_ec_finish().
Louis Yung-Chieh Lodeefd822012-07-09 17:07:43 +0800468 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700469 return cros_ec_jump_copy(EC_IMAGE_RO);
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800470}
471
472
473/* Returns >0 if we need 2nd pass of erase_and_write_flash().
474 * <0 if we cannot jump to any firmware copy.
475 * ==0 if no more pass is needed.
476 *
477 * This function also jumps to new-updated firmware copy before return >0.
478 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700479int cros_ec_need_2nd_pass(void) {
Souvik Ghosh586968a2016-08-11 17:56:24 -0700480 if (!(cros_ec_priv && cros_ec_priv->detected)) return 0;
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800481
Daisuke Nojiricfd7dfc2018-04-04 10:43:30 -0700482 if (!need_2nd_pass)
483 return 0;
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800484
Daisuke Nojiricfd7dfc2018-04-04 10:43:30 -0700485 if (ec_check_features(EC_FEATURE_EXEC_IN_RAM) > 0)
486 /* EC_RES_ACCESS_DENIED is returned when the block is either
487 * protected or unsafe. Thus, theoretically, we shouldn't reach
488 * here because everywhere is safe for EXEC_IN_RAM chips and
489 * WP is disabled before erase/write cycle starts.
490 * We can still let the 2nd pass run (and it will probably
491 * fail again).
492 */
493 return 1;
494
495 if (cros_ec_jump_copy(EC_IMAGE_UNKNOWN))
496 return -1;
497
498 return 1;
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800499}
500
501
Louis Yung-Chieh Lodeefd822012-07-09 17:07:43 +0800502/* Returns 0 for success.
503 *
504 * Try latest firmware: B > A > RO
505 *
David Hendricksb907de32014-08-11 16:47:09 -0700506 * This function assumes the EC jumps to RO at cros_ec_prepare() so that
Louis Yung-Chieh Lodeefd822012-07-09 17:07:43 +0800507 * the fwcopy[RO].flags is old (0) and A/B are new. Please also refine
David Hendricksb907de32014-08-11 16:47:09 -0700508 * this code logic if you change the cros_ec_prepare() behavior.
Louis Yung-Chieh Lodeefd822012-07-09 17:07:43 +0800509 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700510int cros_ec_finish(void) {
Souvik Ghosh586968a2016-08-11 17:56:24 -0700511 if (!(cros_ec_priv && cros_ec_priv->detected)) return 0;
Louis Yung-Chieh Lodeefd822012-07-09 17:07:43 +0800512
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800513 /* For EC with RWSIG enabled. We need a cold reboot to enable
514 * EC_FLASH_PROTECT_ALL_NOW and make sure RWSIG check is performed.
515 */
516 if (rwsig_enabled) {
517 int rc;
518
519 msg_pdbg("RWSIG enabled: doing a cold reboot to enable WP.\n");
520 rc = cros_ec_cold_reboot(0);
521 usleep(EC_RWSIG_JUMP_TO_RW_DELAY);
522 return rc;
523 }
524
Louis Yung-Chieh Lodeefd822012-07-09 17:07:43 +0800525 if (try_latest_firmware) {
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800526 if (fwcopy[EC_IMAGE_RW].flags &&
David Hendricksac1d25c2016-08-09 17:00:58 -0700527 cros_ec_jump_copy(EC_IMAGE_RW) == 0) return 0;
528 return cros_ec_jump_copy(EC_IMAGE_RO);
Louis Yung-Chieh Lodeefd822012-07-09 17:07:43 +0800529 }
530
531 return 0;
532}
533
534
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700535int cros_ec_read(struct flashctx *flash, uint8_t *readarr,
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800536 unsigned int blockaddr, unsigned int readcnt) {
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800537 int rc = 0;
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800538 struct ec_params_flash_read p;
David Hendricksac1d25c2016-08-09 17:00:58 -0700539 int maxlen = opaque_programmer->max_data_read;
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800540 uint8_t buf[maxlen];
David Hendricks133083b2012-07-17 20:39:38 -0700541 int offset = 0, count;
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800542
David Hendricks133083b2012-07-17 20:39:38 -0700543 while (offset < readcnt) {
544 count = min(maxlen, readcnt - offset);
545 p.offset = blockaddr + offset;
546 p.size = count;
Souvik Ghosh586968a2016-08-11 17:56:24 -0700547 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_READ,
David Hendricks14935fe2014-08-14 17:38:24 -0700548 0, &p, sizeof(p), buf, count);
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800549 if (rc < 0) {
David Hendricksb907de32014-08-11 16:47:09 -0700550 msg_perr("CROS_EC: Flash read error at offset 0x%x\n",
David Hendricks133083b2012-07-17 20:39:38 -0700551 blockaddr + offset);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800552 return rc;
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800553 } else {
554 rc = EC_RES_SUCCESS;
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800555 }
556
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800557 memcpy(readarr + offset, buf, count);
David Hendricks133083b2012-07-17 20:39:38 -0700558 offset += count;
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800559 }
560
561 return rc;
562}
563
564
Simon Glassc453a642013-07-01 18:08:53 +0900565/*
566 * returns 0 to indicate area does not overlap current EC image
567 * returns 1 to indicate area overlaps current EC image or error
Daisuke Nojiricfd7dfc2018-04-04 10:43:30 -0700568 *
569 * We can't get rid of this. The ECs should know what region is safe to erase
570 * or write. We should let them decide (and return EC_RES_ACCESS_DENIED).
571 * Not all existing EC firmware can do so.
Simon Glassc453a642013-07-01 18:08:53 +0900572 */
Souvik Ghosh586968a2016-08-11 17:56:24 -0700573static int in_current_image(unsigned int addr, unsigned int len)
Simon Glassc453a642013-07-01 18:08:53 +0900574{
Simon Glassc453a642013-07-01 18:08:53 +0900575 enum ec_current_image image;
576 uint32_t region_offset;
577 uint32_t region_size;
578
Souvik Ghosh586968a2016-08-11 17:56:24 -0700579 image = cros_ec_priv->current_image;
580 region_offset = cros_ec_priv->region[image].offset;
581 region_size = cros_ec_priv->region[image].size;
Simon Glassc453a642013-07-01 18:08:53 +0900582
583 if ((addr + len - 1 < region_offset) ||
584 (addr > region_offset + region_size - 1)) {
585 return 0;
586 }
587 return 1;
588}
589
590
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700591int cros_ec_block_erase(struct flashctx *flash,
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800592 unsigned int blockaddr,
593 unsigned int len) {
Gwendal Grignoua36ff502015-03-23 16:36:47 -0700594 struct ec_params_flash_erase_v1 erase;
595 uint32_t mask;
Gwendal Grignoud42cf5a2017-05-22 22:48:53 -0700596 int rc, cmd_version, timeout=0;
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800597
Daisuke Nojiricfd7dfc2018-04-04 10:43:30 -0700598 if (ec_check_features(EC_FEATURE_EXEC_IN_RAM) <= 0 &&
599 in_current_image(blockaddr, len)) {
David Hendricksb907de32014-08-11 16:47:09 -0700600 cros_ec_invalidate_copy(blockaddr, len);
Simon Glassc453a642013-07-01 18:08:53 +0900601 need_2nd_pass = 1;
602 return ACCESS_DENIED;
603 }
604
Gwendal Grignoua36ff502015-03-23 16:36:47 -0700605 erase.params.offset = blockaddr;
606 erase.params.size = len;
607 rc = ec_get_cmd_versions(EC_CMD_FLASH_ERASE, &mask);
608 if (rc < 0) {
609 msg_perr("Cannot determine erase command version\n");
610 return 0;
611 }
612 cmd_version = 31 - __builtin_clz(mask);
613
614 if (cmd_version == 0) {
615 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_ERASE, 0,
616 &erase.params,
617 sizeof(struct ec_params_flash_erase), NULL, 0);
618 if (rc == -EC_RES_ACCESS_DENIED) {
619 // this is active image.
620 cros_ec_invalidate_copy(blockaddr, len);
621 need_2nd_pass = 1;
622 return ACCESS_DENIED;
623 }
624 if (rc < 0) {
625 msg_perr("CROS_EC: Flash erase error at address 0x%x, rc=%d\n",
626 blockaddr, rc);
627 return rc;
628 }
629 goto end_flash_erase;
630 }
631
632 if (len >= FLASH_SMALL_REGION_THRESHOLD) {
633 erase.cmd = FLASH_ERASE_SECTOR_ASYNC;
634 } else {
635 erase.cmd = FLASH_ERASE_SECTOR;
636 }
637 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_ERASE, cmd_version,
638 &erase, sizeof(erase), NULL, 0);
639 switch (rc) {
640 case 0:
641 break;
642 case -EC_RES_ACCESS_DENIED:
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800643 // this is active image.
David Hendricksb907de32014-08-11 16:47:09 -0700644 cros_ec_invalidate_copy(blockaddr, len);
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800645 need_2nd_pass = 1;
646 return ACCESS_DENIED;
Gwendal Grignoua36ff502015-03-23 16:36:47 -0700647 case -EC_RES_BUSY:
648 msg_perr("CROS_EC: Flash erase command "
649 " already in progress\n");
650 default:
651 return rc;
652 }
653 if (len < FLASH_SMALL_REGION_THRESHOLD)
654 goto end_flash_erase;
655
656 /* Wait for the erase command to complete */
657 rc = -EC_RES_BUSY;
Gwendal Grignoud42cf5a2017-05-22 22:48:53 -0700658
659/* wait up to 10s to erase a flash sector */
660#define CROS_EC_ERASE_ASYNC_TIMEOUT 10000000
661/* wait .5 second between queries. */
662#define CROS_EC_ERASE_ASYNC_WAIT 500000
663
664 while (rc < 0 && timeout < CROS_EC_ERASE_ASYNC_TIMEOUT) {
665 usleep(CROS_EC_ERASE_ASYNC_WAIT);
666 timeout += CROS_EC_ERASE_ASYNC_WAIT;
Gwendal Grignoua36ff502015-03-23 16:36:47 -0700667 erase.cmd = FLASH_ERASE_GET_RESULT;
668 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_ERASE, cmd_version,
669 &erase, sizeof(erase), NULL, 0);
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800670 }
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800671 if (rc < 0) {
David Hendricksb907de32014-08-11 16:47:09 -0700672 msg_perr("CROS_EC: Flash erase error at address 0x%x, rc=%d\n",
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800673 blockaddr, rc);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800674 return rc;
675 }
676
Gwendal Grignoua36ff502015-03-23 16:36:47 -0700677end_flash_erase:
Louis Yung-Chieh Loef88ec32012-09-20 10:39:35 +0800678#ifndef SOFTWARE_SYNC_ENABLED
Louis Yung-Chieh Lodeefd822012-07-09 17:07:43 +0800679 try_latest_firmware = 1;
Louis Yung-Chieh Loef88ec32012-09-20 10:39:35 +0800680#endif
Gwendal Grignoud42cf5a2017-05-22 22:48:53 -0700681 if (rc > 0) {
Gwendal Grignoua36ff502015-03-23 16:36:47 -0700682 /*
683 * Can happen if the command with retried with
684 * EC_CMD_GET_COMMS_STATUS
685 */
Gwendal Grignoud42cf5a2017-05-22 22:48:53 -0700686 rc = -EC_RES_SUCCESS;
Gwendal Grignoua36ff502015-03-23 16:36:47 -0700687 }
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800688 return rc;
689}
690
691
Patrick Georgiab8353e2017-02-03 18:32:01 +0100692int cros_ec_write(struct flashctx *flash, const uint8_t *buf, unsigned int addr,
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800693 unsigned int nbytes) {
694 int i, rc = 0;
Ken Chang69c31b82014-10-28 15:17:21 +0800695 unsigned int written = 0, real_write_size;
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800696 struct ec_params_flash_write p;
David Hendricks2d6db772013-07-10 21:07:48 -0700697 uint8_t *packet;
698
Ken Chang69c31b82014-10-28 15:17:21 +0800699 /*
700 * For chrome-os-partner:33035, to workaround the undersized
701 * outdata buffer issue in kernel.
702 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700703 real_write_size = min(opaque_programmer->max_data_write,
Souvik Ghosh586968a2016-08-11 17:56:24 -0700704 cros_ec_priv->ideal_write_size);
Ken Chang69c31b82014-10-28 15:17:21 +0800705 packet = malloc(sizeof(p) + real_write_size);
David Hendricks2d6db772013-07-10 21:07:48 -0700706 if (!packet)
707 return -1;
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800708
709 for (i = 0; i < nbytes; i += written) {
Ken Chang69c31b82014-10-28 15:17:21 +0800710 written = min(nbytes - i, real_write_size);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800711 p.offset = addr + i;
712 p.size = written;
Simon Glassc453a642013-07-01 18:08:53 +0900713
Daisuke Nojiricfd7dfc2018-04-04 10:43:30 -0700714 if (ec_check_features(EC_FEATURE_EXEC_IN_RAM) <= 0 &&
715 in_current_image(p.offset, p.size)) {
David Hendricksb907de32014-08-11 16:47:09 -0700716 cros_ec_invalidate_copy(addr, nbytes);
Simon Glassc453a642013-07-01 18:08:53 +0900717 need_2nd_pass = 1;
718 return ACCESS_DENIED;
719 }
720
David Hendricks2d6db772013-07-10 21:07:48 -0700721 memcpy(packet, &p, sizeof(p));
722 memcpy(packet + sizeof(p), &buf[i], written);
Souvik Ghosh586968a2016-08-11 17:56:24 -0700723 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_WRITE,
David Hendricks14935fe2014-08-14 17:38:24 -0700724 0, packet, sizeof(p) + p.size, NULL, 0);
David Hendricks2d6db772013-07-10 21:07:48 -0700725
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800726 if (rc == -EC_RES_ACCESS_DENIED) {
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800727 // this is active image.
David Hendricksb907de32014-08-11 16:47:09 -0700728 cros_ec_invalidate_copy(addr, nbytes);
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800729 need_2nd_pass = 1;
730 return ACCESS_DENIED;
731 }
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800732
Louis Yung-Chieh Lof779a7b2012-07-30 18:20:39 +0800733 if (rc < 0) break;
734 rc = EC_RES_SUCCESS;
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800735 }
736
Louis Yung-Chieh Loef88ec32012-09-20 10:39:35 +0800737#ifndef SOFTWARE_SYNC_ENABLED
Louis Yung-Chieh Lodeefd822012-07-09 17:07:43 +0800738 try_latest_firmware = 1;
Louis Yung-Chieh Loef88ec32012-09-20 10:39:35 +0800739#endif
David Hendricks2d6db772013-07-10 21:07:48 -0700740 free(packet);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800741 return rc;
742}
743
744
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700745static int cros_ec_list_ranges(const struct flashctx *flash) {
Simon Glass3c01dca2013-07-01 18:07:34 +0900746 struct ec_response_flash_region_info info;
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800747 int rc;
748
Souvik Ghosh586968a2016-08-11 17:56:24 -0700749 rc = cros_ec_get_region_info(EC_FLASH_REGION_WP_RO, &info);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800750 if (rc < 0) {
751 msg_perr("Cannot get the WP_RO region info: %d\n", rc);
752 return 1;
753 }
754
755 msg_pinfo("Supported write protect range:\n");
756 msg_pinfo(" disable: start=0x%06x len=0x%06x\n", 0, 0);
Simon Glass3c01dca2013-07-01 18:07:34 +0900757 msg_pinfo(" enable: start=0x%06x len=0x%06x\n", info.offset,
758 info.size);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800759
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800760 return 0;
761}
762
763
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800764/*
765 * Helper function for flash protection.
766 *
767 * On EC API v1, the EC write protection has been simplified to one-bit:
768 * EC_FLASH_PROTECT_RO_AT_BOOT, which means the state is either enabled
769 * or disabled. However, this is different from the SPI-style write protect
770 * behavior. Thus, we re-define the flashrom command (SPI-style) so that
771 * either SRP or range is non-zero, the EC_FLASH_PROTECT_RO_AT_BOOT is set.
772 *
773 * SRP Range | PROTECT_RO_AT_BOOT
774 * 0 0 | 0
775 * 0 non-zero | 1
776 * 1 0 | 1
777 * 1 non-zero | 1
778 *
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800779 *
780 * Besides, to make the protection take effect as soon as possible, we
781 * try to set EC_FLASH_PROTECT_RO_NOW at the same time. However, not
782 * every EC supports RO_NOW, thus we then try to protect the entire chip.
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +0800783 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700784static int set_wp(int enable) {
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800785 struct ec_params_flash_protect p;
786 struct ec_response_flash_protect r;
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800787 const int ro_at_boot_flag = EC_FLASH_PROTECT_RO_AT_BOOT;
788 const int ro_now_flag = EC_FLASH_PROTECT_RO_NOW;
789 int need_an_ec_cold_reset = 0;
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800790 int rc;
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +0800791
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800792 /* Try to set RO_AT_BOOT and RO_NOW first */
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800793 memset(&p, 0, sizeof(p));
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800794 p.mask = (ro_at_boot_flag | ro_now_flag);
795 p.flags = enable ? (ro_at_boot_flag | ro_now_flag) : 0;
Souvik Ghosh586968a2016-08-11 17:56:24 -0700796 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT,
David Hendricks14935fe2014-08-14 17:38:24 -0700797 EC_VER_FLASH_PROTECT, &p, sizeof(p), &r, sizeof(r));
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800798 if (rc < 0) {
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800799 msg_perr("FAILED: Cannot set the RO_AT_BOOT and RO_NOW: %d\n",
800 rc);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800801 return 1;
802 }
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +0800803
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800804 /* Read back */
805 memset(&p, 0, sizeof(p));
Souvik Ghosh586968a2016-08-11 17:56:24 -0700806 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT,
David Hendricks14935fe2014-08-14 17:38:24 -0700807 EC_VER_FLASH_PROTECT, &p, sizeof(p), &r, sizeof(r));
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800808 if (rc < 0) {
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800809 msg_perr("FAILED: Cannot get RO_AT_BOOT and RO_NOW: %d\n",
810 rc);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800811 return 1;
812 }
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +0800813
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800814 if (!enable) {
815 /* The disable case is easier to check. */
816 if (r.flags & ro_at_boot_flag) {
817 msg_perr("FAILED: RO_AT_BOOT is not clear.\n");
818 return 1;
819 } else if (r.flags & ro_now_flag) {
820 msg_perr("FAILED: RO_NOW is asserted unexpectedly.\n");
821 need_an_ec_cold_reset = 1;
822 goto exit;
823 }
824
825 msg_pdbg("INFO: RO_AT_BOOT is clear.\n");
826 return 0;
827 }
828
829 /* Check if RO_AT_BOOT is set. If not, fail in anyway. */
830 if (r.flags & ro_at_boot_flag) {
831 msg_pdbg("INFO: RO_AT_BOOT has been set.\n");
832 } else {
833 msg_perr("FAILED: RO_AT_BOOT is not set.\n");
834 return 1;
835 }
836
837 /* Then, we check if the protection has been activated. */
838 if (r.flags & ro_now_flag) {
839 /* Good, RO_NOW is set. */
840 msg_pdbg("INFO: RO_NOW is set. WP is active now.\n");
841 } else if (r.writable_flags & EC_FLASH_PROTECT_ALL_NOW) {
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800842 msg_pdbg("WARN: RO_NOW is not set. Trying ALL_NOW.\n");
843
844 memset(&p, 0, sizeof(p));
845 p.mask = EC_FLASH_PROTECT_ALL_NOW;
846 p.flags = EC_FLASH_PROTECT_ALL_NOW;
Souvik Ghosh586968a2016-08-11 17:56:24 -0700847 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT,
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800848 EC_VER_FLASH_PROTECT,
849 &p, sizeof(p), &r, sizeof(r));
850 if (rc < 0) {
851 msg_perr("FAILED: Cannot set ALL_NOW: %d\n", rc);
852 return 1;
853 }
854
855 /* Read back */
856 memset(&p, 0, sizeof(p));
Souvik Ghosh586968a2016-08-11 17:56:24 -0700857 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT,
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800858 EC_VER_FLASH_PROTECT,
859 &p, sizeof(p), &r, sizeof(r));
860 if (rc < 0) {
861 msg_perr("FAILED:Cannot get ALL_NOW: %d\n", rc);
862 return 1;
863 }
864
865 if (!(r.flags & EC_FLASH_PROTECT_ALL_NOW)) {
866 msg_perr("FAILED: ALL_NOW is not set.\n");
867 need_an_ec_cold_reset = 1;
868 goto exit;
869 }
870
871 msg_pdbg("INFO: ALL_NOW has been set. WP is active now.\n");
872
873 /*
874 * Our goal is to protect the RO ASAP. The entire protection
875 * is just a workaround for platform not supporting RO_NOW.
876 * It has side-effect that the RW is also protected and leads
877 * the RW update failed. So, we arrange an EC code reset to
878 * unlock RW ASAP.
879 */
Wei-Ning Huang70ebbd42017-05-05 21:50:41 +0800880 rc = cros_ec_cold_reboot(EC_REBOOT_FLAG_ON_AP_SHUTDOWN);
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800881 if (rc < 0) {
882 msg_perr("WARN: Cannot arrange a cold reset at next "
883 "shutdown to unlock entire protect.\n");
884 msg_perr(" But you can do it manually.\n");
885 } else {
886 msg_pdbg("INFO: A cold reset is arranged at next "
887 "shutdown.\n");
888 }
889
890 } else {
891 msg_perr("FAILED: RO_NOW is not set.\n");
892 msg_perr("FAILED: The PROTECT_RO_AT_BOOT is set, but cannot "
893 "make write protection active now.\n");
894 need_an_ec_cold_reset = 1;
895 }
896
897exit:
898 if (need_an_ec_cold_reset) {
899 msg_perr("FAILED: You may need a reboot to take effect of "
900 "PROTECT_RO_AT_BOOT.\n");
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800901 return 1;
902 }
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +0800903
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +0800904 return 0;
905}
906
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700907static int cros_ec_set_range(const struct flashctx *flash,
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800908 unsigned int start, unsigned int len) {
Simon Glass3c01dca2013-07-01 18:07:34 +0900909 struct ec_response_flash_region_info info;
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +0800910 int rc;
911
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800912 /* Check if the given range is supported */
Souvik Ghosh586968a2016-08-11 17:56:24 -0700913 rc = cros_ec_get_region_info(EC_FLASH_REGION_WP_RO, &info);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800914 if (rc < 0) {
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800915 msg_perr("FAILED: Cannot get the WP_RO region info: %d\n", rc);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800916 return 1;
917 }
918 if ((!start && !len) || /* list supported ranges */
Simon Glass3c01dca2013-07-01 18:07:34 +0900919 ((start == info.offset) && (len == info.size))) {
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800920 /* pass */
921 } else {
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800922 msg_perr("FAILED: Unsupported write protection range "
923 "(0x%06x,0x%06x)\n\n", start, len);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800924 msg_perr("Currently supported range:\n");
925 msg_perr(" disable: (0x%06x,0x%06x)\n", 0, 0);
Simon Glass3c01dca2013-07-01 18:07:34 +0900926 msg_perr(" enable: (0x%06x,0x%06x)\n", info.offset,
927 info.size);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800928 return 1;
929 }
930
David Hendricks393deec2016-11-23 16:15:05 -0800931 if (ignore_wp_range_command)
932 return 0;
David Hendricksac1d25c2016-08-09 17:00:58 -0700933 return set_wp(!!len);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800934}
935
936
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700937static int cros_ec_enable_writeprotect(const struct flashctx *flash,
David Hendricks1c09f802012-10-03 11:03:48 -0700938 enum wp_mode wp_mode) {
939 int ret;
940
941 switch (wp_mode) {
942 case WP_MODE_HARDWARE:
David Hendricksac1d25c2016-08-09 17:00:58 -0700943 ret = set_wp(1);
David Hendricks1c09f802012-10-03 11:03:48 -0700944 break;
945 default:
946 msg_perr("%s():%d Unsupported write-protection mode\n",
947 __func__, __LINE__);
948 ret = 1;
949 break;
950 }
951
952 return ret;
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800953}
954
955
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700956static int cros_ec_disable_writeprotect(const struct flashctx *flash) {
David Hendricks393deec2016-11-23 16:15:05 -0800957 /* --wp-range implicitly enables write protection on CrOS EC, so force
958 it not to if --wp-disable is what the user really wants. */
959 ignore_wp_range_command = 1;
David Hendricksac1d25c2016-08-09 17:00:58 -0700960 return set_wp(0);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800961}
962
963
Souvik Ghosh586968a2016-08-11 17:56:24 -0700964static int cros_ec_wp_status(const struct flashctx *flash) {;
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800965 struct ec_params_flash_protect p;
966 struct ec_response_flash_protect r;
967 int start, len; /* wp range */
968 int enabled;
969 int rc;
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800970
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800971 memset(&p, 0, sizeof(p));
Souvik Ghosh586968a2016-08-11 17:56:24 -0700972 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT,
David Hendricks14935fe2014-08-14 17:38:24 -0700973 EC_VER_FLASH_PROTECT, &p, sizeof(p), &r, sizeof(r));
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800974 if (rc < 0) {
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800975 msg_perr("FAILED: Cannot get the write protection status: %d\n",
976 rc);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800977 return 1;
978 } else if (rc < sizeof(r)) {
David Hendricksf797dde2012-10-30 11:39:12 -0700979 msg_perr("FAILED: Too little data returned (expected:%zd, "
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800980 "actual:%d)\n", sizeof(r), rc);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800981 return 1;
982 }
983
984 start = len = 0;
985 if (r.flags & EC_FLASH_PROTECT_RO_AT_BOOT) {
Simon Glass3c01dca2013-07-01 18:07:34 +0900986 struct ec_response_flash_region_info info;
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800987
988 msg_pdbg("%s(): EC_FLASH_PROTECT_RO_AT_BOOT is set.\n",
989 __func__);
Souvik Ghosh586968a2016-08-11 17:56:24 -0700990 rc = cros_ec_get_region_info(EC_FLASH_REGION_WP_RO, &info);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800991 if (rc < 0) {
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +0800992 msg_perr("FAILED: Cannot get the WP_RO region info: "
993 "%d\n", rc);
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800994 return 1;
995 }
Simon Glass3c01dca2013-07-01 18:07:34 +0900996 start = info.offset;
997 len = info.size;
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +0800998 } else {
999 msg_pdbg("%s(): EC_FLASH_PROTECT_RO_AT_BOOT is clear.\n",
1000 __func__);
1001 }
1002
Louis Yung-Chieh Loca052c42012-08-24 14:12:21 +08001003 /*
1004 * If neither RO_NOW or ALL_NOW is set, it means write protect is
1005 * NOT active now.
1006 */
1007 if (!(r.flags & (EC_FLASH_PROTECT_RO_NOW | EC_FLASH_PROTECT_ALL_NOW)))
1008 start = len = 0;
1009
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +08001010 /* Remove the SPI-style messages. */
1011 enabled = r.flags & EC_FLASH_PROTECT_RO_AT_BOOT ? 1 : 0;
1012 msg_pinfo("WP: status: 0x%02x\n", enabled ? 0x80 : 0x00);
1013 msg_pinfo("WP: status.srp0: %x\n", enabled);
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +08001014 msg_pinfo("WP: write protect is %s.\n",
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +08001015 enabled ? "enabled" : "disabled");
Louis Yung-Chieh Lo05b7a7b2012-08-06 19:10:39 +08001016 msg_pinfo("WP: write protect range: start=0x%08x, len=0x%08x\n",
Louis Yung-Chieh Lo3e6da212012-08-13 17:21:01 +08001017 start, len);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +08001018
1019 return 0;
1020}
1021
David Hendrickse5454932013-11-04 18:16:11 -08001022/* perform basic "hello" test to see if we can talk to the EC */
David Hendricksb907de32014-08-11 16:47:09 -07001023int cros_ec_test(struct cros_ec_priv *priv)
David Hendrickse5454932013-11-04 18:16:11 -08001024{
1025 struct ec_params_hello request;
1026 struct ec_response_hello response;
David Hendrickse5454932013-11-04 18:16:11 -08001027 int rc = 0;
1028
1029 /* Say hello to EC. */
1030 request.in_data = 0xf0e0d0c0; /* Expect EC will add on 0x01020304. */
1031 msg_pdbg("%s: sending HELLO request with 0x%08x\n",
1032 __func__, request.in_data);
Gwendal Grignou94e87d62014-11-25 15:34:15 -08001033 rc = priv->ec_command(EC_CMD_HELLO, 0, &request,
David Hendrickse5454932013-11-04 18:16:11 -08001034 sizeof(request), &response, sizeof(response));
1035 msg_pdbg("%s: response: 0x%08x\n", __func__, response.out_data);
1036
1037 if (rc < 0 || response.out_data != 0xf1e2d3c4) {
1038 msg_pdbg("response.out_data is not 0xf1e2d3c4.\n"
1039 "rc=%d, request=0x%x response=0x%x\n",
1040 rc, request.in_data, response.out_data);
1041 return 1;
1042 }
1043
1044 return 0;
1045}
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +08001046
David Hendricksd13d90d2016-08-09 17:00:52 -07001047void cros_ec_set_max_size(struct cros_ec_priv *priv,
1048 struct opaque_programmer *op) {
Puthikorn Voravootivatc0993cf2014-08-28 16:04:58 -07001049 struct ec_response_get_protocol_info info;
1050 int rc = 0;
Gwendal Grignoua36ff502015-03-23 16:36:47 -07001051
Puthikorn Voravootivatc0993cf2014-08-28 16:04:58 -07001052 msg_pdbg("%s: sending protoinfo command\n", __func__);
Gwendal Grignou94e87d62014-11-25 15:34:15 -08001053 rc = priv->ec_command(EC_CMD_GET_PROTOCOL_INFO, 0, NULL, 0,
Puthikorn Voravootivatc0993cf2014-08-28 16:04:58 -07001054 &info, sizeof(info));
1055 msg_pdbg("%s: rc:%d\n", __func__, rc);
1056
Gwendal Grignoucf540ef2017-08-10 12:10:06 -07001057 /*
1058 * Use V3 large size only if v2 protocol is not supported.
1059 * When v2 is supported, we may be using a kernel without v3 support,
1060 * leading to sending larger commands the kernel can support.
1061 */
1062 if (rc == sizeof(info) && ((info.protocol_versions & (1<<2)) == 0)) {
Gwendal Grignoua36ff502015-03-23 16:36:47 -07001063 op->max_data_write = info.max_request_packet_size -
1064 sizeof(struct ec_host_request);
1065 op->max_data_read = info.max_response_packet_size -
1066 sizeof(struct ec_host_response);
Gwendal Grignouef9062f2017-05-31 17:38:31 -07001067 /*
1068 * Due to a bug in NPCX SPI code (chromium:725580),
1069 * The EC may responds 163 when it meant 160; it should not
1070 * have included header and footer.
1071 */
1072 op->max_data_read &= ~3;
Puthikorn Voravootivatc0993cf2014-08-28 16:04:58 -07001073 msg_pdbg("%s: max_write:%d max_read:%d\n", __func__,
1074 op->max_data_write, op->max_data_read);
1075 }
1076}
1077
David Hendricks14935fe2014-08-14 17:38:24 -07001078
1079/*
David Hendricks052446b2014-09-11 11:26:51 -07001080 * Returns 0 to indicate success, non-zero otherwise
David Hendricks14935fe2014-08-14 17:38:24 -07001081 *
1082 * This function parses programmer parameters from the command line. Since
1083 * CrOS EC hangs off the "internal programmer" (AP, PCH, etc) this gets
1084 * run during internal programmer initialization.
1085 */
1086int cros_ec_parse_param(struct cros_ec_priv *priv)
1087{
David Hendricks98b3c572016-11-30 01:50:08 +00001088 char *p;
Souvik Ghoshf1608b42016-06-30 16:03:55 -07001089
David Hendricks98b3c572016-11-30 01:50:08 +00001090 p = extract_programmer_param("dev");
1091 if (p) {
David Hendricks14935fe2014-08-14 17:38:24 -07001092 unsigned int index;
1093 char *endptr = NULL;
1094
1095 errno = 0;
Gwendal Grignou94e87d62014-11-25 15:34:15 -08001096 /*
1097 * For backward compatibility, check if the index is
1098 * a number: 0: main EC, 1: PD
1099 * works only on Samus.
1100 */
David Hendricks98b3c572016-11-30 01:50:08 +00001101 index = strtoul(p, &endptr, 10);
1102 if (errno || (endptr != (p + 1)) || (strlen(p) > 1)) {
1103 msg_perr("Invalid argument: \"%s\"\n", p);
1104 return 1;
David Hendricks14935fe2014-08-14 17:38:24 -07001105 }
1106
Gwendal Grignou94e87d62014-11-25 15:34:15 -08001107 if (index > 1) {
David Hendricks14935fe2014-08-14 17:38:24 -07001108 msg_perr("%s: Invalid device index\n", __func__);
David Hendricks98b3c572016-11-30 01:50:08 +00001109 return 1;
David Hendricks14935fe2014-08-14 17:38:24 -07001110 }
Gwendal Grignou94e87d62014-11-25 15:34:15 -08001111 priv->dev = ec_type[index];
1112 msg_pdbg("Target %s used\n", priv->dev);
1113 }
David Hendricks14935fe2014-08-14 17:38:24 -07001114
David Hendricks98b3c572016-11-30 01:50:08 +00001115 p = extract_programmer_param("type");
1116 if (p) {
Gwendal Grignou94e87d62014-11-25 15:34:15 -08001117 unsigned int index;
1118 for (index = 0; index < ARRAY_SIZE(ec_type); index++)
David Hendricks98b3c572016-11-30 01:50:08 +00001119 if (!strcmp(p, ec_type[index]))
Gwendal Grignou94e87d62014-11-25 15:34:15 -08001120 break;
1121 if (index == ARRAY_SIZE(ec_type)) {
David Hendricks98b3c572016-11-30 01:50:08 +00001122 msg_perr("Invalid argument: \"%s\"\n", p);
1123 return 1;
Gwendal Grignou94e87d62014-11-25 15:34:15 -08001124 }
1125 priv->dev = ec_type[index];
1126 msg_pdbg("Target %s used\n", priv->dev);
David Hendricks14935fe2014-08-14 17:38:24 -07001127 }
1128
David Hendricks98b3c572016-11-30 01:50:08 +00001129 p = extract_programmer_param("block");
1130 if (p) {
1131 unsigned int block;
Duncan Laurie84328722014-09-10 23:25:01 -07001132 char *endptr = NULL;
1133
1134 errno = 0;
David Hendricks98b3c572016-11-30 01:50:08 +00001135 block = strtoul(p, &endptr, 0);
1136 if (errno || (strlen(p) > 10) || (endptr != (p + strlen(p)))) {
1137 msg_perr("Invalid argument: \"%s\"\n", p);
1138 return 1;
Duncan Laurie84328722014-09-10 23:25:01 -07001139 }
1140
David Hendricks98b3c572016-11-30 01:50:08 +00001141 if (block <= 0) {
Duncan Laurie84328722014-09-10 23:25:01 -07001142 msg_perr("%s: Invalid block size\n", __func__);
David Hendricks98b3c572016-11-30 01:50:08 +00001143 return 1;
Duncan Laurie84328722014-09-10 23:25:01 -07001144 }
1145
David Hendricks98b3c572016-11-30 01:50:08 +00001146 msg_pdbg("Override block size to 0x%x\n", block);
1147 priv->erase_block_size = block;
Duncan Laurie84328722014-09-10 23:25:01 -07001148 }
1149
David Hendricks98b3c572016-11-30 01:50:08 +00001150 return 0;
David Hendricks14935fe2014-08-14 17:38:24 -07001151}
1152
Souvik Ghoshd75cd672016-06-17 14:21:39 -07001153int cros_ec_probe_size(struct flashctx *flash) {
Gwendal Grignoua36ff502015-03-23 16:36:47 -07001154 int rc = 0, cmd_version;
David Hendricksa672b042016-09-19 12:37:36 -07001155 struct ec_response_flash_spi_info spi_info;
David Hendricks194b3bb2013-07-16 14:32:26 -07001156 struct ec_response_get_chip_info chip_info;
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +08001157 struct block_eraser *eraser;
1158 static struct wp wp = {
David Hendricksb907de32014-08-11 16:47:09 -07001159 .list_ranges = cros_ec_list_ranges,
1160 .set_range = cros_ec_set_range,
1161 .enable = cros_ec_enable_writeprotect,
1162 .disable = cros_ec_disable_writeprotect,
1163 .wp_status = cros_ec_wp_status,
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +08001164 };
Gwendal Grignoua36ff502015-03-23 16:36:47 -07001165 uint32_t mask;
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +08001166
Souvik Ghosh586968a2016-08-11 17:56:24 -07001167 rc = cros_ec_get_current_image();
Simon Glass01c11672013-07-01 18:03:33 +09001168 if (rc < 0) {
1169 msg_perr("%s(): Failed to probe (no current image): %d\n",
1170 __func__, rc);
1171 return 0;
1172 }
Souvik Ghosh586968a2016-08-11 17:56:24 -07001173 cros_ec_priv->current_image = rc;
1174 cros_ec_priv->region = &regions[0];
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +08001175
Gwendal Grignoua36ff502015-03-23 16:36:47 -07001176 rc = ec_get_cmd_versions(EC_CMD_FLASH_INFO, &mask);
1177 if (rc < 0) {
1178 msg_perr("Cannot determine write command version\n");
1179 return 0;
1180 }
1181 cmd_version = 31 - __builtin_clz(mask);
1182
Patrick Georgif3fa2992017-02-02 16:24:44 +01001183 eraser = &flash->chip->block_erasers[0];
Patrick Georgif3fa2992017-02-02 16:24:44 +01001184 flash->chip->wp = &wp;
Gwendal Grignoua36ff502015-03-23 16:36:47 -07001185 flash->chip->page_size = opaque_programmer->max_data_read;
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +08001186
Gwendal Grignoua36ff502015-03-23 16:36:47 -07001187 if (cmd_version < 2) {
1188 struct ec_response_flash_info_1 info;
1189 /* Request general information about flash (v1 or below). */
1190 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_INFO, cmd_version,
1191 NULL, 0, &info,
1192 (cmd_version > 0 ? sizeof(info) :
1193 sizeof(struct ec_response_flash_info)));
1194 if (rc < 0) {
1195 msg_perr("%s(): FLASH_INFO v%d returns %d.\n", __func__,
1196 cmd_version, rc);
1197 return 0;
1198 }
1199 if (cmd_version == 0) {
1200 cros_ec_priv->ideal_write_size =
1201 EC_FLASH_WRITE_VER0_SIZE;
1202 } else {
1203 cros_ec_priv->ideal_write_size = info.write_ideal_size;
1204 if (info.flags & EC_FLASH_INFO_ERASE_TO_0)
1205 flash->chip->feature_bits |=
1206 FEATURE_ERASE_TO_ZERO;
1207 }
1208 flash->chip->total_size = info.flash_size / 1024;
1209
1210 /* Allow overriding the erase block size in case EC is incorrect */
1211 if (cros_ec_priv->erase_block_size > 0)
1212 eraser->eraseblocks[0].size =
1213 cros_ec_priv->erase_block_size;
1214 else
1215 eraser->eraseblocks[0].size = info.erase_block_size;
1216
1217 eraser->eraseblocks[0].count = info.flash_size /
1218 eraser->eraseblocks[0].size;
1219 } else {
1220 struct ec_response_flash_info_2 info_2;
1221 struct ec_params_flash_info_2 params_2;
1222 struct ec_response_flash_info_2 *info_2_p = &info_2;
1223 int size_info_v2 = sizeof(info_2), i;
1224
1225 params_2.num_banks_desc = 0;
1226 /*
1227 * Call FLASH_INFO twice, second time with all banks
1228 * information.
1229 */
1230 for (i = 0; i < 2; i++) {
1231 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_INFO,
1232 cmd_version, &params_2,
1233 sizeof(params_2),
1234 info_2_p, size_info_v2);
1235 if (rc < 0) {
1236 msg_perr("%s(): FLASH_INFO(%d) v%d returns %d.\n",
1237 __func__,
1238 params_2.num_banks_desc,
1239 cmd_version, rc);
1240 if (info_2_p != &info_2)
1241 free(info_2_p);
1242 return 0;
1243 } else if (i > 0) {
1244 break;
1245 }
1246 params_2.num_banks_desc = info_2_p->num_banks_total;
1247 size_info_v2 += info_2_p->num_banks_total *
1248 sizeof(struct ec_flash_bank);
1249
1250 info_2_p = malloc(size_info_v2);
1251 if (!info_2_p) {
1252 msg_perr("%s(): malloc of %d banks failed\n",
1253 __func__, info_2_p->num_banks_total);
1254 return 0;
1255 }
1256 }
1257 flash->chip->total_size = info_2_p->flash_size / 1024;
1258 for (i = 0; i < info_2_p->num_banks_desc; i++) {
1259 /* Allow overriding the erase block size in case EC is incorrect */
1260 eraser->eraseblocks[i].size =
1261 (cros_ec_priv->erase_block_size > 0 ?
1262 cros_ec_priv->erase_block_size :
1263 1 << info_2_p->banks[i].erase_size_exp);
1264 eraser->eraseblocks[i].count =
1265 info_2_p->banks[i].count <<
1266 (info_2_p->banks[i].size_exp -
1267 info_2_p->banks[i].erase_size_exp);
1268 }
1269 cros_ec_priv->ideal_write_size = info_2_p->write_ideal_size;
Gwendal Grignou7f31f632017-05-22 16:30:19 -07001270#if 0
1271 /*
1272 * TODO(b/38506987)Comment out, as some firmware were not
1273 * setting this flag properly.
1274 */
Gwendal Grignoua36ff502015-03-23 16:36:47 -07001275 if (info_2_p->flags & EC_FLASH_INFO_ERASE_TO_0)
1276 flash->chip->feature_bits |= FEATURE_ERASE_TO_ZERO;
Gwendal Grignou7f31f632017-05-22 16:30:19 -07001277#endif
Gwendal Grignoua36ff502015-03-23 16:36:47 -07001278 free(info_2_p);
1279 }
Vadim Bendeburyadbd7062018-06-19 21:36:45 -07001280 eraser->block_erase = cros_ec_block_erase;
David Hendricks194b3bb2013-07-16 14:32:26 -07001281 /*
1282 * Some STM32 variants erase bits to 0. For now, assume that this
1283 * applies to STM32L parts.
1284 *
1285 * FIXME: This info will eventually be exposed via some EC command.
1286 * See chrome-os-partner:20973.
1287 */
Souvik Ghosh586968a2016-08-11 17:56:24 -07001288 rc = cros_ec_priv->ec_command(EC_CMD_GET_CHIP_INFO,
David Hendricks14935fe2014-08-14 17:38:24 -07001289 0, NULL, 0, &chip_info, sizeof(chip_info));
David Hendricks194b3bb2013-07-16 14:32:26 -07001290 if (rc < 0) {
1291 msg_perr("%s(): CHIP_INFO returned %d.\n", __func__, rc);
1292 return 0;
1293 }
Vincent Palatin4faff9a2017-03-17 17:27:39 +01001294 if (!strncmp(chip_info.name, "stm32l1", 7))
Patrick Georgif3fa2992017-02-02 16:24:44 +01001295 flash->chip->feature_bits |= FEATURE_ERASE_TO_ZERO;
David Hendricks194b3bb2013-07-16 14:32:26 -07001296
Gwendal Grignoua36ff502015-03-23 16:36:47 -07001297
David Hendricksf9461c72013-07-11 19:02:13 -07001298
David Hendricksa672b042016-09-19 12:37:36 -07001299 rc = cros_ec_priv->ec_command(EC_CMD_FLASH_SPI_INFO,
1300 0, NULL, 0, &spi_info, sizeof(spi_info));
1301 if (rc < 0) {
1302 static char chip_vendor[32];
1303 static char chip_name[32];
1304
1305 memcpy(chip_vendor, chip_info.vendor, sizeof(chip_vendor));
1306 memcpy(chip_name, chip_info.name, sizeof(chip_name));
Patrick Georgif3fa2992017-02-02 16:24:44 +01001307 flash->chip->vendor = chip_vendor;
1308 flash->chip->name = chip_name;
1309 flash->chip->tested = TEST_OK_PREWU;
David Hendricksa672b042016-09-19 12:37:36 -07001310 } else {
1311 const struct flashchip *f;
1312 uint32_t mfg = spi_info.jedec[0];
1313 uint32_t model = (spi_info.jedec[1] << 8) | spi_info.jedec[2];
1314
1315 for (f = flashchips; f && f->name; f++) {
1316 if (f->bustype != BUS_SPI)
1317 continue;
1318 if ((f->manufacture_id == mfg) &&
1319 f->model_id == model) {
Patrick Georgif3fa2992017-02-02 16:24:44 +01001320 flash->chip->vendor = f->vendor;
1321 flash->chip->name = f->name;
1322 flash->chip->tested = f->tested;
David Hendricksa672b042016-09-19 12:37:36 -07001323 break;
1324 }
1325 }
1326 }
1327
Simon Glassc453a642013-07-01 18:08:53 +09001328 /* FIXME: EC_IMAGE_* is ordered differently from EC_FLASH_REGION_*,
1329 * so we need to be careful about using these enums as array indices */
Souvik Ghosh586968a2016-08-11 17:56:24 -07001330 rc = cros_ec_get_region_info(EC_FLASH_REGION_RO,
1331 &cros_ec_priv->region[EC_IMAGE_RO]);
Simon Glassc453a642013-07-01 18:08:53 +09001332 if (rc) {
1333 msg_perr("%s(): Failed to probe (cannot find RO region): %d\n",
1334 __func__, rc);
1335 return 0;
1336 }
1337
Souvik Ghosh586968a2016-08-11 17:56:24 -07001338 rc = cros_ec_get_region_info(EC_FLASH_REGION_RW,
1339 &cros_ec_priv->region[EC_IMAGE_RW]);
Simon Glassc453a642013-07-01 18:08:53 +09001340 if (rc) {
1341 msg_perr("%s(): Failed to probe (cannot find RW region): %d\n",
1342 __func__, rc);
1343 return 0;
1344 }
1345
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +08001346 return 1;
1347};