David Hendricks | ee71247 | 2012-05-23 21:50:59 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2012 The Chromium OS Authors. All rights reserved. |
| 5 | * |
| 6 | * Redistribution and use in source and binary forms, with or without |
| 7 | * modification, are permitted provided that the following conditions |
| 8 | * are met: |
| 9 | * |
| 10 | * Redistributions of source code must retain the above copyright |
| 11 | * notice, this list of conditions and the following disclaimer. |
| 12 | * |
| 13 | * Redistributions in binary form must reproduce the above copyright |
| 14 | * notice, this list of conditions and the following disclaimer in the |
| 15 | * documentation and/or other materials provided with the distribution. |
| 16 | * |
| 17 | * Neither the name of Google or the names of contributors or |
| 18 | * licensors may be used to endorse or promote products derived from this |
| 19 | * software without specific prior written permission. |
| 20 | * |
| 21 | * This software is provided "AS IS," without a warranty of any kind. |
| 22 | * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND WARRANTIES, |
| 23 | * INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A |
| 24 | * PARTICULAR PURPOSE OR NON-INFRINGEMENT, ARE HEREBY EXCLUDED. |
| 25 | * GOOGLE INC AND ITS LICENSORS SHALL NOT BE LIABLE |
| 26 | * FOR ANY DAMAGES SUFFERED BY LICENSEE AS A RESULT OF USING, MODIFYING |
| 27 | * OR DISTRIBUTING THIS SOFTWARE OR ITS DERIVATIVES. IN NO EVENT WILL |
| 28 | * GOOGLE OR ITS LICENSORS BE LIABLE FOR ANY LOST REVENUE, PROFIT OR DATA, |
| 29 | * OR FOR DIRECT, INDIRECT, SPECIAL, CONSEQUENTIAL, INCIDENTAL OR |
| 30 | * PUNITIVE DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF |
| 31 | * LIABILITY, ARISING OUT OF THE USE OF OR INABILITY TO USE THIS SOFTWARE, |
| 32 | * EVEN IF GOOGLE HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. |
| 33 | */ |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 34 | #include <errno.h> |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 35 | #include <stdio.h> |
| 36 | #include <stdlib.h> |
| 37 | #include <string.h> |
| 38 | #include <unistd.h> |
| 39 | #include "flashchips.h" |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 40 | #include "fmap.h" |
David Hendricks | a5c5cf8 | 2014-08-11 16:40:17 -0700 | [diff] [blame] | 41 | #include "cros_ec.h" |
| 42 | #include "cros_ec_lock.h" |
| 43 | #include "cros_ec_commands.h" |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 44 | #include "programmer.h" |
| 45 | #include "spi.h" |
| 46 | #include "writeprotect.h" |
| 47 | |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 48 | /* FIXME: used for wp hacks */ |
| 49 | #include <sys/types.h> |
| 50 | #include <sys/stat.h> |
| 51 | #include <fcntl.h> |
| 52 | #include <unistd.h> |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 53 | |
| 54 | struct cros_ec_priv *cros_ec_priv; |
David Hendricks | 393deec | 2016-11-23 16:15:05 -0800 | [diff] [blame] | 55 | static int ignore_wp_range_command = 0; |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 56 | |
David Hendricks | b64b39a | 2016-10-11 13:48:06 -0700 | [diff] [blame] | 57 | static int set_wp(int enable); /* FIXME: move set_wp() */ |
| 58 | |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 59 | struct wp_data { |
| 60 | int enable; |
| 61 | unsigned int start; |
| 62 | unsigned int len; |
| 63 | }; |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 64 | #define WP_STATE_HACK_FILENAME "/mnt/stateful_partition/flashrom_wp_state" |
| 65 | |
Louis Yung-Chieh Lo | ef88ec3 | 2012-09-20 10:39:35 +0800 | [diff] [blame] | 66 | /* If software sync is enabled, then we don't try the latest firmware copy |
| 67 | * after updating. |
| 68 | */ |
| 69 | #define SOFTWARE_SYNC_ENABLED |
| 70 | |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 71 | /* For region larger use async version for FLASH_ERASE */ |
| 72 | #define FLASH_SMALL_REGION_THRESHOLD (16 * 1024) |
| 73 | |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 74 | /* 1 if we want the flashrom to call erase_and_write_flash() again. */ |
| 75 | static int need_2nd_pass = 0; |
| 76 | |
Louis Yung-Chieh Lo | deefd82 | 2012-07-09 17:07:43 +0800 | [diff] [blame] | 77 | /* 1 if we want the flashrom to try jumping to new firmware after update. */ |
| 78 | static int try_latest_firmware = 0; |
| 79 | |
Wei-Ning Huang | 70ebbd4 | 2017-05-05 21:50:41 +0800 | [diff] [blame] | 80 | /* 1 if EC firmware has RWSIG enabled. */ |
| 81 | static int rwsig_enabled = 0; |
| 82 | |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 83 | /* The range of each firmware copy from the image file to update. |
| 84 | * But re-define the .flags as the valid flag to indicate the firmware is |
| 85 | * new or not (if flags = 1). |
| 86 | */ |
| 87 | static struct fmap_area fwcopy[4]; // [0] is not used. |
| 88 | |
| 89 | /* The names of enum lpc_current_image to match in FMAP area names. */ |
Gwendal Grignou | 94e87d6 | 2014-11-25 15:34:15 -0800 | [diff] [blame] | 90 | static const char *sections[] = { |
David Hendricks | bf8c4dd | 2012-07-19 12:13:17 -0700 | [diff] [blame] | 91 | "UNKNOWN SECTION", // EC_IMAGE_UNKNOWN -- never matches |
| 92 | "EC_RO", |
| 93 | "EC_RW", |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 94 | }; |
| 95 | |
Gwendal Grignou | 94e87d6 | 2014-11-25 15:34:15 -0800 | [diff] [blame] | 96 | /* |
| 97 | * The names of the different device that can be found in a machine. |
| 98 | * Order is important: for backward compatibilty issue, |
| 99 | * 'ec' must be 0, 'pd' must be 1. |
| 100 | */ |
| 101 | static const char *ec_type[] = { |
| 102 | [0] = "ec", |
| 103 | [1] = "pd", |
| 104 | [2] = "sh", |
Vincent Palatin | 4faff9a | 2017-03-17 17:27:39 +0100 | [diff] [blame] | 105 | [3] = "fp", |
Wei-Ning Huang | 7839784 | 2017-05-05 21:45:47 +0800 | [diff] [blame] | 106 | [4] = "tp", |
Gwendal Grignou | 94e87d6 | 2014-11-25 15:34:15 -0800 | [diff] [blame] | 107 | }; |
| 108 | |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 109 | static struct ec_response_flash_region_info regions[EC_FLASH_REGION_COUNT]; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 110 | |
Wei-Ning Huang | 70ebbd4 | 2017-05-05 21:50:41 +0800 | [diff] [blame] | 111 | /* |
| 112 | * Delay after reboot before EC can respond to host command. |
| 113 | * This value should be large enough for EC to initialize, but no larger than |
| 114 | * CONFIG_RWSIG_JUMP_TIMEOUT. This way for EC using RWSIG task, we will be |
| 115 | * able to abort RWSIG jump and stay in RO. |
| 116 | */ |
| 117 | #define EC_INIT_DELAY 800000 |
| 118 | |
| 119 | /* |
| 120 | * Delay after a cold reboot which allows RWSIG enabled EC to jump to EC_RW. |
| 121 | */ |
| 122 | #define EC_RWSIG_JUMP_TO_RW_DELAY 3000000 |
| 123 | |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 124 | /* Given the range not able to update, mark the corresponding |
| 125 | * firmware as old. |
| 126 | */ |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 127 | static void cros_ec_invalidate_copy(unsigned int addr, unsigned int len) |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 128 | { |
| 129 | int i; |
| 130 | |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 131 | for (i = EC_IMAGE_RO; i < ARRAY_SIZE(fwcopy); i++) { |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 132 | struct fmap_area *fw = &fwcopy[i]; |
| 133 | if ((addr >= fw->offset && (addr < fw->offset + fw->size)) || |
| 134 | (fw->offset >= addr && (fw->offset < addr + len))) { |
| 135 | msg_pdbg("Mark firmware [%s] as old.\n", |
| 136 | sections[i]); |
| 137 | fw->flags = 0; // mark as old |
| 138 | } |
| 139 | } |
| 140 | } |
| 141 | |
| 142 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 143 | static int cros_ec_get_current_image(void) |
Simon Glass | 01c1167 | 2013-07-01 18:03:33 +0900 | [diff] [blame] | 144 | { |
| 145 | struct ec_response_get_version resp; |
| 146 | int rc; |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 147 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 148 | rc = cros_ec_priv->ec_command(EC_CMD_GET_VERSION, |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 149 | 0, NULL, 0, &resp, sizeof(resp)); |
Simon Glass | 01c1167 | 2013-07-01 18:03:33 +0900 | [diff] [blame] | 150 | if (rc < 0) { |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 151 | msg_perr("CROS_EC cannot get the running copy: rc=%d\n", rc); |
Simon Glass | 01c1167 | 2013-07-01 18:03:33 +0900 | [diff] [blame] | 152 | return rc; |
| 153 | } |
| 154 | if (resp.current_image == EC_IMAGE_UNKNOWN) { |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 155 | msg_perr("CROS_EC gets unknown running copy\n"); |
Simon Glass | 01c1167 | 2013-07-01 18:03:33 +0900 | [diff] [blame] | 156 | return -1; |
| 157 | } |
| 158 | |
| 159 | return resp.current_image; |
| 160 | } |
| 161 | |
| 162 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 163 | static int cros_ec_get_region_info(enum ec_flash_region region, |
Simon Glass | 3c01dca | 2013-07-01 18:07:34 +0900 | [diff] [blame] | 164 | struct ec_response_flash_region_info *info) |
| 165 | { |
| 166 | struct ec_params_flash_region_info req; |
| 167 | struct ec_response_flash_region_info resp; |
| 168 | int rc; |
| 169 | |
| 170 | req.region = region; |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 171 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_REGION_INFO, |
Simon Glass | 3c01dca | 2013-07-01 18:07:34 +0900 | [diff] [blame] | 172 | EC_VER_FLASH_REGION_INFO, &req, sizeof(req), |
| 173 | &resp, sizeof(resp)); |
| 174 | if (rc < 0) { |
| 175 | msg_perr("Cannot get the WP_RO region info: %d\n", rc); |
| 176 | return rc; |
| 177 | } |
| 178 | |
| 179 | info->offset = resp.offset; |
| 180 | info->size = resp.size; |
| 181 | return 0; |
| 182 | } |
| 183 | |
David Hendricks | f9461c7 | 2013-07-11 19:02:13 -0700 | [diff] [blame] | 184 | /** |
Wei-Ning Huang | 70ebbd4 | 2017-05-05 21:50:41 +0800 | [diff] [blame] | 185 | * Check if a feature is supported by EC. |
| 186 | * |
| 187 | * @param feature feature code |
| 188 | * @return < 0 if error, 0 not supported, > 0 supported |
| 189 | */ |
| 190 | static int ec_check_features(int feature) |
| 191 | { |
| 192 | struct ec_response_get_features r; |
| 193 | int rc; |
| 194 | |
| 195 | if (feature < 0 || feature >= sizeof(r.flags) * 8) |
| 196 | return -1; |
| 197 | |
| 198 | rc = cros_ec_priv->ec_command(EC_CMD_GET_FEATURES, |
| 199 | 0, NULL, 0, &r, sizeof(r)); |
| 200 | if (rc < 0) |
| 201 | return rc; |
| 202 | |
| 203 | return !!(r.flags[feature / 32] & EC_FEATURE_MASK_0(feature)); |
| 204 | } |
| 205 | |
| 206 | /** |
| 207 | * Disable EC rwsig jump. |
| 208 | * |
| 209 | * @return 0 if success, <0 if error |
| 210 | */ |
| 211 | static int ec_rwsig_abort() |
| 212 | { |
| 213 | struct ec_params_rwsig_action p; |
| 214 | |
| 215 | p.action = RWSIG_ACTION_ABORT; |
| 216 | return cros_ec_priv->ec_command(EC_CMD_RWSIG_ACTION, |
| 217 | 0, &p, sizeof(p), NULL, 0); |
| 218 | } |
| 219 | |
| 220 | /** |
David Hendricks | f9461c7 | 2013-07-11 19:02:13 -0700 | [diff] [blame] | 221 | * Get the versions of the command supported by the EC. |
| 222 | * |
| 223 | * @param cmd Command |
| 224 | * @param pmask Destination for version mask; will be set to 0 on |
| 225 | * error. |
| 226 | * @return 0 if success, <0 if error |
| 227 | */ |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 228 | static int ec_get_cmd_versions(int cmd, uint32_t *pmask) |
David Hendricks | f9461c7 | 2013-07-11 19:02:13 -0700 | [diff] [blame] | 229 | { |
David Hendricks | f9461c7 | 2013-07-11 19:02:13 -0700 | [diff] [blame] | 230 | struct ec_params_get_cmd_versions pver; |
| 231 | struct ec_response_get_cmd_versions rver; |
| 232 | int rc; |
| 233 | |
| 234 | *pmask = 0; |
| 235 | |
| 236 | pver.cmd = cmd; |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 237 | rc = cros_ec_priv->ec_command(EC_CMD_GET_CMD_VERSIONS, 0, |
David Hendricks | f9461c7 | 2013-07-11 19:02:13 -0700 | [diff] [blame] | 238 | &pver, sizeof(pver), &rver, sizeof(rver)); |
| 239 | |
| 240 | if (rc < 0) |
| 241 | return rc; |
| 242 | |
| 243 | *pmask = rver.version_mask; |
| 244 | return rc; |
| 245 | } |
| 246 | |
| 247 | /** |
| 248 | * Return non-zero if the EC supports the command and version |
| 249 | * |
| 250 | * @param cmd Command to check |
| 251 | * @param ver Version to check |
| 252 | * @return non-zero if command version supported; 0 if not. |
| 253 | */ |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 254 | static int ec_cmd_version_supported(int cmd, int ver) |
David Hendricks | f9461c7 | 2013-07-11 19:02:13 -0700 | [diff] [blame] | 255 | { |
| 256 | uint32_t mask = 0; |
| 257 | int rc; |
David Hendricks | d13d90d | 2016-08-09 17:00:52 -0700 | [diff] [blame] | 258 | |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 259 | rc = ec_get_cmd_versions(cmd, &mask); |
David Hendricks | f9461c7 | 2013-07-11 19:02:13 -0700 | [diff] [blame] | 260 | if (rc < 0) |
| 261 | return rc; |
| 262 | |
| 263 | return (mask & EC_VER_MASK(ver)) ? 1 : 0; |
| 264 | } |
| 265 | |
Wei-Ning Huang | 70ebbd4 | 2017-05-05 21:50:41 +0800 | [diff] [blame] | 266 | /* Perform a cold reboot. |
| 267 | * |
| 268 | * @param flags flags to pass to EC_CMD_REBOOT_EC. |
| 269 | * @return 0 for success, < 0 for command failure. |
| 270 | */ |
| 271 | static int cros_ec_cold_reboot(int flags) { |
| 272 | struct ec_params_reboot_ec p; |
| 273 | |
| 274 | memset(&p, 0, sizeof(p)); |
| 275 | p.cmd = EC_REBOOT_COLD; |
| 276 | p.flags = flags; |
| 277 | return cros_ec_priv->ec_command(EC_CMD_REBOOT_EC, 0, &p, sizeof(p), |
| 278 | NULL, 0); |
| 279 | } |
| 280 | |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 281 | /* Asks EC to jump to a firmware copy. If target is EC_IMAGE_UNKNOWN, |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 282 | * then this functions picks a NEW firmware copy and jumps to it. Note that |
| 283 | * RO is preferred, then A, finally B. |
| 284 | * |
| 285 | * Returns 0 for success. |
| 286 | */ |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 287 | static int cros_ec_jump_copy(enum ec_current_image target) { |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 288 | struct ec_params_reboot_ec p; |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 289 | int rc; |
Vadim Bendebury | 9fa26e8 | 2013-09-19 13:56:32 -0700 | [diff] [blame] | 290 | int current_image; |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 291 | |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 292 | /* Since the EC may return EC_RES_SUCCESS twice if the EC doesn't |
| 293 | * jump to different firmware copy. The second EC_RES_SUCCESS would |
| 294 | * set the OBF=1 and the next command cannot be executed. |
| 295 | * Thus, we call EC to jump only if the target is different. |
| 296 | */ |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 297 | current_image = cros_ec_get_current_image(); |
Vadim Bendebury | 9fa26e8 | 2013-09-19 13:56:32 -0700 | [diff] [blame] | 298 | if (current_image < 0) |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 299 | return 1; |
Vadim Bendebury | 9fa26e8 | 2013-09-19 13:56:32 -0700 | [diff] [blame] | 300 | if (current_image == target) |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 301 | return 0; |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 302 | |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 303 | memset(&p, 0, sizeof(p)); |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 304 | |
| 305 | /* Translate target --> EC reboot command parameter */ |
| 306 | switch (target) { |
| 307 | case EC_IMAGE_RO: |
| 308 | p.cmd = EC_REBOOT_JUMP_RO; |
| 309 | break; |
| 310 | case EC_IMAGE_RW: |
| 311 | p.cmd = EC_REBOOT_JUMP_RW; |
| 312 | break; |
| 313 | default: |
| 314 | /* |
| 315 | * If target is unspecified, set EC reboot command to use |
| 316 | * a new image. Also set "target" so that it may be used |
| 317 | * to update the priv->current_image if jump is successful. |
| 318 | */ |
| 319 | if (fwcopy[EC_IMAGE_RO].flags) { |
| 320 | p.cmd = EC_REBOOT_JUMP_RO; |
| 321 | target = EC_IMAGE_RO; |
| 322 | } else if (fwcopy[EC_IMAGE_RW].flags) { |
| 323 | p.cmd = EC_REBOOT_JUMP_RW; |
| 324 | target = EC_IMAGE_RW; |
| 325 | } else { |
| 326 | p.cmd = EC_IMAGE_UNKNOWN; |
| 327 | } |
| 328 | break; |
| 329 | } |
| 330 | |
Wei-Ning Huang | 70ebbd4 | 2017-05-05 21:50:41 +0800 | [diff] [blame] | 331 | /* |
| 332 | * Do a cold reset instead of JUMP_RO so board enabling |
| 333 | * EC_FLASH_PROTECT_ALL_NOW at runtime can clear the WP flag. |
| 334 | * This is true for EC enabling RWSIG, where |
| 335 | * EC_FLASH_PROTECT_ALL_NOW is applied before jumping into RW. |
| 336 | */ |
| 337 | if (target == EC_IMAGE_RO && rwsig_enabled) { |
| 338 | p.cmd = EC_REBOOT_COLD; |
| 339 | msg_pdbg("RWSIG enabled: doing a cold reboot instead of " |
| 340 | "JUMP_RO.\n"); |
| 341 | } |
| 342 | |
| 343 | msg_pdbg("CROS_EC is jumping to [%s]\n", sections[target]); |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 344 | if (p.cmd == EC_IMAGE_UNKNOWN) return 1; |
| 345 | |
Vadim Bendebury | 9fa26e8 | 2013-09-19 13:56:32 -0700 | [diff] [blame] | 346 | if (current_image == p.cmd) { |
Wei-Ning Huang | 70ebbd4 | 2017-05-05 21:50:41 +0800 | [diff] [blame] | 347 | msg_pdbg("CROS_EC is already in [%s]\n", sections[target]); |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 348 | cros_ec_priv->current_image = target; |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 349 | return 0; |
| 350 | } |
| 351 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 352 | rc = cros_ec_priv->ec_command(EC_CMD_REBOOT_EC, |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 353 | 0, &p, sizeof(p), NULL, 0); |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 354 | if (rc < 0) { |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 355 | msg_perr("CROS_EC cannot jump to [%s]:%d\n", |
Wei-Ning Huang | 70ebbd4 | 2017-05-05 21:50:41 +0800 | [diff] [blame] | 356 | sections[target], rc); |
| 357 | return rc; |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 358 | } |
| 359 | |
Wei-Ning Huang | 70ebbd4 | 2017-05-05 21:50:41 +0800 | [diff] [blame] | 360 | /* Sleep until EC can respond to host command, but just before |
| 361 | * CONFIG_RWSIG_JUMP_TIMEOUT if EC is using RWSIG task. */ |
| 362 | usleep(EC_INIT_DELAY); |
| 363 | |
| 364 | /* Abort RWSIG jump for EC that use it. Normal EC will ignore it. */ |
| 365 | if (target == EC_IMAGE_RO && rwsig_enabled) { |
| 366 | msg_pdbg("RWSIG enabled: aborting RWSIG jump.\n"); |
| 367 | ec_rwsig_abort(); |
| 368 | } |
| 369 | |
| 370 | msg_pdbg("CROS_EC has jumped to [%s]\n", sections[target]); |
| 371 | rc = EC_RES_SUCCESS; |
| 372 | cros_ec_priv->current_image = target; |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 373 | |
| 374 | return rc; |
| 375 | } |
| 376 | |
David Hendricks | b64b39a | 2016-10-11 13:48:06 -0700 | [diff] [blame] | 377 | static int cros_ec_restore_wp(void *data) |
| 378 | { |
| 379 | msg_pdbg("Restoring EC soft WP.\n"); |
| 380 | return set_wp(1); |
| 381 | } |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 382 | |
David Hendricks | b64b39a | 2016-10-11 13:48:06 -0700 | [diff] [blame] | 383 | static int cros_ec_wp_is_enabled(void) |
| 384 | { |
| 385 | struct ec_params_flash_protect p; |
| 386 | struct ec_response_flash_protect r; |
| 387 | int rc; |
| 388 | |
| 389 | memset(&p, 0, sizeof(p)); |
| 390 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT, |
| 391 | EC_VER_FLASH_PROTECT, &p, sizeof(p), &r, sizeof(r)); |
| 392 | if (rc < 0) { |
| 393 | msg_perr("FAILED: Cannot get the write protection status: %d\n", |
| 394 | rc); |
| 395 | return -1; |
| 396 | } else if (rc < sizeof(r)) { |
| 397 | msg_perr("FAILED: Too little data returned (expected:%zd, " |
| 398 | "actual:%d)\n", sizeof(r), rc); |
| 399 | return -1; |
| 400 | } |
| 401 | |
| 402 | if (r.flags & (EC_FLASH_PROTECT_RO_NOW | EC_FLASH_PROTECT_ALL_NOW)) |
| 403 | return 1; |
| 404 | |
| 405 | return 0; |
| 406 | } |
| 407 | |
| 408 | /* |
| 409 | * Prepare EC for update: |
| 410 | * - Disable soft WP if needed. |
| 411 | * - Parse flashmap. |
| 412 | * - Jump to RO firmware. |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 413 | */ |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 414 | int cros_ec_prepare(uint8_t *image, int size) { |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 415 | struct fmap *fmap; |
David Hendricks | b64b39a | 2016-10-11 13:48:06 -0700 | [diff] [blame] | 416 | int i, j, wp_status; |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 417 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 418 | if (!(cros_ec_priv && cros_ec_priv->detected)) return 0; |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 419 | |
Wei-Ning Huang | 70ebbd4 | 2017-05-05 21:50:41 +0800 | [diff] [blame] | 420 | if (ec_check_features(EC_FEATURE_RWSIG) > 0) { |
| 421 | rwsig_enabled = 1; |
| 422 | msg_pdbg("EC has RWSIG enabled.\n"); |
| 423 | } |
| 424 | |
David Hendricks | b64b39a | 2016-10-11 13:48:06 -0700 | [diff] [blame] | 425 | /* |
| 426 | * If HW WP is disabled we may still need to disable write protection |
| 427 | * that is active on the EC. Otherwise the EC can reject erase/write |
| 428 | * commands. |
| 429 | * |
| 430 | * Failure is OK since HW WP might be enabled or the EC needs to be |
| 431 | * rebooted for the change to take effect. We can still update RW |
| 432 | * portions. |
| 433 | * |
| 434 | * If disabled here, EC WP will be restored at the end so that |
| 435 | * "--wp-enable" does not need to be run later. This greatly |
| 436 | * simplifies logic for developers and scripts. |
| 437 | */ |
| 438 | wp_status = cros_ec_wp_is_enabled(); |
| 439 | if (wp_status < 0) { |
| 440 | return 1; |
| 441 | } else if (wp_status == 1) { |
| 442 | msg_pdbg("Attempting to disable EC soft WP.\n"); |
| 443 | if (!set_wp(0)) { |
| 444 | msg_pdbg("EC soft WP disabled successfully.\n"); |
| 445 | if (register_shutdown(cros_ec_restore_wp, NULL)) |
| 446 | return 1; |
| 447 | } else { |
| 448 | msg_pdbg("Failed. Hardware WP might in effect or EC " |
| 449 | "needs to be rebooted first.\n"); |
| 450 | } |
| 451 | } else { |
| 452 | msg_pdbg("EC soft WP is already disabled.\n"); |
| 453 | } |
| 454 | |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 455 | // Parse the fmap in the image file and cache the firmware ranges. |
| 456 | fmap = fmap_find_in_memory(image, size); |
| 457 | if (!fmap) return 0; |
| 458 | |
| 459 | // Lookup RO/A/B sections in FMAP. |
| 460 | for (i = 0; i < fmap->nareas; i++) { |
| 461 | struct fmap_area *fa = &fmap->areas[i]; |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 462 | for (j = EC_IMAGE_RO; j < ARRAY_SIZE(sections); j++) { |
David Hendricks | 5b06c88 | 2012-05-20 18:27:25 -0700 | [diff] [blame] | 463 | if (!strcmp(sections[j], (const char *)fa->name)) { |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 464 | msg_pdbg("Found '%s' in image.\n", fa->name); |
| 465 | memcpy(&fwcopy[j], fa, sizeof(*fa)); |
| 466 | fwcopy[j].flags = 1; // mark as new |
| 467 | } |
| 468 | } |
| 469 | } |
| 470 | |
Louis Yung-Chieh Lo | deefd82 | 2012-07-09 17:07:43 +0800 | [diff] [blame] | 471 | /* Warning: before update, we jump the EC to RO copy. If you want to |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 472 | * change this behavior, please also check the cros_ec_finish(). |
Louis Yung-Chieh Lo | deefd82 | 2012-07-09 17:07:43 +0800 | [diff] [blame] | 473 | */ |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 474 | return cros_ec_jump_copy(EC_IMAGE_RO); |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 475 | } |
| 476 | |
| 477 | |
| 478 | /* Returns >0 if we need 2nd pass of erase_and_write_flash(). |
| 479 | * <0 if we cannot jump to any firmware copy. |
| 480 | * ==0 if no more pass is needed. |
| 481 | * |
| 482 | * This function also jumps to new-updated firmware copy before return >0. |
| 483 | */ |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 484 | int cros_ec_need_2nd_pass(void) { |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 485 | if (!(cros_ec_priv && cros_ec_priv->detected)) return 0; |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 486 | |
| 487 | if (need_2nd_pass) { |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 488 | if (cros_ec_jump_copy(EC_IMAGE_UNKNOWN)) { |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 489 | return -1; |
| 490 | } |
| 491 | } |
| 492 | |
| 493 | return need_2nd_pass; |
| 494 | } |
| 495 | |
| 496 | |
Louis Yung-Chieh Lo | deefd82 | 2012-07-09 17:07:43 +0800 | [diff] [blame] | 497 | /* Returns 0 for success. |
| 498 | * |
| 499 | * Try latest firmware: B > A > RO |
| 500 | * |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 501 | * This function assumes the EC jumps to RO at cros_ec_prepare() so that |
Louis Yung-Chieh Lo | deefd82 | 2012-07-09 17:07:43 +0800 | [diff] [blame] | 502 | * the fwcopy[RO].flags is old (0) and A/B are new. Please also refine |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 503 | * this code logic if you change the cros_ec_prepare() behavior. |
Louis Yung-Chieh Lo | deefd82 | 2012-07-09 17:07:43 +0800 | [diff] [blame] | 504 | */ |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 505 | int cros_ec_finish(void) { |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 506 | if (!(cros_ec_priv && cros_ec_priv->detected)) return 0; |
Louis Yung-Chieh Lo | deefd82 | 2012-07-09 17:07:43 +0800 | [diff] [blame] | 507 | |
Wei-Ning Huang | 70ebbd4 | 2017-05-05 21:50:41 +0800 | [diff] [blame] | 508 | /* For EC with RWSIG enabled. We need a cold reboot to enable |
| 509 | * EC_FLASH_PROTECT_ALL_NOW and make sure RWSIG check is performed. |
| 510 | */ |
| 511 | if (rwsig_enabled) { |
| 512 | int rc; |
| 513 | |
| 514 | msg_pdbg("RWSIG enabled: doing a cold reboot to enable WP.\n"); |
| 515 | rc = cros_ec_cold_reboot(0); |
| 516 | usleep(EC_RWSIG_JUMP_TO_RW_DELAY); |
| 517 | return rc; |
| 518 | } |
| 519 | |
Louis Yung-Chieh Lo | deefd82 | 2012-07-09 17:07:43 +0800 | [diff] [blame] | 520 | if (try_latest_firmware) { |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 521 | if (fwcopy[EC_IMAGE_RW].flags && |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 522 | cros_ec_jump_copy(EC_IMAGE_RW) == 0) return 0; |
| 523 | return cros_ec_jump_copy(EC_IMAGE_RO); |
Louis Yung-Chieh Lo | deefd82 | 2012-07-09 17:07:43 +0800 | [diff] [blame] | 524 | } |
| 525 | |
| 526 | return 0; |
| 527 | } |
| 528 | |
| 529 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 530 | int cros_ec_read(struct flashctx *flash, uint8_t *readarr, |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 531 | unsigned int blockaddr, unsigned int readcnt) { |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 532 | int rc = 0; |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 533 | struct ec_params_flash_read p; |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 534 | int maxlen = opaque_programmer->max_data_read; |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 535 | uint8_t buf[maxlen]; |
David Hendricks | 133083b | 2012-07-17 20:39:38 -0700 | [diff] [blame] | 536 | int offset = 0, count; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 537 | |
David Hendricks | 133083b | 2012-07-17 20:39:38 -0700 | [diff] [blame] | 538 | while (offset < readcnt) { |
| 539 | count = min(maxlen, readcnt - offset); |
| 540 | p.offset = blockaddr + offset; |
| 541 | p.size = count; |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 542 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_READ, |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 543 | 0, &p, sizeof(p), buf, count); |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 544 | if (rc < 0) { |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 545 | msg_perr("CROS_EC: Flash read error at offset 0x%x\n", |
David Hendricks | 133083b | 2012-07-17 20:39:38 -0700 | [diff] [blame] | 546 | blockaddr + offset); |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 547 | return rc; |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 548 | } else { |
| 549 | rc = EC_RES_SUCCESS; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 550 | } |
| 551 | |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 552 | memcpy(readarr + offset, buf, count); |
David Hendricks | 133083b | 2012-07-17 20:39:38 -0700 | [diff] [blame] | 553 | offset += count; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 554 | } |
| 555 | |
| 556 | return rc; |
| 557 | } |
| 558 | |
| 559 | |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 560 | /* |
| 561 | * returns 0 to indicate area does not overlap current EC image |
| 562 | * returns 1 to indicate area overlaps current EC image or error |
| 563 | */ |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 564 | static int in_current_image(unsigned int addr, unsigned int len) |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 565 | { |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 566 | enum ec_current_image image; |
| 567 | uint32_t region_offset; |
| 568 | uint32_t region_size; |
| 569 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 570 | image = cros_ec_priv->current_image; |
| 571 | region_offset = cros_ec_priv->region[image].offset; |
| 572 | region_size = cros_ec_priv->region[image].size; |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 573 | |
| 574 | if ((addr + len - 1 < region_offset) || |
| 575 | (addr > region_offset + region_size - 1)) { |
| 576 | return 0; |
| 577 | } |
| 578 | return 1; |
| 579 | } |
| 580 | |
| 581 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 582 | int cros_ec_block_erase(struct flashctx *flash, |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 583 | unsigned int blockaddr, |
| 584 | unsigned int len) { |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 585 | struct ec_params_flash_erase_v1 erase; |
| 586 | uint32_t mask; |
| 587 | int rc, cmd_version; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 588 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 589 | if (in_current_image(blockaddr, len)) { |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 590 | cros_ec_invalidate_copy(blockaddr, len); |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 591 | need_2nd_pass = 1; |
| 592 | return ACCESS_DENIED; |
| 593 | } |
| 594 | |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 595 | erase.params.offset = blockaddr; |
| 596 | erase.params.size = len; |
| 597 | rc = ec_get_cmd_versions(EC_CMD_FLASH_ERASE, &mask); |
| 598 | if (rc < 0) { |
| 599 | msg_perr("Cannot determine erase command version\n"); |
| 600 | return 0; |
| 601 | } |
| 602 | cmd_version = 31 - __builtin_clz(mask); |
| 603 | |
| 604 | if (cmd_version == 0) { |
| 605 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_ERASE, 0, |
| 606 | &erase.params, |
| 607 | sizeof(struct ec_params_flash_erase), NULL, 0); |
| 608 | if (rc == -EC_RES_ACCESS_DENIED) { |
| 609 | // this is active image. |
| 610 | cros_ec_invalidate_copy(blockaddr, len); |
| 611 | need_2nd_pass = 1; |
| 612 | return ACCESS_DENIED; |
| 613 | } |
| 614 | if (rc < 0) { |
| 615 | msg_perr("CROS_EC: Flash erase error at address 0x%x, rc=%d\n", |
| 616 | blockaddr, rc); |
| 617 | return rc; |
| 618 | } |
| 619 | goto end_flash_erase; |
| 620 | } |
| 621 | |
| 622 | if (len >= FLASH_SMALL_REGION_THRESHOLD) { |
| 623 | erase.cmd = FLASH_ERASE_SECTOR_ASYNC; |
| 624 | } else { |
| 625 | erase.cmd = FLASH_ERASE_SECTOR; |
| 626 | } |
| 627 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_ERASE, cmd_version, |
| 628 | &erase, sizeof(erase), NULL, 0); |
| 629 | switch (rc) { |
| 630 | case 0: |
| 631 | break; |
| 632 | case -EC_RES_ACCESS_DENIED: |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 633 | // this is active image. |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 634 | cros_ec_invalidate_copy(blockaddr, len); |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 635 | need_2nd_pass = 1; |
| 636 | return ACCESS_DENIED; |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 637 | case -EC_RES_BUSY: |
| 638 | msg_perr("CROS_EC: Flash erase command " |
| 639 | " already in progress\n"); |
| 640 | default: |
| 641 | return rc; |
| 642 | } |
| 643 | if (len < FLASH_SMALL_REGION_THRESHOLD) |
| 644 | goto end_flash_erase; |
| 645 | |
| 646 | /* Wait for the erase command to complete */ |
| 647 | rc = -EC_RES_BUSY; |
| 648 | while (rc == -EC_RES_BUSY) { |
| 649 | /* wait 100ms. 128K can take up to 2s */ |
| 650 | usleep(100000); |
| 651 | erase.cmd = FLASH_ERASE_GET_RESULT; |
| 652 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_ERASE, cmd_version, |
| 653 | &erase, sizeof(erase), NULL, 0); |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 654 | } |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 655 | if (rc < 0) { |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 656 | msg_perr("CROS_EC: Flash erase error at address 0x%x, rc=%d\n", |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 657 | blockaddr, rc); |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 658 | return rc; |
| 659 | } |
| 660 | |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 661 | end_flash_erase: |
Louis Yung-Chieh Lo | ef88ec3 | 2012-09-20 10:39:35 +0800 | [diff] [blame] | 662 | #ifndef SOFTWARE_SYNC_ENABLED |
Louis Yung-Chieh Lo | deefd82 | 2012-07-09 17:07:43 +0800 | [diff] [blame] | 663 | try_latest_firmware = 1; |
Louis Yung-Chieh Lo | ef88ec3 | 2012-09-20 10:39:35 +0800 | [diff] [blame] | 664 | #endif |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 665 | if (rc > EC_RES_SUCCESS) { |
| 666 | /* |
| 667 | * Can happen if the command with retried with |
| 668 | * EC_CMD_GET_COMMS_STATUS |
| 669 | */ |
| 670 | rc = EC_RES_SUCCESS; |
| 671 | } |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 672 | return rc; |
| 673 | } |
| 674 | |
| 675 | |
Patrick Georgi | ab8353e | 2017-02-03 18:32:01 +0100 | [diff] [blame] | 676 | int cros_ec_write(struct flashctx *flash, const uint8_t *buf, unsigned int addr, |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 677 | unsigned int nbytes) { |
| 678 | int i, rc = 0; |
Ken Chang | 69c31b8 | 2014-10-28 15:17:21 +0800 | [diff] [blame] | 679 | unsigned int written = 0, real_write_size; |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 680 | struct ec_params_flash_write p; |
David Hendricks | 2d6db77 | 2013-07-10 21:07:48 -0700 | [diff] [blame] | 681 | uint8_t *packet; |
| 682 | |
Ken Chang | 69c31b8 | 2014-10-28 15:17:21 +0800 | [diff] [blame] | 683 | /* |
| 684 | * For chrome-os-partner:33035, to workaround the undersized |
| 685 | * outdata buffer issue in kernel. |
| 686 | */ |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 687 | real_write_size = min(opaque_programmer->max_data_write, |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 688 | cros_ec_priv->ideal_write_size); |
Ken Chang | 69c31b8 | 2014-10-28 15:17:21 +0800 | [diff] [blame] | 689 | packet = malloc(sizeof(p) + real_write_size); |
David Hendricks | 2d6db77 | 2013-07-10 21:07:48 -0700 | [diff] [blame] | 690 | if (!packet) |
| 691 | return -1; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 692 | |
| 693 | for (i = 0; i < nbytes; i += written) { |
Ken Chang | 69c31b8 | 2014-10-28 15:17:21 +0800 | [diff] [blame] | 694 | written = min(nbytes - i, real_write_size); |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 695 | p.offset = addr + i; |
| 696 | p.size = written; |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 697 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 698 | if (in_current_image(p.offset, p.size)) { |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 699 | cros_ec_invalidate_copy(addr, nbytes); |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 700 | need_2nd_pass = 1; |
| 701 | return ACCESS_DENIED; |
| 702 | } |
| 703 | |
David Hendricks | 2d6db77 | 2013-07-10 21:07:48 -0700 | [diff] [blame] | 704 | memcpy(packet, &p, sizeof(p)); |
| 705 | memcpy(packet + sizeof(p), &buf[i], written); |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 706 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_WRITE, |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 707 | 0, packet, sizeof(p) + p.size, NULL, 0); |
David Hendricks | 2d6db77 | 2013-07-10 21:07:48 -0700 | [diff] [blame] | 708 | |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 709 | if (rc == -EC_RES_ACCESS_DENIED) { |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 710 | // this is active image. |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 711 | cros_ec_invalidate_copy(addr, nbytes); |
Louis Yung-Chieh Lo | 8d0971e | 2012-03-23 00:07:38 +0800 | [diff] [blame] | 712 | need_2nd_pass = 1; |
| 713 | return ACCESS_DENIED; |
| 714 | } |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 715 | |
Louis Yung-Chieh Lo | f779a7b | 2012-07-30 18:20:39 +0800 | [diff] [blame] | 716 | if (rc < 0) break; |
| 717 | rc = EC_RES_SUCCESS; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 718 | } |
| 719 | |
Louis Yung-Chieh Lo | ef88ec3 | 2012-09-20 10:39:35 +0800 | [diff] [blame] | 720 | #ifndef SOFTWARE_SYNC_ENABLED |
Louis Yung-Chieh Lo | deefd82 | 2012-07-09 17:07:43 +0800 | [diff] [blame] | 721 | try_latest_firmware = 1; |
Louis Yung-Chieh Lo | ef88ec3 | 2012-09-20 10:39:35 +0800 | [diff] [blame] | 722 | #endif |
David Hendricks | 2d6db77 | 2013-07-10 21:07:48 -0700 | [diff] [blame] | 723 | free(packet); |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 724 | return rc; |
| 725 | } |
| 726 | |
| 727 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 728 | static int cros_ec_list_ranges(const struct flashctx *flash) { |
Simon Glass | 3c01dca | 2013-07-01 18:07:34 +0900 | [diff] [blame] | 729 | struct ec_response_flash_region_info info; |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 730 | int rc; |
| 731 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 732 | rc = cros_ec_get_region_info(EC_FLASH_REGION_WP_RO, &info); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 733 | if (rc < 0) { |
| 734 | msg_perr("Cannot get the WP_RO region info: %d\n", rc); |
| 735 | return 1; |
| 736 | } |
| 737 | |
| 738 | msg_pinfo("Supported write protect range:\n"); |
| 739 | msg_pinfo(" disable: start=0x%06x len=0x%06x\n", 0, 0); |
Simon Glass | 3c01dca | 2013-07-01 18:07:34 +0900 | [diff] [blame] | 740 | msg_pinfo(" enable: start=0x%06x len=0x%06x\n", info.offset, |
| 741 | info.size); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 742 | |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 743 | return 0; |
| 744 | } |
| 745 | |
| 746 | |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 747 | /* |
| 748 | * Helper function for flash protection. |
| 749 | * |
| 750 | * On EC API v1, the EC write protection has been simplified to one-bit: |
| 751 | * EC_FLASH_PROTECT_RO_AT_BOOT, which means the state is either enabled |
| 752 | * or disabled. However, this is different from the SPI-style write protect |
| 753 | * behavior. Thus, we re-define the flashrom command (SPI-style) so that |
| 754 | * either SRP or range is non-zero, the EC_FLASH_PROTECT_RO_AT_BOOT is set. |
| 755 | * |
| 756 | * SRP Range | PROTECT_RO_AT_BOOT |
| 757 | * 0 0 | 0 |
| 758 | * 0 non-zero | 1 |
| 759 | * 1 0 | 1 |
| 760 | * 1 non-zero | 1 |
| 761 | * |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 762 | * |
| 763 | * Besides, to make the protection take effect as soon as possible, we |
| 764 | * try to set EC_FLASH_PROTECT_RO_NOW at the same time. However, not |
| 765 | * every EC supports RO_NOW, thus we then try to protect the entire chip. |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 766 | */ |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 767 | static int set_wp(int enable) { |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 768 | struct ec_params_flash_protect p; |
| 769 | struct ec_response_flash_protect r; |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 770 | const int ro_at_boot_flag = EC_FLASH_PROTECT_RO_AT_BOOT; |
| 771 | const int ro_now_flag = EC_FLASH_PROTECT_RO_NOW; |
| 772 | int need_an_ec_cold_reset = 0; |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 773 | int rc; |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 774 | |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 775 | /* Try to set RO_AT_BOOT and RO_NOW first */ |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 776 | memset(&p, 0, sizeof(p)); |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 777 | p.mask = (ro_at_boot_flag | ro_now_flag); |
| 778 | p.flags = enable ? (ro_at_boot_flag | ro_now_flag) : 0; |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 779 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT, |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 780 | EC_VER_FLASH_PROTECT, &p, sizeof(p), &r, sizeof(r)); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 781 | if (rc < 0) { |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 782 | msg_perr("FAILED: Cannot set the RO_AT_BOOT and RO_NOW: %d\n", |
| 783 | rc); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 784 | return 1; |
| 785 | } |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 786 | |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 787 | /* Read back */ |
| 788 | memset(&p, 0, sizeof(p)); |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 789 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT, |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 790 | EC_VER_FLASH_PROTECT, &p, sizeof(p), &r, sizeof(r)); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 791 | if (rc < 0) { |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 792 | msg_perr("FAILED: Cannot get RO_AT_BOOT and RO_NOW: %d\n", |
| 793 | rc); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 794 | return 1; |
| 795 | } |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 796 | |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 797 | if (!enable) { |
| 798 | /* The disable case is easier to check. */ |
| 799 | if (r.flags & ro_at_boot_flag) { |
| 800 | msg_perr("FAILED: RO_AT_BOOT is not clear.\n"); |
| 801 | return 1; |
| 802 | } else if (r.flags & ro_now_flag) { |
| 803 | msg_perr("FAILED: RO_NOW is asserted unexpectedly.\n"); |
| 804 | need_an_ec_cold_reset = 1; |
| 805 | goto exit; |
| 806 | } |
| 807 | |
| 808 | msg_pdbg("INFO: RO_AT_BOOT is clear.\n"); |
| 809 | return 0; |
| 810 | } |
| 811 | |
| 812 | /* Check if RO_AT_BOOT is set. If not, fail in anyway. */ |
| 813 | if (r.flags & ro_at_boot_flag) { |
| 814 | msg_pdbg("INFO: RO_AT_BOOT has been set.\n"); |
| 815 | } else { |
| 816 | msg_perr("FAILED: RO_AT_BOOT is not set.\n"); |
| 817 | return 1; |
| 818 | } |
| 819 | |
| 820 | /* Then, we check if the protection has been activated. */ |
| 821 | if (r.flags & ro_now_flag) { |
| 822 | /* Good, RO_NOW is set. */ |
| 823 | msg_pdbg("INFO: RO_NOW is set. WP is active now.\n"); |
| 824 | } else if (r.writable_flags & EC_FLASH_PROTECT_ALL_NOW) { |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 825 | msg_pdbg("WARN: RO_NOW is not set. Trying ALL_NOW.\n"); |
| 826 | |
| 827 | memset(&p, 0, sizeof(p)); |
| 828 | p.mask = EC_FLASH_PROTECT_ALL_NOW; |
| 829 | p.flags = EC_FLASH_PROTECT_ALL_NOW; |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 830 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT, |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 831 | EC_VER_FLASH_PROTECT, |
| 832 | &p, sizeof(p), &r, sizeof(r)); |
| 833 | if (rc < 0) { |
| 834 | msg_perr("FAILED: Cannot set ALL_NOW: %d\n", rc); |
| 835 | return 1; |
| 836 | } |
| 837 | |
| 838 | /* Read back */ |
| 839 | memset(&p, 0, sizeof(p)); |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 840 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT, |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 841 | EC_VER_FLASH_PROTECT, |
| 842 | &p, sizeof(p), &r, sizeof(r)); |
| 843 | if (rc < 0) { |
| 844 | msg_perr("FAILED:Cannot get ALL_NOW: %d\n", rc); |
| 845 | return 1; |
| 846 | } |
| 847 | |
| 848 | if (!(r.flags & EC_FLASH_PROTECT_ALL_NOW)) { |
| 849 | msg_perr("FAILED: ALL_NOW is not set.\n"); |
| 850 | need_an_ec_cold_reset = 1; |
| 851 | goto exit; |
| 852 | } |
| 853 | |
| 854 | msg_pdbg("INFO: ALL_NOW has been set. WP is active now.\n"); |
| 855 | |
| 856 | /* |
| 857 | * Our goal is to protect the RO ASAP. The entire protection |
| 858 | * is just a workaround for platform not supporting RO_NOW. |
| 859 | * It has side-effect that the RW is also protected and leads |
| 860 | * the RW update failed. So, we arrange an EC code reset to |
| 861 | * unlock RW ASAP. |
| 862 | */ |
Wei-Ning Huang | 70ebbd4 | 2017-05-05 21:50:41 +0800 | [diff] [blame] | 863 | rc = cros_ec_cold_reboot(EC_REBOOT_FLAG_ON_AP_SHUTDOWN); |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 864 | if (rc < 0) { |
| 865 | msg_perr("WARN: Cannot arrange a cold reset at next " |
| 866 | "shutdown to unlock entire protect.\n"); |
| 867 | msg_perr(" But you can do it manually.\n"); |
| 868 | } else { |
| 869 | msg_pdbg("INFO: A cold reset is arranged at next " |
| 870 | "shutdown.\n"); |
| 871 | } |
| 872 | |
| 873 | } else { |
| 874 | msg_perr("FAILED: RO_NOW is not set.\n"); |
| 875 | msg_perr("FAILED: The PROTECT_RO_AT_BOOT is set, but cannot " |
| 876 | "make write protection active now.\n"); |
| 877 | need_an_ec_cold_reset = 1; |
| 878 | } |
| 879 | |
| 880 | exit: |
| 881 | if (need_an_ec_cold_reset) { |
| 882 | msg_perr("FAILED: You may need a reboot to take effect of " |
| 883 | "PROTECT_RO_AT_BOOT.\n"); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 884 | return 1; |
| 885 | } |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 886 | |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 887 | return 0; |
| 888 | } |
| 889 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 890 | static int cros_ec_set_range(const struct flashctx *flash, |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 891 | unsigned int start, unsigned int len) { |
Simon Glass | 3c01dca | 2013-07-01 18:07:34 +0900 | [diff] [blame] | 892 | struct ec_response_flash_region_info info; |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 893 | int rc; |
| 894 | |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 895 | /* Check if the given range is supported */ |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 896 | rc = cros_ec_get_region_info(EC_FLASH_REGION_WP_RO, &info); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 897 | if (rc < 0) { |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 898 | msg_perr("FAILED: Cannot get the WP_RO region info: %d\n", rc); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 899 | return 1; |
| 900 | } |
| 901 | if ((!start && !len) || /* list supported ranges */ |
Simon Glass | 3c01dca | 2013-07-01 18:07:34 +0900 | [diff] [blame] | 902 | ((start == info.offset) && (len == info.size))) { |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 903 | /* pass */ |
| 904 | } else { |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 905 | msg_perr("FAILED: Unsupported write protection range " |
| 906 | "(0x%06x,0x%06x)\n\n", start, len); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 907 | msg_perr("Currently supported range:\n"); |
| 908 | msg_perr(" disable: (0x%06x,0x%06x)\n", 0, 0); |
Simon Glass | 3c01dca | 2013-07-01 18:07:34 +0900 | [diff] [blame] | 909 | msg_perr(" enable: (0x%06x,0x%06x)\n", info.offset, |
| 910 | info.size); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 911 | return 1; |
| 912 | } |
| 913 | |
David Hendricks | 393deec | 2016-11-23 16:15:05 -0800 | [diff] [blame] | 914 | if (ignore_wp_range_command) |
| 915 | return 0; |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 916 | return set_wp(!!len); |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 917 | } |
| 918 | |
| 919 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 920 | static int cros_ec_enable_writeprotect(const struct flashctx *flash, |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 921 | enum wp_mode wp_mode) { |
| 922 | int ret; |
| 923 | |
| 924 | switch (wp_mode) { |
| 925 | case WP_MODE_HARDWARE: |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 926 | ret = set_wp(1); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 927 | break; |
| 928 | default: |
| 929 | msg_perr("%s():%d Unsupported write-protection mode\n", |
| 930 | __func__, __LINE__); |
| 931 | ret = 1; |
| 932 | break; |
| 933 | } |
| 934 | |
| 935 | return ret; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 936 | } |
| 937 | |
| 938 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 939 | static int cros_ec_disable_writeprotect(const struct flashctx *flash) { |
David Hendricks | 393deec | 2016-11-23 16:15:05 -0800 | [diff] [blame] | 940 | /* --wp-range implicitly enables write protection on CrOS EC, so force |
| 941 | it not to if --wp-disable is what the user really wants. */ |
| 942 | ignore_wp_range_command = 1; |
David Hendricks | ac1d25c | 2016-08-09 17:00:58 -0700 | [diff] [blame] | 943 | return set_wp(0); |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 944 | } |
| 945 | |
| 946 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 947 | static int cros_ec_wp_status(const struct flashctx *flash) {; |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 948 | struct ec_params_flash_protect p; |
| 949 | struct ec_response_flash_protect r; |
| 950 | int start, len; /* wp range */ |
| 951 | int enabled; |
| 952 | int rc; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 953 | |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 954 | memset(&p, 0, sizeof(p)); |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 955 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_PROTECT, |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 956 | EC_VER_FLASH_PROTECT, &p, sizeof(p), &r, sizeof(r)); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 957 | if (rc < 0) { |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 958 | msg_perr("FAILED: Cannot get the write protection status: %d\n", |
| 959 | rc); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 960 | return 1; |
| 961 | } else if (rc < sizeof(r)) { |
David Hendricks | f797dde | 2012-10-30 11:39:12 -0700 | [diff] [blame] | 962 | msg_perr("FAILED: Too little data returned (expected:%zd, " |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 963 | "actual:%d)\n", sizeof(r), rc); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 964 | return 1; |
| 965 | } |
| 966 | |
| 967 | start = len = 0; |
| 968 | if (r.flags & EC_FLASH_PROTECT_RO_AT_BOOT) { |
Simon Glass | 3c01dca | 2013-07-01 18:07:34 +0900 | [diff] [blame] | 969 | struct ec_response_flash_region_info info; |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 970 | |
| 971 | msg_pdbg("%s(): EC_FLASH_PROTECT_RO_AT_BOOT is set.\n", |
| 972 | __func__); |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 973 | rc = cros_ec_get_region_info(EC_FLASH_REGION_WP_RO, &info); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 974 | if (rc < 0) { |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 975 | msg_perr("FAILED: Cannot get the WP_RO region info: " |
| 976 | "%d\n", rc); |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 977 | return 1; |
| 978 | } |
Simon Glass | 3c01dca | 2013-07-01 18:07:34 +0900 | [diff] [blame] | 979 | start = info.offset; |
| 980 | len = info.size; |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 981 | } else { |
| 982 | msg_pdbg("%s(): EC_FLASH_PROTECT_RO_AT_BOOT is clear.\n", |
| 983 | __func__); |
| 984 | } |
| 985 | |
Louis Yung-Chieh Lo | ca052c4 | 2012-08-24 14:12:21 +0800 | [diff] [blame] | 986 | /* |
| 987 | * If neither RO_NOW or ALL_NOW is set, it means write protect is |
| 988 | * NOT active now. |
| 989 | */ |
| 990 | if (!(r.flags & (EC_FLASH_PROTECT_RO_NOW | EC_FLASH_PROTECT_ALL_NOW))) |
| 991 | start = len = 0; |
| 992 | |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 993 | /* Remove the SPI-style messages. */ |
| 994 | enabled = r.flags & EC_FLASH_PROTECT_RO_AT_BOOT ? 1 : 0; |
| 995 | msg_pinfo("WP: status: 0x%02x\n", enabled ? 0x80 : 0x00); |
| 996 | msg_pinfo("WP: status.srp0: %x\n", enabled); |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 997 | msg_pinfo("WP: write protect is %s.\n", |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 998 | enabled ? "enabled" : "disabled"); |
Louis Yung-Chieh Lo | 05b7a7b | 2012-08-06 19:10:39 +0800 | [diff] [blame] | 999 | msg_pinfo("WP: write protect range: start=0x%08x, len=0x%08x\n", |
Louis Yung-Chieh Lo | 3e6da21 | 2012-08-13 17:21:01 +0800 | [diff] [blame] | 1000 | start, len); |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 1001 | |
| 1002 | return 0; |
| 1003 | } |
| 1004 | |
David Hendricks | e545493 | 2013-11-04 18:16:11 -0800 | [diff] [blame] | 1005 | /* perform basic "hello" test to see if we can talk to the EC */ |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 1006 | int cros_ec_test(struct cros_ec_priv *priv) |
David Hendricks | e545493 | 2013-11-04 18:16:11 -0800 | [diff] [blame] | 1007 | { |
| 1008 | struct ec_params_hello request; |
| 1009 | struct ec_response_hello response; |
David Hendricks | e545493 | 2013-11-04 18:16:11 -0800 | [diff] [blame] | 1010 | int rc = 0; |
| 1011 | |
| 1012 | /* Say hello to EC. */ |
| 1013 | request.in_data = 0xf0e0d0c0; /* Expect EC will add on 0x01020304. */ |
| 1014 | msg_pdbg("%s: sending HELLO request with 0x%08x\n", |
| 1015 | __func__, request.in_data); |
Gwendal Grignou | 94e87d6 | 2014-11-25 15:34:15 -0800 | [diff] [blame] | 1016 | rc = priv->ec_command(EC_CMD_HELLO, 0, &request, |
David Hendricks | e545493 | 2013-11-04 18:16:11 -0800 | [diff] [blame] | 1017 | sizeof(request), &response, sizeof(response)); |
| 1018 | msg_pdbg("%s: response: 0x%08x\n", __func__, response.out_data); |
| 1019 | |
| 1020 | if (rc < 0 || response.out_data != 0xf1e2d3c4) { |
| 1021 | msg_pdbg("response.out_data is not 0xf1e2d3c4.\n" |
| 1022 | "rc=%d, request=0x%x response=0x%x\n", |
| 1023 | rc, request.in_data, response.out_data); |
| 1024 | return 1; |
| 1025 | } |
| 1026 | |
| 1027 | return 0; |
| 1028 | } |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 1029 | |
David Hendricks | d13d90d | 2016-08-09 17:00:52 -0700 | [diff] [blame] | 1030 | void cros_ec_set_max_size(struct cros_ec_priv *priv, |
| 1031 | struct opaque_programmer *op) { |
Puthikorn Voravootivat | c0993cf | 2014-08-28 16:04:58 -0700 | [diff] [blame] | 1032 | struct ec_response_get_protocol_info info; |
| 1033 | int rc = 0; |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 1034 | |
Puthikorn Voravootivat | c0993cf | 2014-08-28 16:04:58 -0700 | [diff] [blame] | 1035 | msg_pdbg("%s: sending protoinfo command\n", __func__); |
Gwendal Grignou | 94e87d6 | 2014-11-25 15:34:15 -0800 | [diff] [blame] | 1036 | rc = priv->ec_command(EC_CMD_GET_PROTOCOL_INFO, 0, NULL, 0, |
Puthikorn Voravootivat | c0993cf | 2014-08-28 16:04:58 -0700 | [diff] [blame] | 1037 | &info, sizeof(info)); |
| 1038 | msg_pdbg("%s: rc:%d\n", __func__, rc); |
| 1039 | |
| 1040 | if (rc == sizeof(info)) { |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 1041 | op->max_data_write = info.max_request_packet_size - |
| 1042 | sizeof(struct ec_host_request); |
| 1043 | op->max_data_read = info.max_response_packet_size - |
| 1044 | sizeof(struct ec_host_response); |
Puthikorn Voravootivat | c0993cf | 2014-08-28 16:04:58 -0700 | [diff] [blame] | 1045 | msg_pdbg("%s: max_write:%d max_read:%d\n", __func__, |
| 1046 | op->max_data_write, op->max_data_read); |
| 1047 | } |
| 1048 | } |
| 1049 | |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 1050 | |
| 1051 | /* |
David Hendricks | 052446b | 2014-09-11 11:26:51 -0700 | [diff] [blame] | 1052 | * Returns 0 to indicate success, non-zero otherwise |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 1053 | * |
| 1054 | * This function parses programmer parameters from the command line. Since |
| 1055 | * CrOS EC hangs off the "internal programmer" (AP, PCH, etc) this gets |
| 1056 | * run during internal programmer initialization. |
| 1057 | */ |
| 1058 | int cros_ec_parse_param(struct cros_ec_priv *priv) |
| 1059 | { |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1060 | char *p; |
Souvik Ghosh | f1608b4 | 2016-06-30 16:03:55 -0700 | [diff] [blame] | 1061 | |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1062 | p = extract_programmer_param("dev"); |
| 1063 | if (p) { |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 1064 | unsigned int index; |
| 1065 | char *endptr = NULL; |
| 1066 | |
| 1067 | errno = 0; |
Gwendal Grignou | 94e87d6 | 2014-11-25 15:34:15 -0800 | [diff] [blame] | 1068 | /* |
| 1069 | * For backward compatibility, check if the index is |
| 1070 | * a number: 0: main EC, 1: PD |
| 1071 | * works only on Samus. |
| 1072 | */ |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1073 | index = strtoul(p, &endptr, 10); |
| 1074 | if (errno || (endptr != (p + 1)) || (strlen(p) > 1)) { |
| 1075 | msg_perr("Invalid argument: \"%s\"\n", p); |
| 1076 | return 1; |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 1077 | } |
| 1078 | |
Gwendal Grignou | 94e87d6 | 2014-11-25 15:34:15 -0800 | [diff] [blame] | 1079 | if (index > 1) { |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 1080 | msg_perr("%s: Invalid device index\n", __func__); |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1081 | return 1; |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 1082 | } |
Gwendal Grignou | 94e87d6 | 2014-11-25 15:34:15 -0800 | [diff] [blame] | 1083 | priv->dev = ec_type[index]; |
| 1084 | msg_pdbg("Target %s used\n", priv->dev); |
| 1085 | } |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 1086 | |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1087 | p = extract_programmer_param("type"); |
| 1088 | if (p) { |
Gwendal Grignou | 94e87d6 | 2014-11-25 15:34:15 -0800 | [diff] [blame] | 1089 | unsigned int index; |
| 1090 | for (index = 0; index < ARRAY_SIZE(ec_type); index++) |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1091 | if (!strcmp(p, ec_type[index])) |
Gwendal Grignou | 94e87d6 | 2014-11-25 15:34:15 -0800 | [diff] [blame] | 1092 | break; |
| 1093 | if (index == ARRAY_SIZE(ec_type)) { |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1094 | msg_perr("Invalid argument: \"%s\"\n", p); |
| 1095 | return 1; |
Gwendal Grignou | 94e87d6 | 2014-11-25 15:34:15 -0800 | [diff] [blame] | 1096 | } |
| 1097 | priv->dev = ec_type[index]; |
| 1098 | msg_pdbg("Target %s used\n", priv->dev); |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 1099 | } |
| 1100 | |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1101 | p = extract_programmer_param("block"); |
| 1102 | if (p) { |
| 1103 | unsigned int block; |
Duncan Laurie | 8432872 | 2014-09-10 23:25:01 -0700 | [diff] [blame] | 1104 | char *endptr = NULL; |
| 1105 | |
| 1106 | errno = 0; |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1107 | block = strtoul(p, &endptr, 0); |
| 1108 | if (errno || (strlen(p) > 10) || (endptr != (p + strlen(p)))) { |
| 1109 | msg_perr("Invalid argument: \"%s\"\n", p); |
| 1110 | return 1; |
Duncan Laurie | 8432872 | 2014-09-10 23:25:01 -0700 | [diff] [blame] | 1111 | } |
| 1112 | |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1113 | if (block <= 0) { |
Duncan Laurie | 8432872 | 2014-09-10 23:25:01 -0700 | [diff] [blame] | 1114 | msg_perr("%s: Invalid block size\n", __func__); |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1115 | return 1; |
Duncan Laurie | 8432872 | 2014-09-10 23:25:01 -0700 | [diff] [blame] | 1116 | } |
| 1117 | |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1118 | msg_pdbg("Override block size to 0x%x\n", block); |
| 1119 | priv->erase_block_size = block; |
Duncan Laurie | 8432872 | 2014-09-10 23:25:01 -0700 | [diff] [blame] | 1120 | } |
| 1121 | |
David Hendricks | 98b3c57 | 2016-11-30 01:50:08 +0000 | [diff] [blame] | 1122 | return 0; |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 1123 | } |
| 1124 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1125 | int cros_ec_probe_size(struct flashctx *flash) { |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 1126 | int rc = 0, cmd_version; |
David Hendricks | a672b04 | 2016-09-19 12:37:36 -0700 | [diff] [blame] | 1127 | struct ec_response_flash_spi_info spi_info; |
David Hendricks | 194b3bb | 2013-07-16 14:32:26 -0700 | [diff] [blame] | 1128 | struct ec_response_get_chip_info chip_info; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 1129 | struct block_eraser *eraser; |
| 1130 | static struct wp wp = { |
David Hendricks | b907de3 | 2014-08-11 16:47:09 -0700 | [diff] [blame] | 1131 | .list_ranges = cros_ec_list_ranges, |
| 1132 | .set_range = cros_ec_set_range, |
| 1133 | .enable = cros_ec_enable_writeprotect, |
| 1134 | .disable = cros_ec_disable_writeprotect, |
| 1135 | .wp_status = cros_ec_wp_status, |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 1136 | }; |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 1137 | uint32_t mask; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 1138 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 1139 | rc = cros_ec_get_current_image(); |
Simon Glass | 01c1167 | 2013-07-01 18:03:33 +0900 | [diff] [blame] | 1140 | if (rc < 0) { |
| 1141 | msg_perr("%s(): Failed to probe (no current image): %d\n", |
| 1142 | __func__, rc); |
| 1143 | return 0; |
| 1144 | } |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 1145 | cros_ec_priv->current_image = rc; |
| 1146 | cros_ec_priv->region = ®ions[0]; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 1147 | |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 1148 | rc = ec_get_cmd_versions(EC_CMD_FLASH_INFO, &mask); |
| 1149 | if (rc < 0) { |
| 1150 | msg_perr("Cannot determine write command version\n"); |
| 1151 | return 0; |
| 1152 | } |
| 1153 | cmd_version = 31 - __builtin_clz(mask); |
| 1154 | |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1155 | eraser = &flash->chip->block_erasers[0]; |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1156 | flash->chip->wp = ℘ |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 1157 | flash->chip->page_size = opaque_programmer->max_data_read; |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 1158 | |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 1159 | if (cmd_version < 2) { |
| 1160 | struct ec_response_flash_info_1 info; |
| 1161 | /* Request general information about flash (v1 or below). */ |
| 1162 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_INFO, cmd_version, |
| 1163 | NULL, 0, &info, |
| 1164 | (cmd_version > 0 ? sizeof(info) : |
| 1165 | sizeof(struct ec_response_flash_info))); |
| 1166 | if (rc < 0) { |
| 1167 | msg_perr("%s(): FLASH_INFO v%d returns %d.\n", __func__, |
| 1168 | cmd_version, rc); |
| 1169 | return 0; |
| 1170 | } |
| 1171 | if (cmd_version == 0) { |
| 1172 | cros_ec_priv->ideal_write_size = |
| 1173 | EC_FLASH_WRITE_VER0_SIZE; |
| 1174 | } else { |
| 1175 | cros_ec_priv->ideal_write_size = info.write_ideal_size; |
| 1176 | if (info.flags & EC_FLASH_INFO_ERASE_TO_0) |
| 1177 | flash->chip->feature_bits |= |
| 1178 | FEATURE_ERASE_TO_ZERO; |
| 1179 | } |
| 1180 | flash->chip->total_size = info.flash_size / 1024; |
| 1181 | |
| 1182 | /* Allow overriding the erase block size in case EC is incorrect */ |
| 1183 | if (cros_ec_priv->erase_block_size > 0) |
| 1184 | eraser->eraseblocks[0].size = |
| 1185 | cros_ec_priv->erase_block_size; |
| 1186 | else |
| 1187 | eraser->eraseblocks[0].size = info.erase_block_size; |
| 1188 | |
| 1189 | eraser->eraseblocks[0].count = info.flash_size / |
| 1190 | eraser->eraseblocks[0].size; |
| 1191 | } else { |
| 1192 | struct ec_response_flash_info_2 info_2; |
| 1193 | struct ec_params_flash_info_2 params_2; |
| 1194 | struct ec_response_flash_info_2 *info_2_p = &info_2; |
| 1195 | int size_info_v2 = sizeof(info_2), i; |
| 1196 | |
| 1197 | params_2.num_banks_desc = 0; |
| 1198 | /* |
| 1199 | * Call FLASH_INFO twice, second time with all banks |
| 1200 | * information. |
| 1201 | */ |
| 1202 | for (i = 0; i < 2; i++) { |
| 1203 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_INFO, |
| 1204 | cmd_version, ¶ms_2, |
| 1205 | sizeof(params_2), |
| 1206 | info_2_p, size_info_v2); |
| 1207 | if (rc < 0) { |
| 1208 | msg_perr("%s(): FLASH_INFO(%d) v%d returns %d.\n", |
| 1209 | __func__, |
| 1210 | params_2.num_banks_desc, |
| 1211 | cmd_version, rc); |
| 1212 | if (info_2_p != &info_2) |
| 1213 | free(info_2_p); |
| 1214 | return 0; |
| 1215 | } else if (i > 0) { |
| 1216 | break; |
| 1217 | } |
| 1218 | params_2.num_banks_desc = info_2_p->num_banks_total; |
| 1219 | size_info_v2 += info_2_p->num_banks_total * |
| 1220 | sizeof(struct ec_flash_bank); |
| 1221 | |
| 1222 | info_2_p = malloc(size_info_v2); |
| 1223 | if (!info_2_p) { |
| 1224 | msg_perr("%s(): malloc of %d banks failed\n", |
| 1225 | __func__, info_2_p->num_banks_total); |
| 1226 | return 0; |
| 1227 | } |
| 1228 | } |
| 1229 | flash->chip->total_size = info_2_p->flash_size / 1024; |
| 1230 | for (i = 0; i < info_2_p->num_banks_desc; i++) { |
| 1231 | /* Allow overriding the erase block size in case EC is incorrect */ |
| 1232 | eraser->eraseblocks[i].size = |
| 1233 | (cros_ec_priv->erase_block_size > 0 ? |
| 1234 | cros_ec_priv->erase_block_size : |
| 1235 | 1 << info_2_p->banks[i].erase_size_exp); |
| 1236 | eraser->eraseblocks[i].count = |
| 1237 | info_2_p->banks[i].count << |
| 1238 | (info_2_p->banks[i].size_exp - |
| 1239 | info_2_p->banks[i].erase_size_exp); |
| 1240 | } |
| 1241 | cros_ec_priv->ideal_write_size = info_2_p->write_ideal_size; |
| 1242 | if (info_2_p->flags & EC_FLASH_INFO_ERASE_TO_0) |
| 1243 | flash->chip->feature_bits |= FEATURE_ERASE_TO_ZERO; |
| 1244 | free(info_2_p); |
| 1245 | } |
David Hendricks | 194b3bb | 2013-07-16 14:32:26 -0700 | [diff] [blame] | 1246 | /* |
| 1247 | * Some STM32 variants erase bits to 0. For now, assume that this |
| 1248 | * applies to STM32L parts. |
| 1249 | * |
| 1250 | * FIXME: This info will eventually be exposed via some EC command. |
| 1251 | * See chrome-os-partner:20973. |
| 1252 | */ |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 1253 | rc = cros_ec_priv->ec_command(EC_CMD_GET_CHIP_INFO, |
David Hendricks | 14935fe | 2014-08-14 17:38:24 -0700 | [diff] [blame] | 1254 | 0, NULL, 0, &chip_info, sizeof(chip_info)); |
David Hendricks | 194b3bb | 2013-07-16 14:32:26 -0700 | [diff] [blame] | 1255 | if (rc < 0) { |
| 1256 | msg_perr("%s(): CHIP_INFO returned %d.\n", __func__, rc); |
| 1257 | return 0; |
| 1258 | } |
Vincent Palatin | 4faff9a | 2017-03-17 17:27:39 +0100 | [diff] [blame] | 1259 | if (!strncmp(chip_info.name, "stm32l1", 7)) |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1260 | flash->chip->feature_bits |= FEATURE_ERASE_TO_ZERO; |
David Hendricks | 194b3bb | 2013-07-16 14:32:26 -0700 | [diff] [blame] | 1261 | |
Gwendal Grignou | a36ff50 | 2015-03-23 16:36:47 -0700 | [diff] [blame^] | 1262 | |
David Hendricks | f9461c7 | 2013-07-11 19:02:13 -0700 | [diff] [blame] | 1263 | |
David Hendricks | a672b04 | 2016-09-19 12:37:36 -0700 | [diff] [blame] | 1264 | rc = cros_ec_priv->ec_command(EC_CMD_FLASH_SPI_INFO, |
| 1265 | 0, NULL, 0, &spi_info, sizeof(spi_info)); |
| 1266 | if (rc < 0) { |
| 1267 | static char chip_vendor[32]; |
| 1268 | static char chip_name[32]; |
| 1269 | |
| 1270 | memcpy(chip_vendor, chip_info.vendor, sizeof(chip_vendor)); |
| 1271 | memcpy(chip_name, chip_info.name, sizeof(chip_name)); |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1272 | flash->chip->vendor = chip_vendor; |
| 1273 | flash->chip->name = chip_name; |
| 1274 | flash->chip->tested = TEST_OK_PREWU; |
David Hendricks | a672b04 | 2016-09-19 12:37:36 -0700 | [diff] [blame] | 1275 | } else { |
| 1276 | const struct flashchip *f; |
| 1277 | uint32_t mfg = spi_info.jedec[0]; |
| 1278 | uint32_t model = (spi_info.jedec[1] << 8) | spi_info.jedec[2]; |
| 1279 | |
| 1280 | for (f = flashchips; f && f->name; f++) { |
| 1281 | if (f->bustype != BUS_SPI) |
| 1282 | continue; |
| 1283 | if ((f->manufacture_id == mfg) && |
| 1284 | f->model_id == model) { |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1285 | flash->chip->vendor = f->vendor; |
| 1286 | flash->chip->name = f->name; |
| 1287 | flash->chip->tested = f->tested; |
David Hendricks | a672b04 | 2016-09-19 12:37:36 -0700 | [diff] [blame] | 1288 | break; |
| 1289 | } |
| 1290 | } |
| 1291 | } |
| 1292 | |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 1293 | /* FIXME: EC_IMAGE_* is ordered differently from EC_FLASH_REGION_*, |
| 1294 | * so we need to be careful about using these enums as array indices */ |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 1295 | rc = cros_ec_get_region_info(EC_FLASH_REGION_RO, |
| 1296 | &cros_ec_priv->region[EC_IMAGE_RO]); |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 1297 | if (rc) { |
| 1298 | msg_perr("%s(): Failed to probe (cannot find RO region): %d\n", |
| 1299 | __func__, rc); |
| 1300 | return 0; |
| 1301 | } |
| 1302 | |
Souvik Ghosh | 586968a | 2016-08-11 17:56:24 -0700 | [diff] [blame] | 1303 | rc = cros_ec_get_region_info(EC_FLASH_REGION_RW, |
| 1304 | &cros_ec_priv->region[EC_IMAGE_RW]); |
Simon Glass | c453a64 | 2013-07-01 18:08:53 +0900 | [diff] [blame] | 1305 | if (rc) { |
| 1306 | msg_perr("%s(): Failed to probe (cannot find RW region): %d\n", |
| 1307 | __func__, rc); |
| 1308 | return 0; |
| 1309 | } |
| 1310 | |
Louis Yung-Chieh Lo | edb0cba | 2011-12-09 17:06:54 +0800 | [diff] [blame] | 1311 | return 1; |
| 1312 | }; |