blob: 1a97b61a316cb2ff927758b4e0054ee0acf776f0 [file] [log] [blame]
stepan5c3f1382007-02-06 19:47:50 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan5c3f1382007-02-06 19:47:50 +00003 *
uwe555dd972007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
stepan6d42c0f2009-08-12 09:27:45 +00006 * Copyright (C) 2005-2009 coresystems GmbH
hailfinger77c5d932009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
stepan5c3f1382007-02-06 19:47:50 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
stepan5c3f1382007-02-06 19:47:50 +000013 *
uweb25f1ea2007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
stepan5c3f1382007-02-06 19:47:50 +000018 */
19
rminnich8d3ff912003-10-25 17:01:29 +000020#ifndef __FLASH_H__
21#define __FLASH_H__ 1
22
Edward O'Callaghan7b188712019-09-09 15:07:14 +100023#include <inttypes.h>
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +100024#include <stdio.h>
ollie6a600992005-11-26 21:55:36 +000025#include <stdint.h>
hailfingerd43a4e32010-06-03 00:49:50 +000026#include <stddef.h>
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +100027#include <stdarg.h>
Edward O'Callaghana74ffcd2019-06-17 14:59:55 +100028#include <stdbool.h>
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +100029#if IS_WINDOWS
oxygene3ad3b332010-01-06 22:14:39 +000030#include <windows.h>
31#undef min
32#undef max
33#endif
hailfingere1f062f2008-05-22 13:22:45 +000034
Stefan Reinauere64faaf2011-05-03 18:03:25 -070035/* Are timers broken? */
36extern int broken_timer;
37
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +100038#define KiB (1024)
39#define MiB (1024 * KiB)
40
41/* Assumes `n` and `a` are at most 64-bit wide (to avoid typeof() operator). */
42#define ALIGN_DOWN(n, a) ((n) & ~((uint64_t)(a) - 1))
43
Souvik Ghoshd75cd672016-06-17 14:21:39 -070044struct flashctx; /* forward declare */
hailfingerf294fa22010-09-25 22:53:44 +000045#define ERROR_PTR ((void*)-1)
46
hailfingeree9ee132010-10-08 00:37:55 +000047/* Error codes */
Nikolai Artemiev1e0291b2020-04-15 10:29:26 +100048#define ERROR_OOM -100
hailfingeree9ee132010-10-08 00:37:55 +000049#define TIMEOUT_ERROR -101
50
Edward O'Callaghan9b520dd2019-05-01 21:47:21 -040051#define PRIxPTR_WIDTH ((int)(sizeof(uintptr_t)*2))
52
Edward O'Callaghan1a3fd132019-06-04 14:18:55 +100053/* for verify_it variable in flashrom.c and cli_classic.c */
Louis Yung-Chieh Lo5d95f042011-09-01 17:33:06 +080054enum {
55 VERIFY_OFF = 0,
56 VERIFY_FULL,
57 VERIFY_PARTIAL,
58};
59
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +100060/* TODO: check using code for correct usage of types */
Kangheui Won4974cc12019-10-18 12:59:01 +110061typedef uintptr_t chipaddr;
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +100062#define PRIxPTR_WIDTH ((int)(sizeof(uintptr_t)*2))
Pavol Markoef4c6e82019-09-09 12:43:44 +000063
David Hendricks93784b42016-08-09 17:00:38 -070064int register_shutdown(int (*function) (void *data), void *data);
Souvik Ghoshd75cd672016-06-17 14:21:39 -070065#define CHIP_RESTORE_CALLBACK int (*func) (struct flashctx *flash, uint8_t status)
David Hendricksbf36f092010-11-02 23:39:29 -070066
Souvik Ghoshd75cd672016-06-17 14:21:39 -070067int register_chip_restore(CHIP_RESTORE_CALLBACK, struct flashctx *flash, uint8_t status);
uweabe92a52009-05-16 22:36:00 +000068void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
69 size_t len);
70void programmer_unmap_flash_region(void *virt_addr, size_t len);
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +100071void programmer_delay(unsigned int usecs);
hailfingerba3761a2009-03-05 19:24:22 +000072
uwe16f99092008-03-12 11:54:51 +000073#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
74
hailfinger40167462009-05-31 17:57:34 +000075enum chipbustype {
hailfingere1e41ea2011-07-27 07:13:06 +000076 BUS_NONE = 0,
77 BUS_PARALLEL = 1 << 0,
78 BUS_LPC = 1 << 1,
79 BUS_FWH = 1 << 2,
80 BUS_SPI = 1 << 3,
hailfingerfe7cd9e2011-11-04 21:35:26 +000081 BUS_PROG = 1 << 4,
hailfingere1e41ea2011-07-27 07:13:06 +000082 BUS_NONSPI = BUS_PARALLEL | BUS_LPC | BUS_FWH,
hailfinger40167462009-05-31 17:57:34 +000083};
84
David Hendricks80f62d22010-10-08 11:09:35 -070085/* used to select bus which target chip resides */
86extern enum chipbustype target_bus;
87
hailfinger7df21362009-09-05 02:30:58 +000088/*
Edward O'Callaghanf78fffc2019-06-17 12:40:12 +100089 * The following enum defines possible write granularities of flash chips. These tend to reflect the properties
90 * of the actual hardware not necesserily the write function(s) defined by the respective struct flashchip.
91 * The latter might (and should) be more precisely specified, e.g. they might bail out early if their execution
92 * would result in undefined chip contents.
93 */
94enum write_granularity {
95 /* We assume 256 byte granularity by default. */
96 write_gran_256bytes = 0,/* If less than 256 bytes are written, the unwritten bytes are undefined. */
97 write_gran_1bit, /* Each bit can be cleared individually. */
98 write_gran_1byte, /* A byte can be written once. Further writes to an already written byte cause
99 * its contents to be either undefined or to stay unchanged. */
100 write_gran_128bytes, /* If less than 128 bytes are written, the unwritten bytes are undefined. */
101 write_gran_264bytes, /* If less than 264 bytes are written, the unwritten bytes are undefined. */
102 write_gran_512bytes, /* If less than 512 bytes are written, the unwritten bytes are undefined. */
103 write_gran_528bytes, /* If less than 528 bytes are written, the unwritten bytes are undefined. */
104 write_gran_1024bytes, /* If less than 1024 bytes are written, the unwritten bytes are undefined. */
105 write_gran_1056bytes, /* If less than 1056 bytes are written, the unwritten bytes are undefined. */
106 write_gran_1byte_implicit_erase, /* EEPROMs and other chips with implicit erase and 1-byte writes. */
107};
108
109/*
hailfinger7df21362009-09-05 02:30:58 +0000110 * How many different contiguous runs of erase blocks with one size each do
111 * we have for a given erase function?
112 */
113#define NUM_ERASEREGIONS 5
114
115/*
116 * How many different erase functions do we have per chip?
Edward O'Callaghanfadf15b2019-10-10 13:46:39 +1100117 * Macronix MX25L25635F has 8 different functions.
hailfinger7df21362009-09-05 02:30:58 +0000118 */
Edward O'Callaghanfadf15b2019-10-10 13:46:39 +1100119#define NUM_ERASEFUNCTIONS 8
hailfinger7df21362009-09-05 02:30:58 +0000120
Edward O'Callaghanf78fffc2019-06-17 12:40:12 +1000121/* Feature bits used for non-SPI only */
hailfinger80dea312010-01-09 03:15:50 +0000122#define FEATURE_REGISTERMAP (1 << 0)
123#define FEATURE_BYTEWRITES (1 << 1)
snelsonc6855342010-01-28 23:55:12 +0000124#define FEATURE_LONG_RESET (0 << 4)
125#define FEATURE_SHORT_RESET (1 << 4)
126#define FEATURE_EITHER_RESET FEATURE_LONG_RESET
hailfingerb07dc972010-10-20 21:13:19 +0000127#define FEATURE_RESET_MASK (FEATURE_LONG_RESET | FEATURE_SHORT_RESET)
hailfinger80dea312010-01-09 03:15:50 +0000128#define FEATURE_ADDR_FULL (0 << 2)
129#define FEATURE_ADDR_MASK (3 << 2)
snelsonc6855342010-01-28 23:55:12 +0000130#define FEATURE_ADDR_2AA (1 << 2)
131#define FEATURE_ADDR_AAA (2 << 2)
mkarcher9ded5fe2010-04-03 10:27:08 +0000132#define FEATURE_ADDR_SHIFTED (1 << 5)
Edward O'Callaghanf78fffc2019-06-17 12:40:12 +1000133/* Feature bits used for SPI only */
hailfingerc33d4732010-07-29 13:09:18 +0000134#define FEATURE_WRSR_EWSR (1 << 6)
135#define FEATURE_WRSR_WREN (1 << 7)
136#define FEATURE_WRSR_EITHER (FEATURE_WRSR_EWSR | FEATURE_WRSR_WREN)
David Hendricksff55cf62016-08-30 11:22:31 -0700137#define FEATURE_OTP (1 << 8)
Edward O'Callaghan96a4f542020-06-29 16:51:24 +1000138#define FEATURE_QPI (1 << 9)
139#define FEATURE_4BA_ENTER (1 << 10) /**< Can enter/exit 4BA mode with instructions 0xb7/0xe9 w/o WREN */
140#define FEATURE_4BA_ENTER_WREN (1 << 11) /**< Can enter/exit 4BA mode with instructions 0xb7/0xe9 after WREN */
141#define FEATURE_4BA_ENTER_EAR7 (1 << 12) /**< Can enter/exit 4BA mode by setting bit7 of the ext addr reg */
Edward O'Callaghan27486212019-07-26 21:59:55 +1000142#define FEATURE_4BA_EXT_ADDR (1 << 13) /**< Regular 3-byte operations can be used by writing the most
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +1000143 significant address byte into an extended address register. */
Edward O'Callaghan27486212019-07-26 21:59:55 +1000144#define FEATURE_4BA_READ (1 << 14) /**< Native 4BA read instruction (0x13) is supported. */
145#define FEATURE_4BA_FAST_READ (1 << 15) /**< Native 4BA fast read instruction (0x0c) is supported. */
146#define FEATURE_4BA_WRITE (1 << 16) /**< Native 4BA byte program (0x12) is supported. */
Edward O'Callaghan3d0cbd42019-06-24 15:37:01 +1000147/* 4BA Shorthands */
148#define FEATURE_4BA_NATIVE (FEATURE_4BA_READ | FEATURE_4BA_FAST_READ | FEATURE_4BA_WRITE)
149#define FEATURE_4BA (FEATURE_4BA_ENTER | FEATURE_4BA_EXT_ADDR | FEATURE_4BA_NATIVE)
150#define FEATURE_4BA_WREN (FEATURE_4BA_ENTER_WREN | FEATURE_4BA_EXT_ADDR | FEATURE_4BA_NATIVE)
Edward O'Callaghan96a4f542020-06-29 16:51:24 +1000151#define FEATURE_4BA_EAR7 (FEATURE_4BA_ENTER_EAR7 | FEATURE_4BA_EXT_ADDR | FEATURE_4BA_NATIVE)
152/*
153 * Most flash chips are erased to ones and programmed to zeros. However, some
154 * other flash chips, such as the ENE KB9012 internal flash, work the opposite way.
155 */
156#define FEATURE_ERASED_ZERO (1 << 17)
157#define FEATURE_NO_ERASE (1 << 18)
Simon Glass4c214132013-07-16 10:09:28 -0600158
Edward O'Callaghanef783e32020-08-10 19:54:27 +1000159#define ERASED_VALUE(flash) (((flash)->chip->feature_bits & FEATURE_ERASED_ZERO) ? 0x00 : 0xff)
160#define UNERASED_VALUE(flash) (((flash)->chip->feature_bits & FEATURE_ERASED_ZERO) ? 0xff : 0x00)
161
David Hendricks8c084212015-11-17 22:29:36 -0800162struct voltage_range {
163 uint16_t min, max;
164};
165
Patrick Georgiac3423f2017-02-03 20:58:06 +0100166enum test_state {
167 OK = 0,
168 NT = 1, /* Not tested */
169 BAD, /* Known to not work */
170 DEP, /* Support depends on configuration (e.g. Intel flash descriptor) */
171 NA, /* Not applicable (e.g. write support on ROM chips) */
172};
173
Alan Green5447a452019-07-30 13:57:52 +1000174#define TEST_UNTESTED (struct tested){ .probe = NT, .read = NT, .erase = NT, .write = NT }
Patrick Georgiac3423f2017-02-03 20:58:06 +0100175
Alan Green5447a452019-07-30 13:57:52 +1000176#define TEST_OK_PROBE (struct tested){ .probe = OK, .read = NT, .erase = NT, .write = NT }
177#define TEST_OK_PR (struct tested){ .probe = OK, .read = OK, .erase = NT, .write = NT }
178#define TEST_OK_PRE (struct tested){ .probe = OK, .read = OK, .erase = OK, .write = NT }
179#define TEST_OK_PREW (struct tested){ .probe = OK, .read = OK, .erase = OK, .write = OK }
Patrick Georgiac3423f2017-02-03 20:58:06 +0100180
Alan Green5447a452019-07-30 13:57:52 +1000181#define TEST_BAD_PROBE (struct tested){ .probe = BAD, .read = NT, .erase = NT, .write = NT }
182#define TEST_BAD_PR (struct tested){ .probe = BAD, .read = BAD, .erase = NT, .write = NT }
183#define TEST_BAD_PRE (struct tested){ .probe = BAD, .read = BAD, .erase = BAD, .write = NT }
184#define TEST_BAD_PREW (struct tested){ .probe = BAD, .read = BAD, .erase = BAD, .write = BAD }
Patrick Georgiac3423f2017-02-03 20:58:06 +0100185
rminnich8d3ff912003-10-25 17:01:29 +0000186struct flashchip {
uwedfcd15f2008-03-14 23:55:58 +0000187 const char *vendor;
uwe6ed6d952007-12-04 21:49:06 +0000188 const char *name;
hailfinger40167462009-05-31 17:57:34 +0000189
190 enum chipbustype bustype;
191
uwefa98ca12008-10-18 21:14:13 +0000192 /*
193 * With 32bit manufacture_id and model_id we can cover IDs up to
hailfinger428f2012007-12-31 01:49:00 +0000194 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
195 * Identification code.
196 */
197 uint32_t manufacture_id;
198 uint32_t model_id;
rminnich8d3ff912003-10-25 17:01:29 +0000199
stefanct707f13b2011-05-19 02:58:17 +0000200 /* Total chip size in kilobytes */
stefanctc5eb8a92011-11-23 09:13:48 +0000201 unsigned int total_size;
stefanct707f13b2011-05-19 02:58:17 +0000202 /* Chip page size in bytes */
stefanctc5eb8a92011-11-23 09:13:48 +0000203 unsigned int page_size;
snelson63133f92010-01-04 17:15:23 +0000204 int feature_bits;
rminnich8d3ff912003-10-25 17:01:29 +0000205
Patrick Georgiac3423f2017-02-03 20:58:06 +0100206 /* Indicate how well flashrom supports different operations of this flash chip. */
207 struct tested {
208 enum test_state probe;
209 enum test_state read;
210 enum test_state erase;
211 enum test_state write;
Patrick Georgiac3423f2017-02-03 20:58:06 +0100212 } tested;
stuge9cd64bd2008-05-03 04:34:37 +0000213
Edward O'Callaghancc1d0c92019-02-24 15:35:07 +1100214 /*
215 * Group chips that have common command sets. This should ensure that
216 * no chip gets confused by a probing command for a very different class
217 * of chips.
218 */
219 enum {
220 /* SPI25 is very common. Keep it at zero so we don't have
221 to specify it for each and every chip in the database.*/
222 SPI25 = 0,
Edward O'Callaghana9c81002019-02-24 15:54:40 +1100223 SPI_EDI = 1,
Edward O'Callaghancc1d0c92019-02-24 15:35:07 +1100224 } spi_cmd_set;
225
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700226 int (*probe) (struct flashctx *flash);
hailfingerd5b35922009-06-03 14:46:22 +0000227
stefanctc5eb8a92011-11-23 09:13:48 +0000228 /* Delay after "enter/exit ID mode" commands in microseconds.
229 * NB: negative values have special meanings, see TIMING_* below.
230 */
231 signed int probe_timing;
hailfinger7df21362009-09-05 02:30:58 +0000232
233 /*
hailfingerc4fac582009-12-22 13:04:53 +0000234 * Erase blocks and associated erase function. Any chip erase function
235 * is stored as chip-sized virtual block together with said function.
stefanct707f13b2011-05-19 02:58:17 +0000236 * The first one that fits will be chosen. There is currently no way to
237 * influence that behaviour. For testing just comment out the other
238 * elements or set the function pointer to NULL.
hailfinger7df21362009-09-05 02:30:58 +0000239 */
240 struct block_eraser {
Patrick Georgiac3423f2017-02-03 20:58:06 +0100241 struct eraseblock {
stefanct312d9ff2011-06-12 19:47:55 +0000242 unsigned int size; /* Eraseblock size in bytes */
hailfinger7df21362009-09-05 02:30:58 +0000243 unsigned int count; /* Number of contiguous blocks with that size */
244 } eraseblocks[NUM_ERASEREGIONS];
stefanct9e6b98a2011-05-28 02:37:14 +0000245 /* a block_erase function should try to erase one block of size
246 * 'blocklen' at address 'blockaddr' and return 0 on success. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700247 int (*block_erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
hailfinger7df21362009-09-05 02:30:58 +0000248 } block_erasers[NUM_ERASEFUNCTIONS];
249
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700250 int (*printlock) (struct flashctx *flash);
251 int (*unlock) (struct flashctx *flash);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100252 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700253 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan4fe3a972019-06-19 16:56:10 +1000254 int (*set_4ba) (struct flashctx *flash);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700255 uint8_t (*read_status) (const struct flashctx *flash);
256 int (*write_status) (const struct flashctx *flash, int status);
Duncan Laurie25a4ca22019-04-25 12:08:52 -0700257 int (*check_access) (const struct flashctx *flash, unsigned int start, unsigned int len, int read);
David Hendricks8c084212015-11-17 22:29:36 -0800258 struct voltage_range voltage;
Edward O'Callaghan10e63d92019-06-17 14:12:52 +1000259 enum write_granularity gran;
Edward O'Callaghan2d001292019-06-26 14:35:03 +1000260
261 /* SPI specific options (TODO: Make it a union in case other bustypes get specific options.) */
262 uint8_t wrea_override; /**< override opcode for write extended address register */
263
David Hendricksf7924d12010-06-10 21:26:44 -0700264 struct wp *wp;
rminnich8d3ff912003-10-25 17:01:29 +0000265};
266
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700267/* struct flashctx must always contain struct flashchip at the beginning. */
268struct flashctx {
Patrick Georgif3fa2992017-02-02 16:24:44 +0100269 struct flashchip *chip;
Edward O'Callaghan7bd44c62019-11-13 12:44:49 +1100270
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700271 chipaddr virtual_memory;
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +1000272 /* Some flash devices have an additional register space; semantics are like above. */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700273 chipaddr virtual_registers;
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000274 struct registered_master *mst;
Edward O'Callaghana74ffcd2019-06-17 14:59:55 +1000275
276 /* We cache the state of the extended address register (highest byte
277 * of a 4BA for 3BA instructions) and the state of the 4BA mode here.
278 * If possible, we enter 4BA mode early. If that fails, we make use
279 * of the extended address register.
280 */
281 int address_high_byte;
282 bool in_4ba_mode;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700283};
284
285
David Hendricks40df5b52016-12-22 15:36:28 -0800286/* Given RDID info, return pointer to entry in flashchips[] */
287const struct flashchip *flash_id_to_entry(uint32_t mfg_id, uint32_t model_id);
288
hailfingerd5b35922009-06-03 14:46:22 +0000289/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
290 * field and zero delay.
Simon Glass8dc82732013-07-16 10:13:51 -0600291 *
hailfingerd5b35922009-06-03 14:46:22 +0000292 * SPI devices will always have zero delay and ignore this field.
293 */
294#define TIMING_FIXME -1
295/* this is intentionally same value as fixme */
296#define TIMING_IGNORED -1
297#define TIMING_ZERO -2
298
hailfinger48ed3e22011-05-04 00:39:50 +0000299extern const struct flashchip flashchips[];
Edward O'Callaghan6240c852019-07-02 15:49:58 +1000300extern const unsigned int flashchips_size;
301
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530302extern const struct flashchip flashchips_hwseq[];
ollie6a600992005-11-26 21:55:36 +0000303
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700304void chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
305void chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
306void chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Stuart langleyc98e43f2020-03-26 20:27:36 +1100307void chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700308uint8_t chip_readb(const struct flashctx *flash, const chipaddr addr);
309uint16_t chip_readw(const struct flashctx *flash, const chipaddr addr);
310uint32_t chip_readl(const struct flashctx *flash, const chipaddr addr);
311void chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
312
uwe884cc8b2009-06-17 12:07:12 +0000313/* print.c */
Edward O'Callaghanab4993a2019-11-09 21:36:17 +1100314int print_supported(void);
hailfingera50d60e2009-11-17 09:57:34 +0000315void print_supported_wiki(void);
uwea3a82c92009-05-15 17:02:34 +0000316
Edward O'Callaghan8dd57922019-03-15 16:21:34 +1100317/* helpers.c */
318uint32_t address_to_bits(uint32_t addr);
Edward O'Callaghan2fc166e2019-09-09 00:51:20 +1000319unsigned int bitcount(unsigned long a);
Edward O'Callaghand2799ab2019-09-09 16:30:31 +1000320#undef MIN
321#define MIN(a, b) ((a) < (b) ? (a) : (b))
322#undef MAX
323#define MAX(a, b) ((a) > (b) ? (a) : (b))
Edward O'Callaghan8dd57922019-03-15 16:21:34 +1100324int max(int a, int b);
Edward O'Callaghanf78fffc2019-06-17 12:40:12 +1000325int min(int a, int b);
Edward O'Callaghan8dd57922019-03-15 16:21:34 +1100326char *strcat_realloc(char *dest, const char *src);
327void tolower_string(char *str);
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +1000328uint8_t reverse_byte(uint8_t x);
329void reverse_bytes(uint8_t *dst, const uint8_t *src, size_t length);
330#ifdef __MINGW32__
331char* strtok_r(char *str, const char *delim, char **nextp);
332char *strndup(const char *str, size_t size);
333#endif
334#if defined(__DJGPP__) || (!defined(__LIBPAYLOAD__) && !defined(HAVE_STRNLEN))
335size_t strnlen(const char *str, size_t n);
336#endif
Edward O'Callaghan8dd57922019-03-15 16:21:34 +1100337
uwe4529d202007-08-23 13:34:59 +0000338/* flashrom.c */
krause2eb76212011-01-17 07:50:42 +0000339extern const char flashrom_version[];
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +1000340extern const char *chip_to_probe;
Edward O'Callaghanf78fffc2019-06-17 12:40:12 +1000341char *flashbuses_to_text(enum chipbustype bustype);
342extern enum chipbustype buses_supported;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700343void map_flash_registers(struct flashctx *flash);
344int read_memmapped(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
345int erase_flash(struct flashctx *flash);
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +1000346int probe_flash(struct registered_master *mst, int startchip, struct flashctx *fill_flash, int force);
Edward O'Callaghanf78fffc2019-06-17 12:40:12 +1000347int read_flash(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700348int read_flash_to_file(struct flashctx *flash, const char *filename);
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +1000349char *extract_param(const char *const *haystack, const char *needle, const char *delim);
Edward O'Callaghan445b48b2020-08-13 12:25:17 +1000350int verify_range(struct flashctx *flash, const uint8_t *cmpbuf, unsigned int start, unsigned int len);
hailfinger92cd8e32010-01-07 03:24:05 +0000351void print_version(void);
Souvik Ghosh3c963a42016-07-19 18:48:15 -0700352void print_buildinfo(void);
hailfinger74819ad2010-05-15 15:04:37 +0000353void print_banner(void);
hailfingerf79d1712010-10-06 23:48:34 +0000354void list_programmers_linebreak(int startcol, int cols, int paren);
hailfinger92cd8e32010-01-07 03:24:05 +0000355int selfcheck(void);
Edward O'Callaghanf78fffc2019-06-17 12:40:12 +1000356int read_buf_from_file(unsigned char *buf, unsigned long size, const char *filename);
Edward O'Callaghanb2257cc2020-07-25 22:19:47 +1000357int write_buf_to_file(const unsigned char *buf, unsigned long size, const char *filename);
Vadim Bendebury2f346a32018-05-21 10:24:18 -0700358
359/*
360 *
361 * The main processing function of flashrom utility; it is invoked once
362 * command line parameters are processed and verified, and the type of the
363 * flash chip the programmer operates on has been determined.
364 *
365 * @flash pointer to the flash context matching the chip detected
366 * during initialization.
367 * @force when set proceed even if the chip is not known to work
368 * @filename pointer to the name of the file to read from or write to
369 * @read_it when true, flash contents are read into 'filename'
370 * @write_it when true, flash is programmed with 'filename' contents
371 * @erase_it when true, flash chip is erased
372 * @verify_it depending on the value verify the full chip, only changed
373 * areas, or none
374 * @extract_it extract all known flash chip regions into separate files
375 * @diff_file when deciding what areas to program, use this file's
376 * contents instead of reading the current chip contents
377 * @do_diff when true - compare result of the operation with either the
378 * original chip contents for 'diff_file' contents, is present.
379 * When false - do not diff, consider the chip erased before
380 * operation starts.
381 *
382 * Only one of 'read_it', 'write_it', and 'erase_it' is expected to be set,
383 * but this is not enforced.
384 *
385 * 'do_diff' must be set if 'diff_file' is set. If 'do_diff' is set, but
386 * 'diff_file' is not - comparison is done against the pre-operation chip
387 * contents.
388 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700389int doit(struct flashctx *flash, int force, const char *filename, int read_it,
Simon Glass9ad06c12013-07-03 22:08:17 +0900390 int write_it, int erase_it, int verify_it, int extract_it,
Vadim Bendebury2f346a32018-05-21 10:24:18 -0700391 const char *diff_file, int do_diff);
uwe884cc8b2009-06-17 12:07:12 +0000392
393#define OK 0
394#define NT 1 /* Not tested */
uwe4529d202007-08-23 13:34:59 +0000395
David Hendricks1ed1d352011-11-23 17:54:37 -0800396/* what to do in case of an error */
397enum error_action {
398 error_fail, /* fail immediately */
399 error_ignore, /* non-fatal error; continue */
400};
401
uwe97e8e272011-09-03 17:15:00 +0000402/* Something happened that shouldn't happen, but we can go on. */
mkarcher74d30132010-07-22 18:04:15 +0000403#define ERROR_NONFATAL 0x100
404
uwe97e8e272011-09-03 17:15:00 +0000405/* Something happened that shouldn't happen, we'll abort. */
406#define ERROR_FATAL -0xee
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000407#define ERROR_FLASHROM_BUG -200
408/* We reached one of the hardcoded limits of flashrom. This can be fixed by
409 * increasing the limit of a compile-time allocation or by switching to dynamic
410 * allocation.
411 * Note: If this warning is triggered, check first for runaway registrations.
412 */
413#define ERROR_FLASHROM_LIMIT -201
414
David Hendricks1ed1d352011-11-23 17:54:37 -0800415/* Operation failed due to access restriction set in programmer or flash chip */
416#define ACCESS_DENIED -7
417extern enum error_action access_denied_action;
418
419/* convenience function for checking return codes */
420extern int ignore_error(int x);
421
Edward O'Callaghan83c77002019-06-04 15:56:19 +1000422/* cli_common.c */
Edward O'Callaghan71e30b42019-06-04 16:16:13 +1000423void print_chip_support_status(const struct flashchip *chip);
Edward O'Callaghan83c77002019-06-04 15:56:19 +1000424
snelson9cba3c62010-01-07 20:09:33 +0000425/* cli_output.c */
Edward O'Callaghan83c77002019-06-04 15:56:19 +1000426extern enum flashrom_log_level verbose_screen;
427extern enum flashrom_log_level verbose_logfile;
Souvik Ghosh3c963a42016-07-19 18:48:15 -0700428#ifndef STANDALONE
429int open_logfile(const char * const filename);
430int close_logfile(void);
431void start_logging(void);
432#endif
Edward O'Callaghan8d8d3972019-02-24 20:40:10 +1100433enum flashrom_log_level {
434 FLASHROM_MSG_ERROR = 0,
435 FLASHROM_MSG_WARN = 1,
436 FLASHROM_MSG_INFO = 2,
437 FLASHROM_MSG_DEBUG = 3,
438 FLASHROM_MSG_DEBUG2 = 4,
439 FLASHROM_MSG_SPEW = 5,
Patrick Georgidbde2f12017-02-03 18:07:45 +0100440};
hailfinger63932d42010-06-04 23:20:21 +0000441/* Let gcc and clang check for correct printf-style format strings. */
Edward O'Callaghan8d8d3972019-02-24 20:40:10 +1100442int print(enum flashrom_log_level level, const char *fmt, ...)
Patrick Georgidbde2f12017-02-03 18:07:45 +0100443#ifdef __MINGW32__
Edward O'Callaghanc4d1f1c2020-04-17 13:27:23 +1000444# ifndef __MINGW_PRINTF_FORMAT
445# define __MINGW_PRINTF_FORMAT gnu_printf
446# endif
447__attribute__((format(__MINGW_PRINTF_FORMAT, 2, 3)));
Patrick Georgidbde2f12017-02-03 18:07:45 +0100448#else
449__attribute__((format(printf, 2, 3)));
450#endif
Edward O'Callaghan8d8d3972019-02-24 20:40:10 +1100451#define msg_gerr(...) print(FLASHROM_MSG_ERROR, __VA_ARGS__) /* general errors */
452#define msg_perr(...) print(FLASHROM_MSG_ERROR, __VA_ARGS__) /* programmer errors */
453#define msg_cerr(...) print(FLASHROM_MSG_ERROR, __VA_ARGS__) /* chip errors */
454#define msg_gwarn(...) print(FLASHROM_MSG_WARN, __VA_ARGS__) /* general warnings */
455#define msg_pwarn(...) print(FLASHROM_MSG_WARN, __VA_ARGS__) /* programmer warnings */
456#define msg_cwarn(...) print(FLASHROM_MSG_WARN, __VA_ARGS__) /* chip warnings */
457#define msg_ginfo(...) print(FLASHROM_MSG_INFO, __VA_ARGS__) /* general info */
458#define msg_pinfo(...) print(FLASHROM_MSG_INFO, __VA_ARGS__) /* programmer info */
459#define msg_cinfo(...) print(FLASHROM_MSG_INFO, __VA_ARGS__) /* chip info */
460#define msg_gdbg(...) print(FLASHROM_MSG_DEBUG, __VA_ARGS__) /* general debug */
461#define msg_pdbg(...) print(FLASHROM_MSG_DEBUG, __VA_ARGS__) /* programmer debug */
462#define msg_cdbg(...) print(FLASHROM_MSG_DEBUG, __VA_ARGS__) /* chip debug */
463#define msg_gdbg2(...) print(FLASHROM_MSG_DEBUG2, __VA_ARGS__) /* general debug2 */
464#define msg_pdbg2(...) print(FLASHROM_MSG_DEBUG2, __VA_ARGS__) /* programmer debug2 */
465#define msg_cdbg2(...) print(FLASHROM_MSG_DEBUG2, __VA_ARGS__) /* chip debug2 */
466#define msg_gspew(...) print(FLASHROM_MSG_SPEW, __VA_ARGS__) /* general debug spew */
467#define msg_pspew(...) print(FLASHROM_MSG_SPEW, __VA_ARGS__) /* programmer debug spew */
468#define msg_cspew(...) print(FLASHROM_MSG_SPEW, __VA_ARGS__) /* chip debug spew */
snelson9cba3c62010-01-07 20:09:33 +0000469
stepan745615e2007-10-15 21:44:47 +0000470/* spi.c */
hailfinger68002c22009-07-10 21:08:55 +0000471struct spi_command {
472 unsigned int writecnt;
473 unsigned int readcnt;
474 const unsigned char *writearr;
475 unsigned char *readarr;
476};
Nico Huber4c8a9562017-10-15 11:20:58 +0200477#define NULL_SPI_CMD { 0, 0, NULL, NULL, }
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700478int spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000479 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700480int spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
uweaf9b4df2008-09-26 13:19:02 +0000481
David Hendricks8c084212015-11-17 22:29:36 -0800482#define NUM_VOLTAGE_RANGES 16
483extern struct voltage_range voltage_ranges[];
484/* returns number of unique voltage ranges, or <0 to indicate failure */
485extern int flash_supported_voltage_ranges(enum chipbustype bus);
486
Edward O'Callaghan4b940572019-08-02 01:44:47 +1000487enum chipbustype get_buses_supported(void);
ollie5b621572004-03-20 16:46:10 +0000488#endif /* !__FLASH_H__ */