blob: 25f21faff426980c3e6aaeabd2b1d730e9c4d157 [file] [log] [blame]
hailfinger428f6852010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#ifndef __PROGRAMMER_H__
25#define __PROGRAMMER_H__ 1
26
hailfingerfe7cd9e2011-11-04 21:35:26 +000027#include "flash.h" /* for chipaddr and flashchip */
28
hailfinger428f6852010-07-27 22:41:39 +000029enum programmer {
30#if CONFIG_INTERNAL == 1
31 PROGRAMMER_INTERNAL,
32#endif
33#if CONFIG_DUMMY == 1
34 PROGRAMMER_DUMMY,
35#endif
36#if CONFIG_NIC3COM == 1
37 PROGRAMMER_NIC3COM,
38#endif
39#if CONFIG_NICREALTEK == 1
40 PROGRAMMER_NICREALTEK,
uwe6764e922010-09-03 18:21:21 +000041#endif
hailfinger428f6852010-07-27 22:41:39 +000042#if CONFIG_NICNATSEMI == 1
43 PROGRAMMER_NICNATSEMI,
uwe6764e922010-09-03 18:21:21 +000044#endif
hailfinger428f6852010-07-27 22:41:39 +000045#if CONFIG_GFXNVIDIA == 1
46 PROGRAMMER_GFXNVIDIA,
47#endif
48#if CONFIG_DRKAISER == 1
49 PROGRAMMER_DRKAISER,
50#endif
51#if CONFIG_SATASII == 1
52 PROGRAMMER_SATASII,
53#endif
54#if CONFIG_ATAHPT == 1
55 PROGRAMMER_ATAHPT,
56#endif
hailfinger428f6852010-07-27 22:41:39 +000057#if CONFIG_FT2232_SPI == 1
58 PROGRAMMER_FT2232_SPI,
59#endif
60#if CONFIG_SERPROG == 1
61 PROGRAMMER_SERPROG,
62#endif
63#if CONFIG_BUSPIRATE_SPI == 1
64 PROGRAMMER_BUSPIRATE_SPI,
65#endif
66#if CONFIG_DEDIPROG == 1
67 PROGRAMMER_DEDIPROG,
68#endif
69#if CONFIG_RAYER_SPI == 1
70 PROGRAMMER_RAYER_SPI,
71#endif
hailfinger7949b652011-05-08 00:24:18 +000072#if CONFIG_NICINTEL == 1
73 PROGRAMMER_NICINTEL,
74#endif
uwe6764e922010-09-03 18:21:21 +000075#if CONFIG_NICINTEL_SPI == 1
76 PROGRAMMER_NICINTEL_SPI,
77#endif
hailfingerfb1f31f2010-12-03 14:48:11 +000078#if CONFIG_OGP_SPI == 1
79 PROGRAMMER_OGP_SPI,
80#endif
hailfinger935365d2011-02-04 21:37:59 +000081#if CONFIG_SATAMV == 1
82 PROGRAMMER_SATAMV,
83#endif
uwe7df6dda2011-09-03 18:37:52 +000084#if CONFIG_LINUX_SPI == 1
85 PROGRAMMER_LINUX_SPI,
86#endif
hailfinger428f6852010-07-27 22:41:39 +000087 PROGRAMMER_INVALID /* This must always be the last entry. */
88};
89
David Hendricksba0827a2013-05-03 20:25:40 -070090enum alias_type {
91 ALIAS_NONE = 0, /* no alias (default) */
92 ALIAS_EC, /* embedded controller */
93 ALIAS_HOST, /* chipset / PCH / SoC / etc. */
94};
95
96struct programmer_alias {
97 const char *name;
98 enum alias_type type;
99};
100
101extern struct programmer_alias *alias;
102extern struct programmer_alias aliases[];
103
hailfinger428f6852010-07-27 22:41:39 +0000104struct programmer_entry {
105 const char *vendor;
106 const char *name;
107
108 int (*init) (void);
hailfinger428f6852010-07-27 22:41:39 +0000109
110 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
111 size_t len);
112 void (*unmap_flash_region) (void *virt_addr, size_t len);
113
hailfinger428f6852010-07-27 22:41:39 +0000114 void (*delay) (int usecs);
115};
116
117extern const struct programmer_entry programmer_table[];
118
hailfinger969e2f32011-09-08 00:00:29 +0000119int programmer_init(enum programmer prog, char *param);
hailfinger428f6852010-07-27 22:41:39 +0000120int programmer_shutdown(void);
121
122enum bitbang_spi_master_type {
123 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
124#if CONFIG_RAYER_SPI == 1
125 BITBANG_SPI_MASTER_RAYER,
126#endif
uwe6764e922010-09-03 18:21:21 +0000127#if CONFIG_NICINTEL_SPI == 1
128 BITBANG_SPI_MASTER_NICINTEL,
129#endif
hailfinger52384c92010-07-28 15:08:35 +0000130#if CONFIG_INTERNAL == 1
131#if defined(__i386__) || defined(__x86_64__)
132 BITBANG_SPI_MASTER_MCP,
133#endif
134#endif
hailfingerfb1f31f2010-12-03 14:48:11 +0000135#if CONFIG_OGP_SPI == 1
136 BITBANG_SPI_MASTER_OGP,
137#endif
hailfinger428f6852010-07-27 22:41:39 +0000138};
139
140struct bitbang_spi_master {
141 enum bitbang_spi_master_type type;
142
143 /* Note that CS# is active low, so val=0 means the chip is active. */
144 void (*set_cs) (int val);
145 void (*set_sck) (int val);
146 void (*set_mosi) (int val);
147 int (*get_miso) (void);
hailfinger12cba9a2010-09-15 00:17:37 +0000148 void (*request_bus) (void);
149 void (*release_bus) (void);
hailfinger428f6852010-07-27 22:41:39 +0000150};
151
152#if CONFIG_INTERNAL == 1
153struct penable {
154 uint16_t vendor_id;
155 uint16_t device_id;
stefanct6d836ba2011-05-26 01:35:19 +0000156 int status; /* OK=0 and NT=1 are defines only. Beware! */
hailfinger428f6852010-07-27 22:41:39 +0000157 const char *vendor_name;
158 const char *device_name;
159 int (*doit) (struct pci_dev *dev, const char *name);
160};
161
162extern const struct penable chipset_enables[];
163
hailfingere52e9f82011-05-05 07:12:40 +0000164enum board_match_phase {
165 P1,
166 P2,
167 P3
168};
169
hailfinger4640bdb2011-08-31 16:19:50 +0000170struct board_match {
hailfinger428f6852010-07-27 22:41:39 +0000171 /* Any device, but make it sensible, like the ISA bridge. */
172 uint16_t first_vendor;
173 uint16_t first_device;
174 uint16_t first_card_vendor;
175 uint16_t first_card_device;
176
177 /* Any device, but make it sensible, like
178 * the host bridge. May be NULL.
179 */
180 uint16_t second_vendor;
181 uint16_t second_device;
182 uint16_t second_card_vendor;
183 uint16_t second_card_device;
184
stefanct6d836ba2011-05-26 01:35:19 +0000185 /* Pattern to match DMI entries. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000186 const char *dmi_pattern;
187
stefanct6d836ba2011-05-26 01:35:19 +0000188 /* The vendor / part name from the coreboot table. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000189 const char *lb_vendor;
190 const char *lb_part;
191
hailfingere52e9f82011-05-05 07:12:40 +0000192 enum board_match_phase phase;
193
hailfinger428f6852010-07-27 22:41:39 +0000194 const char *vendor_name;
195 const char *board_name;
196
197 int max_rom_decode_parallel;
198 int status;
stefanct6d836ba2011-05-26 01:35:19 +0000199 int (*enable) (void); /* May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000200};
201
hailfinger4640bdb2011-08-31 16:19:50 +0000202extern const struct board_match board_matches[];
hailfinger428f6852010-07-27 22:41:39 +0000203
204struct board_info {
205 const char *vendor;
206 const char *name;
207 const int working;
208#ifdef CONFIG_PRINT_WIKI
209 const char *url;
210 const char *note;
211#endif
212};
213
214extern const struct board_info boards_known[];
215extern const struct board_info laptops_known[];
216#endif
217
218/* udelay.c */
219void myusec_delay(int usecs);
220void myusec_calibrate_delay(void);
221void internal_delay(int usecs);
222
223#if NEED_PCI == 1
224/* pcidev.c */
225extern uint32_t io_base_addr;
226extern struct pci_access *pacc;
227extern struct pci_dev *pcidev_dev;
228struct pcidev_status {
229 uint16_t vendor_id;
230 uint16_t device_id;
231 int status;
232 const char *vendor_name;
233 const char *device_name;
234};
hailfingerbf923c32011-02-15 22:44:27 +0000235uintptr_t pcidev_validate(struct pci_dev *dev, int bar, const struct pcidev_status *devs);
hailfinger0d703d42011-03-07 01:08:09 +0000236uintptr_t pcidev_init(int bar, const struct pcidev_status *devs);
hailfingerf31cbdc2010-11-10 15:25:18 +0000237/* rpci_write_* are reversible writes. The original PCI config space register
238 * contents will be restored on shutdown.
239 */
mkarcher08a24552010-12-26 23:55:19 +0000240int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
241int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
242int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
hailfinger428f6852010-07-27 22:41:39 +0000243#endif
244
245/* print.c */
hailfinger7949b652011-05-08 00:24:18 +0000246#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT+CONFIG_NICINTEL+CONFIG_NICINTEL_SPI+CONFIG_OGP_SPI+CONFIG_SATAMV >= 1
hailfinger428f6852010-07-27 22:41:39 +0000247void print_supported_pcidevs(const struct pcidev_status *devs);
248#endif
249
hailfingere20dc562011-06-09 20:06:34 +0000250#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000251/* board_enable.c */
252void w836xx_ext_enter(uint16_t port);
253void w836xx_ext_leave(uint16_t port);
254int it8705f_write_enable(uint8_t port);
255uint8_t sio_read(uint16_t port, uint8_t reg);
256void sio_write(uint16_t port, uint8_t reg, uint8_t data);
257void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
hailfingere52e9f82011-05-05 07:12:40 +0000258void board_handle_before_superio(void);
259void board_handle_before_laptop(void);
hailfinger428f6852010-07-27 22:41:39 +0000260int board_flash_enable(const char *vendor, const char *part);
261
262/* chipset_enable.c */
263int chipset_flash_enable(void);
Louis Yung-Chieh Lo6b8f0462011-01-06 12:49:46 +0800264int get_target_bus_from_chipset(enum chipbustype *target_bus);
hailfinger428f6852010-07-27 22:41:39 +0000265
266/* processor_enable.c */
267int processor_flash_enable(void);
hailfingere52e9f82011-05-05 07:12:40 +0000268#endif
hailfinger428f6852010-07-27 22:41:39 +0000269
270/* physmap.c */
271void *physmap(const char *descr, unsigned long phys_addr, size_t len);
272void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
273void physunmap(void *virt_addr, size_t len);
hailfingere20dc562011-06-09 20:06:34 +0000274#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000275int setup_cpu_msr(int cpu);
276void cleanup_cpu_msr(void);
277
278/* cbtable.c */
279void lb_vendor_dev_from_string(char *boardstring);
280int coreboot_init(void);
281extern char *lb_part, *lb_vendor;
282extern int partvendor_from_cbtable;
283
284/* dmi.c */
285extern int has_dmi_support;
286void dmi_init(void);
287int dmi_match(const char *pattern);
288
289/* internal.c */
hailfinger428f6852010-07-27 22:41:39 +0000290struct superio {
291 uint16_t vendor;
292 uint16_t port;
293 uint16_t model;
294};
hailfinger94e090c2011-04-27 14:34:08 +0000295extern struct superio superios[];
296extern int superio_count;
hailfinger428f6852010-07-27 22:41:39 +0000297#define SUPERIO_VENDOR_NONE 0x0
298#define SUPERIO_VENDOR_ITE 0x1
hailfingere20dc562011-06-09 20:06:34 +0000299#endif
300#if NEED_PCI == 1
hailfinger428f6852010-07-27 22:41:39 +0000301struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
uwe922946a2011-07-13 11:22:03 +0000302struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
hailfinger428f6852010-07-27 22:41:39 +0000303struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
304struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
305 uint16_t card_vendor, uint16_t card_device);
306#endif
307void get_io_perms(void);
308void release_io_perms(void);
309#if CONFIG_INTERNAL == 1
310extern int is_laptop;
hailfingere52e9f82011-05-05 07:12:40 +0000311extern int laptop_ok;
hailfinger428f6852010-07-27 22:41:39 +0000312extern int force_boardenable;
313extern int force_boardmismatch;
314void probe_superio(void);
hailfinger94e090c2011-04-27 14:34:08 +0000315int register_superio(struct superio s);
hailfinger76bb7e92011-11-09 23:40:00 +0000316extern enum chipbustype internal_buses_supported;
hailfinger428f6852010-07-27 22:41:39 +0000317int internal_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000318void internal_chip_writeb(uint8_t val, chipaddr addr);
319void internal_chip_writew(uint16_t val, chipaddr addr);
320void internal_chip_writel(uint32_t val, chipaddr addr);
321uint8_t internal_chip_readb(const chipaddr addr);
322uint16_t internal_chip_readw(const chipaddr addr);
323uint32_t internal_chip_readl(const chipaddr addr);
324void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
325#endif
326
327/* hwaccess.c */
328void mmio_writeb(uint8_t val, void *addr);
329void mmio_writew(uint16_t val, void *addr);
330void mmio_writel(uint32_t val, void *addr);
331uint8_t mmio_readb(void *addr);
332uint16_t mmio_readw(void *addr);
333uint32_t mmio_readl(void *addr);
334void mmio_le_writeb(uint8_t val, void *addr);
335void mmio_le_writew(uint16_t val, void *addr);
336void mmio_le_writel(uint32_t val, void *addr);
337uint8_t mmio_le_readb(void *addr);
338uint16_t mmio_le_readw(void *addr);
339uint32_t mmio_le_readl(void *addr);
340#define pci_mmio_writeb mmio_le_writeb
341#define pci_mmio_writew mmio_le_writew
342#define pci_mmio_writel mmio_le_writel
343#define pci_mmio_readb mmio_le_readb
344#define pci_mmio_readw mmio_le_readw
345#define pci_mmio_readl mmio_le_readl
hailfinger1e2e3442011-05-03 21:49:41 +0000346void rmmio_writeb(uint8_t val, void *addr);
347void rmmio_writew(uint16_t val, void *addr);
348void rmmio_writel(uint32_t val, void *addr);
349void rmmio_le_writeb(uint8_t val, void *addr);
350void rmmio_le_writew(uint16_t val, void *addr);
351void rmmio_le_writel(uint32_t val, void *addr);
352#define pci_rmmio_writeb rmmio_le_writeb
353#define pci_rmmio_writew rmmio_le_writew
354#define pci_rmmio_writel rmmio_le_writel
355void rmmio_valb(void *addr);
356void rmmio_valw(void *addr);
357void rmmio_vall(void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000358
359/* programmer.c */
360int noop_shutdown(void);
361void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
362void fallback_unmap(void *virt_addr, size_t len);
363uint8_t noop_chip_readb(const chipaddr addr);
364void noop_chip_writeb(uint8_t val, chipaddr addr);
365void fallback_chip_writew(uint16_t val, chipaddr addr);
366void fallback_chip_writel(uint32_t val, chipaddr addr);
367void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
368uint16_t fallback_chip_readw(const chipaddr addr);
369uint32_t fallback_chip_readl(const chipaddr addr);
370void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger76bb7e92011-11-09 23:40:00 +0000371struct par_programmer {
372 void (*chip_writeb) (uint8_t val, chipaddr addr);
373 void (*chip_writew) (uint16_t val, chipaddr addr);
374 void (*chip_writel) (uint32_t val, chipaddr addr);
375 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
376 uint8_t (*chip_readb) (const chipaddr addr);
377 uint16_t (*chip_readw) (const chipaddr addr);
378 uint32_t (*chip_readl) (const chipaddr addr);
379 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
380};
381extern const struct par_programmer *par_programmer;
382void register_par_programmer(const struct par_programmer *pgm, const enum chipbustype buses);
hailfinger428f6852010-07-27 22:41:39 +0000383
384/* dummyflasher.c */
385#if CONFIG_DUMMY == 1
386int dummy_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000387void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
388void dummy_unmap(void *virt_addr, size_t len);
389void dummy_chip_writeb(uint8_t val, chipaddr addr);
390void dummy_chip_writew(uint16_t val, chipaddr addr);
391void dummy_chip_writel(uint32_t val, chipaddr addr);
392void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
393uint8_t dummy_chip_readb(const chipaddr addr);
394uint16_t dummy_chip_readw(const chipaddr addr);
395uint32_t dummy_chip_readl(const chipaddr addr);
396void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000397#endif
398
399/* nic3com.c */
400#if CONFIG_NIC3COM == 1
401int nic3com_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000402void nic3com_chip_writeb(uint8_t val, chipaddr addr);
403uint8_t nic3com_chip_readb(const chipaddr addr);
404extern const struct pcidev_status nics_3com[];
405#endif
406
407/* gfxnvidia.c */
408#if CONFIG_GFXNVIDIA == 1
409int gfxnvidia_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000410void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
411uint8_t gfxnvidia_chip_readb(const chipaddr addr);
412extern const struct pcidev_status gfx_nvidia[];
413#endif
414
415/* drkaiser.c */
416#if CONFIG_DRKAISER == 1
417int drkaiser_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000418void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
419uint8_t drkaiser_chip_readb(const chipaddr addr);
420extern const struct pcidev_status drkaiser_pcidev[];
421#endif
422
423/* nicrealtek.c */
424#if CONFIG_NICREALTEK == 1
425int nicrealtek_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000426void nicrealtek_chip_writeb(uint8_t val, chipaddr addr);
427uint8_t nicrealtek_chip_readb(const chipaddr addr);
428extern const struct pcidev_status nics_realtek[];
hailfinger428f6852010-07-27 22:41:39 +0000429#endif
430
431/* nicnatsemi.c */
432#if CONFIG_NICNATSEMI == 1
433int nicnatsemi_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000434void nicnatsemi_chip_writeb(uint8_t val, chipaddr addr);
435uint8_t nicnatsemi_chip_readb(const chipaddr addr);
436extern const struct pcidev_status nics_natsemi[];
437#endif
438
hailfinger7949b652011-05-08 00:24:18 +0000439/* nicintel.c */
440#if CONFIG_NICINTEL == 1
441int nicintel_init(void);
hailfinger7949b652011-05-08 00:24:18 +0000442void nicintel_chip_writeb(uint8_t val, chipaddr addr);
443uint8_t nicintel_chip_readb(const chipaddr addr);
444extern const struct pcidev_status nics_intel[];
445#endif
446
uwe6764e922010-09-03 18:21:21 +0000447/* nicintel_spi.c */
448#if CONFIG_NICINTEL_SPI == 1
449int nicintel_spi_init(void);
uwe6764e922010-09-03 18:21:21 +0000450extern const struct pcidev_status nics_intel_spi[];
451#endif
452
hailfingerfb1f31f2010-12-03 14:48:11 +0000453/* ogp_spi.c */
454#if CONFIG_OGP_SPI == 1
455int ogp_spi_init(void);
hailfingerfb1f31f2010-12-03 14:48:11 +0000456extern const struct pcidev_status ogp_spi[];
457#endif
458
hailfinger935365d2011-02-04 21:37:59 +0000459/* satamv.c */
460#if CONFIG_SATAMV == 1
461int satamv_init(void);
hailfinger935365d2011-02-04 21:37:59 +0000462void satamv_chip_writeb(uint8_t val, chipaddr addr);
463uint8_t satamv_chip_readb(const chipaddr addr);
464extern const struct pcidev_status satas_mv[];
465#endif
466
hailfinger428f6852010-07-27 22:41:39 +0000467/* satasii.c */
468#if CONFIG_SATASII == 1
469int satasii_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000470void satasii_chip_writeb(uint8_t val, chipaddr addr);
471uint8_t satasii_chip_readb(const chipaddr addr);
472extern const struct pcidev_status satas_sii[];
473#endif
474
475/* atahpt.c */
476#if CONFIG_ATAHPT == 1
477int atahpt_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000478void atahpt_chip_writeb(uint8_t val, chipaddr addr);
479uint8_t atahpt_chip_readb(const chipaddr addr);
480extern const struct pcidev_status ata_hpt[];
481#endif
482
483/* ft2232_spi.c */
hailfinger888410e2010-07-29 15:54:53 +0000484#if CONFIG_FT2232_SPI == 1
485struct usbdev_status {
uwee15beb92010-08-08 17:01:18 +0000486 uint16_t vendor_id;
487 uint16_t device_id;
488 int status;
489 const char *vendor_name;
490 const char *device_name;
hailfinger888410e2010-07-29 15:54:53 +0000491};
hailfinger428f6852010-07-27 22:41:39 +0000492int ft2232_spi_init(void);
hailfinger888410e2010-07-29 15:54:53 +0000493extern const struct usbdev_status devs_ft2232spi[];
494void print_supported_usbdevs(const struct usbdev_status *devs);
495#endif
hailfinger428f6852010-07-27 22:41:39 +0000496
497/* rayer_spi.c */
498#if CONFIG_RAYER_SPI == 1
499int rayer_spi_init(void);
500#endif
501
502/* bitbang_spi.c */
503int bitbang_spi_init(const struct bitbang_spi_master *master, int halfperiod);
hailfinger12cba9a2010-09-15 00:17:37 +0000504int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
hailfinger428f6852010-07-27 22:41:39 +0000505
506/* buspirate_spi.c */
hailfingere20dc562011-06-09 20:06:34 +0000507#if CONFIG_BUSPIRATE_SPI == 1
hailfinger428f6852010-07-27 22:41:39 +0000508int buspirate_spi_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000509#endif
hailfinger428f6852010-07-27 22:41:39 +0000510
David Hendricks7e449602013-05-17 19:21:36 -0700511/* linux_i2c.c */
512#if CONFIG_LINUX_I2C == 1
513int linux_i2c_shutdown(void *data);
514int linux_i2c_init(void);
515int linux_i2c_open(int bus, int addr, int force);
516void linux_i2c_close(void);
517int linux_i2c_xfer(int bus, int addr, const void *inbuf,
518 int insize, const void *outbuf, int outsize);
519#endif
520
uwe7df6dda2011-09-03 18:37:52 +0000521/* linux_spi.c */
522#if CONFIG_LINUX_SPI == 1
523int linux_spi_init(void);
524#endif
525
hailfinger428f6852010-07-27 22:41:39 +0000526/* dediprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000527#if CONFIG_DEDIPROG == 1
hailfinger428f6852010-07-27 22:41:39 +0000528int dediprog_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000529#endif
hailfinger428f6852010-07-27 22:41:39 +0000530
531/* flashrom.c */
532struct decode_sizes {
533 uint32_t parallel;
534 uint32_t lpc;
535 uint32_t fwh;
536 uint32_t spi;
537};
538extern struct decode_sizes max_rom_decode;
539extern int programmer_may_write;
540extern unsigned long flashbase;
hailfinger48ed3e22011-05-04 00:39:50 +0000541void check_chip_supported(const struct flashchip *flash);
hailfinger428f6852010-07-27 22:41:39 +0000542int check_max_decode(enum chipbustype buses, uint32_t size);
stefanct52700282011-06-26 17:38:17 +0000543char *extract_programmer_param(const char *param_name);
hailfinger428f6852010-07-27 22:41:39 +0000544
545/* layout.c */
546int show_id(uint8_t *bios, int size, int force);
547
548/* spi.c */
549enum spi_controller {
550 SPI_CONTROLLER_NONE,
551#if CONFIG_INTERNAL == 1
552#if defined(__i386__) || defined(__x86_64__)
553 SPI_CONTROLLER_ICH7,
554 SPI_CONTROLLER_ICH9,
David Hendricks07af3a42011-07-11 22:13:02 -0700555 SPI_CONTROLLER_ICH_HWSEQ,
hailfinger2b46a862011-02-28 23:58:15 +0000556 SPI_CONTROLLER_IT85XX,
hailfinger428f6852010-07-27 22:41:39 +0000557 SPI_CONTROLLER_IT87XX,
David Hendricks46d32e32011-01-19 16:01:52 -0800558 SPI_CONTROLLER_MEC1308,
hailfinger428f6852010-07-27 22:41:39 +0000559 SPI_CONTROLLER_SB600,
560 SPI_CONTROLLER_VIA,
561 SPI_CONTROLLER_WBSIO,
David Hendricksc801adb2010-12-09 16:58:56 -0800562 SPI_CONTROLLER_WPCE775X,
Rong Changaaa1acf2012-06-21 19:21:18 +0800563 SPI_CONTROLLER_ENE,
David Hendricks82fd8ae2010-08-04 14:34:54 -0700564#endif
Louis Yung-Chieh Lobc351d02011-03-31 13:09:21 +0800565#if defined(__arm__)
566 SPI_CONTROLLER_TEGRA2,
hailfinger428f6852010-07-27 22:41:39 +0000567#endif
568#endif
569#if CONFIG_FT2232_SPI == 1
570 SPI_CONTROLLER_FT2232,
571#endif
572#if CONFIG_DUMMY == 1
573 SPI_CONTROLLER_DUMMY,
574#endif
575#if CONFIG_BUSPIRATE_SPI == 1
576 SPI_CONTROLLER_BUSPIRATE,
577#endif
578#if CONFIG_DEDIPROG == 1
579 SPI_CONTROLLER_DEDIPROG,
580#endif
David Hendricks91040832011-07-08 20:01:09 -0700581#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__) || defined(__arm__)))
mkarcherd264e9e2011-05-11 17:07:07 +0000582 SPI_CONTROLLER_BITBANG,
hailfinger428f6852010-07-27 22:41:39 +0000583#endif
uwe7df6dda2011-09-03 18:37:52 +0000584#if CONFIG_LINUX_SPI == 1
585 SPI_CONTROLLER_LINUX,
586#endif
stefanct69965b62011-09-15 23:38:14 +0000587#if CONFIG_SERPROG == 1
588 SPI_CONTROLLER_SERPROG,
589#endif
hailfinger428f6852010-07-27 22:41:39 +0000590};
591extern const int spi_programmer_count;
mkarcher8fb57592011-05-11 17:07:02 +0000592
593#define MAX_DATA_UNSPECIFIED 0
594#define MAX_DATA_READ_UNLIMITED 64 * 1024
595#define MAX_DATA_WRITE_UNLIMITED 256
hailfinger428f6852010-07-27 22:41:39 +0000596struct spi_programmer {
mkarcherd264e9e2011-05-11 17:07:07 +0000597 enum spi_controller type;
stefanctc5eb8a92011-11-23 09:13:48 +0000598 unsigned int max_data_read;
599 unsigned int max_data_write;
hailfinger428f6852010-07-27 22:41:39 +0000600 int (*command)(unsigned int writecnt, unsigned int readcnt,
601 const unsigned char *writearr, unsigned char *readarr);
602 int (*multicommand)(struct spi_command *cmds);
603
604 /* Optimized functions for this programmer */
stefanctc5eb8a92011-11-23 09:13:48 +0000605 int (*read)(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
606 int (*write_256)(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
hailfinger428f6852010-07-27 22:41:39 +0000607};
608
mkarcherd264e9e2011-05-11 17:07:07 +0000609extern const struct spi_programmer *spi_programmer;
hailfinger428f6852010-07-27 22:41:39 +0000610int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
611 const unsigned char *writearr, unsigned char *readarr);
612int default_spi_send_multicommand(struct spi_command *cmds);
stefanctc5eb8a92011-11-23 09:13:48 +0000613int default_spi_read(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
614int default_spi_write_256(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
mkarcherd264e9e2011-05-11 17:07:07 +0000615void register_spi_programmer(const struct spi_programmer *programmer);
hailfinger428f6852010-07-27 22:41:39 +0000616
617/* ichspi.c */
618#if CONFIG_INTERNAL == 1
stefanctc035c192011-11-06 23:51:09 +0000619enum ich_chipset {
620 CHIPSET_ICH_UNKNOWN,
621 CHIPSET_ICH7 = 7,
622 CHIPSET_ICH8,
623 CHIPSET_ICH9,
624 CHIPSET_ICH10,
625 CHIPSET_5_SERIES_IBEX_PEAK,
626 CHIPSET_6_SERIES_COUGAR_POINT,
Duncan Laurie32e60552013-02-28 09:42:07 -0800627 CHIPSET_7_SERIES_PANTHER_POINT,
628 CHIPSET_8_SERIES_LYNX_POINT,
629 CHIPSET_8_SERIES_LYNX_POINT_LP,
stefanctc035c192011-11-06 23:51:09 +0000630};
631
hailfinger428f6852010-07-27 22:41:39 +0000632extern uint32_t ichspi_bbar;
633int ich_init_spi(struct pci_dev *dev, uint32_t base, void *rcrb,
stefanctc035c192011-11-06 23:51:09 +0000634 enum ich_chipset ich_generation);
hailfinger428f6852010-07-27 22:41:39 +0000635int via_init_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000636
Rong Changaaa1acf2012-06-21 19:21:18 +0800637/* ene_lpc.c */
638int ene_probe_spi_flash(const char *name);
639
hailfinger2b46a862011-02-28 23:58:15 +0000640/* it85spi.c */
hailfinger94e090c2011-04-27 14:34:08 +0000641int it85xx_spi_init(struct superio s);
Shawn Nematbakhsh3404b1a2012-07-26 15:19:58 -0700642int it8518_spi_init(struct superio s);
hailfinger2b46a862011-02-28 23:58:15 +0000643
hailfinger428f6852010-07-27 22:41:39 +0000644/* it87spi.c */
645void enter_conf_mode_ite(uint16_t port);
646void exit_conf_mode_ite(uint16_t port);
hailfinger94e090c2011-04-27 14:34:08 +0000647void probe_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000648int init_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000649
hailfingere20dc562011-06-09 20:06:34 +0000650/* mcp6x_spi.c */
651int mcp6x_spi_init(int want_spi);
652
David Hendricks46d32e32011-01-19 16:01:52 -0800653/* mec1308.c */
David Hendricks46d32e32011-01-19 16:01:52 -0800654int mec1308_probe_spi_flash(const char *name);
David Hendricks46d32e32011-01-19 16:01:52 -0800655
hailfinger428f6852010-07-27 22:41:39 +0000656/* sb600spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000657int sb600_probe_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000658
659/* wbsio_spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000660int wbsio_check_for_spi(void);
hailfinger428f6852010-07-27 22:41:39 +0000661#endif
662
hailfingerfe7cd9e2011-11-04 21:35:26 +0000663/* opaque.c */
664struct opaque_programmer {
665 int max_data_read;
666 int max_data_write;
667 /* Specific functions for this programmer */
668 int (*probe) (struct flashchip *flash);
stefanctc5eb8a92011-11-23 09:13:48 +0000669 int (*read) (struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
670 int (*write) (struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
hailfingerfe7cd9e2011-11-04 21:35:26 +0000671 int (*erase) (struct flashchip *flash, unsigned int blockaddr, unsigned int blocklen);
David Hendricks5d481e12012-05-24 14:14:14 -0700672 const void *data;
hailfingerfe7cd9e2011-11-04 21:35:26 +0000673};
674extern const struct opaque_programmer *opaque_programmer;
675void register_opaque_programmer(const struct opaque_programmer *pgm);
676
hailfinger428f6852010-07-27 22:41:39 +0000677/* serprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000678#if CONFIG_SERPROG == 1
hailfinger428f6852010-07-27 22:41:39 +0000679int serprog_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000680void serprog_chip_writeb(uint8_t val, chipaddr addr);
681uint8_t serprog_chip_readb(const chipaddr addr);
682void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
stefanctd9ac2212011-10-22 21:45:27 +0000683void serprog_delay(int usecs);
hailfingere20dc562011-06-09 20:06:34 +0000684#endif
hailfinger428f6852010-07-27 22:41:39 +0000685
686/* serial.c */
687#if _WIN32
688typedef HANDLE fdtype;
689#else
690typedef int fdtype;
691#endif
692
David Hendricksc801adb2010-12-09 16:58:56 -0800693/* wpce775x.c */
David Hendricksc801adb2010-12-09 16:58:56 -0800694int wpce775x_probe_spi_flash(const char *name);
David Hendricksc801adb2010-12-09 16:58:56 -0800695
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800696/* gec.c */
David Hendricksa264f3e2012-05-24 20:21:03 -0700697int gec_probe_i2c(const char *name);
Simon Glasscd597032013-05-23 17:18:44 -0700698
699/**
700 * Probe the Google Chrome OS EC device
701 *
702 * @return 0 if found correct, non-zero if not found or error
703 */
704int gec_probe_dev(void);
705
David Hendricks7cfbd022012-05-20 17:25:51 -0700706int gec_probe_lpc(const char *name);
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800707int gec_need_2nd_pass(void);
Louis Yung-Chieh Lodeefd822012-07-09 17:07:43 +0800708int gec_finish(void);
Louis Yung-Chieh Lo8d0971e2012-03-23 00:07:38 +0800709int gec_prepare(uint8_t *image, int size);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800710
hailfinger428f6852010-07-27 22:41:39 +0000711void sp_flush_incoming(void);
712fdtype sp_openserport(char *dev, unsigned int baud);
713void __attribute__((noreturn)) sp_die(char *msg);
714extern fdtype sp_fd;
dhendrix0ffc2eb2011-06-14 01:35:36 +0000715/* expose serialport_shutdown as it's currently used by buspirate */
716int serialport_shutdown(void *data);
hailfinger428f6852010-07-27 22:41:39 +0000717int serialport_write(unsigned char *buf, unsigned int writecnt);
718int serialport_read(unsigned char *buf, unsigned int readcnt);
719
720#endif /* !__PROGRAMMER_H__ */