blob: c5de7fb1d624d1670c4c85f991ad3c02fb2772a5 [file] [log] [blame]
hailfinger2c361e42008-05-13 23:03:12 +00001/*
2 * This file is part of the flashrom project.
3 *
hailfinger4500b082009-07-11 18:05:42 +00004 * Copyright (C) 2007, 2008, 2009 Carl-Daniel Hailfinger
hailfinger2c361e42008-05-13 23:03:12 +00005 * Copyright (C) 2008 Ronald Hoogenboom <ronald@zonnet.nl>
stepan3bdf6182008-06-30 23:45:22 +00006 * Copyright (C) 2008 coresystems GmbH
hailfinger2c361e42008-05-13 23:03:12 +00007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
hailfinger2c361e42008-05-13 23:03:12 +000017 */
18
19/*
20 * Contains the ITE IT87* SPI specific routines
21 */
22
hailfinger324a9cc2010-05-26 01:45:41 +000023#if defined(__i386__) || defined(__x86_64__)
24
hailfinger2c361e42008-05-13 23:03:12 +000025#include <string.h>
hailfinger4500b082009-07-11 18:05:42 +000026#include <stdlib.h>
Patrick Georgi048dbdb2017-04-11 20:45:07 +020027#include <errno.h>
hailfinger2c361e42008-05-13 23:03:12 +000028#include "flash.h"
snelson8913d082010-02-26 05:48:29 +000029#include "chipdrivers.h"
hailfinger428f6852010-07-27 22:41:39 +000030#include "programmer.h"
Patrick Georgi048dbdb2017-04-11 20:45:07 +020031#include "hwaccess.h"
hailfinger2c361e42008-05-13 23:03:12 +000032#include "spi.h"
33
34#define ITE_SUPERIO_PORT1 0x2e
35#define ITE_SUPERIO_PORT2 0x4e
36
Patrick Georgi048dbdb2017-04-11 20:45:07 +020037static uint16_t it8716f_flashport = 0;
hailfinger2c361e42008-05-13 23:03:12 +000038/* use fast 33MHz SPI (<>0) or slow 16MHz (0) */
hailfinger1ff33dc2010-07-03 11:02:10 +000039static int fast_spi = 1;
hailfinger2c361e42008-05-13 23:03:12 +000040
hailfinger2c361e42008-05-13 23:03:12 +000041/* Helper functions for most recent ITE IT87xx Super I/O chips */
42#define CHIP_ID_BYTE1_REG 0x20
43#define CHIP_ID_BYTE2_REG 0x21
hailfinger94e090c2011-04-27 14:34:08 +000044#define CHIP_VER_REG 0x22
hailfinger7bac0e52009-05-25 23:26:50 +000045void enter_conf_mode_ite(uint16_t port)
hailfinger2c361e42008-05-13 23:03:12 +000046{
hailfingere1f062f2008-05-22 13:22:45 +000047 OUTB(0x87, port);
48 OUTB(0x01, port);
49 OUTB(0x55, port);
hailfinger2c361e42008-05-13 23:03:12 +000050 if (port == ITE_SUPERIO_PORT1)
hailfingere1f062f2008-05-22 13:22:45 +000051 OUTB(0x55, port);
hailfinger2c361e42008-05-13 23:03:12 +000052 else
hailfingere1f062f2008-05-22 13:22:45 +000053 OUTB(0xaa, port);
hailfinger2c361e42008-05-13 23:03:12 +000054}
55
hailfinger7bac0e52009-05-25 23:26:50 +000056void exit_conf_mode_ite(uint16_t port)
hailfinger2c361e42008-05-13 23:03:12 +000057{
hailfinger7bac0e52009-05-25 23:26:50 +000058 sio_write(port, 0x02, 0x02);
hailfinger2c361e42008-05-13 23:03:12 +000059}
60
hailfingerc236f9e2009-12-22 23:42:04 +000061uint16_t probe_id_ite(uint16_t port)
62{
63 uint16_t id;
64
65 enter_conf_mode_ite(port);
66 id = sio_read(port, CHIP_ID_BYTE1_REG) << 8;
67 id |= sio_read(port, CHIP_ID_BYTE2_REG);
68 exit_conf_mode_ite(port);
69
70 return id;
71}
72
hailfinger94e090c2011-04-27 14:34:08 +000073void probe_superio_ite(void)
hailfingerc236f9e2009-12-22 23:42:04 +000074{
Patrick Georgi8ddfee92017-03-20 14:54:28 +010075 struct superio s = {0};
hailfingerc236f9e2009-12-22 23:42:04 +000076 uint16_t ite_ports[] = {ITE_SUPERIO_PORT1, ITE_SUPERIO_PORT2, 0};
77 uint16_t *i = ite_ports;
78
hailfinger94e090c2011-04-27 14:34:08 +000079 s.vendor = SUPERIO_VENDOR_ITE;
hailfingerc236f9e2009-12-22 23:42:04 +000080 for (; *i; i++) {
hailfinger94e090c2011-04-27 14:34:08 +000081 s.port = *i;
82 s.model = probe_id_ite(s.port);
83 switch (s.model >> 8) {
hailfingerc236f9e2009-12-22 23:42:04 +000084 case 0x82:
85 case 0x86:
86 case 0x87:
hailfinger94e090c2011-04-27 14:34:08 +000087 /* FIXME: Print revision for all models? */
Patrick Georgi05482992017-03-20 21:56:33 +010088 msg_pdbg("Found ITE Super I/O, ID 0x%04hx on port 0x%x\n", s.model, s.port);
hailfinger94e090c2011-04-27 14:34:08 +000089 register_superio(s);
90 break;
91 case 0x85:
Patrick Georgi05482992017-03-20 21:56:33 +010092 msg_pdbg("Found ITE EC, ID 0x%04hx, Rev 0x%02x on port 0x%x.\n",
93 s.model, sio_read(s.port, CHIP_VER_REG), s.port);
hailfinger94e090c2011-04-27 14:34:08 +000094 register_superio(s);
95 break;
hailfingerc236f9e2009-12-22 23:42:04 +000096 }
97 }
98
hailfinger94e090c2011-04-27 14:34:08 +000099 return;
hailfingerc236f9e2009-12-22 23:42:04 +0000100}
101
Patrick Georgi05482992017-03-20 21:56:33 +0100102static int it8716f_spi_send_command(const struct flashctx *flash,
103 unsigned int writecnt, unsigned int readcnt,
104 const unsigned char *writearr,
105 unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700106static int it8716f_spi_chip_read(struct flashctx *flash, uint8_t *buf,
stefanctc5eb8a92011-11-23 09:13:48 +0000107 unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100108static int it8716f_spi_chip_write_256(struct flashctx *flash, const uint8_t *buf,
stefanctc5eb8a92011-11-23 09:13:48 +0000109 unsigned int start, unsigned int len);
mkarcherd264e9e2011-05-11 17:07:07 +0000110
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100111static const struct spi_master spi_master_it87xx = {
uwe8d342eb2011-07-28 08:13:25 +0000112 .type = SPI_CONTROLLER_IT87XX,
113 .max_data_read = MAX_DATA_UNSPECIFIED,
114 .max_data_write = MAX_DATA_UNSPECIFIED,
115 .command = it8716f_spi_send_command,
116 .multicommand = default_spi_send_multicommand,
117 .read = it8716f_spi_chip_read,
118 .write_256 = it8716f_spi_chip_write_256,
Edward O'Callaghan04ac7302020-05-14 18:03:40 +1000119 .write_aai = spi_chip_write_1,
mkarcherd264e9e2011-05-11 17:07:07 +0000120};
121
hailfingerc73ce6e2010-07-10 16:56:32 +0000122static uint16_t it87spi_probe(uint16_t port)
hailfinger2c361e42008-05-13 23:03:12 +0000123{
124 uint8_t tmp = 0;
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200125 char *param = NULL;
hailfingerc236f9e2009-12-22 23:42:04 +0000126 uint16_t flashport = 0;
hailfinger2c361e42008-05-13 23:03:12 +0000127
hailfingerc73ce6e2010-07-10 16:56:32 +0000128 enter_conf_mode_ite(port);
129 /* NOLDN, reg 0x24, mask out lowest bit (suspend) */
130 tmp = sio_read(port, 0x24) & 0xFE;
hailfinger969e2f32011-09-08 00:00:29 +0000131 /* Check if LPC->SPI translation is active. */
132 if (!(tmp & 0x0e)) {
hailfingerc73ce6e2010-07-10 16:56:32 +0000133 msg_pdbg("No IT87* serial flash segment enabled.\n");
134 exit_conf_mode_ite(port);
135 /* Nothing to do. */
David Hendricks5e79c9f2013-11-04 22:05:08 -0800136 return 1;
hailfingerc73ce6e2010-07-10 16:56:32 +0000137 }
138 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
139 0xFFFE0000, 0xFFFFFFFF, (tmp & 1 << 1) ? "en" : "dis");
140 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
141 0x000E0000, 0x000FFFFF, (tmp & 1 << 1) ? "en" : "dis");
142 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
143 0xFFEE0000, 0xFFEFFFFF, (tmp & 1 << 2) ? "en" : "dis");
144 msg_pdbg("Serial flash segment 0x%08x-0x%08x %sabled\n",
145 0xFFF80000, 0xFFFEFFFF, (tmp & 1 << 3) ? "en" : "dis");
146 msg_pdbg("LPC write to serial flash %sabled\n",
147 (tmp & 1 << 4) ? "en" : "dis");
148 /* The LPC->SPI force write enable below only makes sense for
149 * non-programmer mode.
150 */
151 /* If any serial flash segment is enabled, enable writing. */
152 if ((tmp & 0xe) && (!(tmp & 1 << 4))) {
153 msg_pdbg("Enabling LPC write to serial flash\n");
154 tmp |= 1 << 4;
155 sio_write(port, 0x24, tmp);
156 }
157 msg_pdbg("Serial flash pin %i\n", (tmp & 1 << 5) ? 87 : 29);
158 /* LDN 0x7, reg 0x64/0x65 */
159 sio_write(port, 0x07, 0x7);
160 flashport = sio_read(port, 0x64) << 8;
161 flashport |= sio_read(port, 0x65);
162 msg_pdbg("Serial flash port 0x%04x\n", flashport);
163 /* Non-default port requested? */
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200164 param = extract_programmer_param("it87spiport");
165 if (param) {
hailfingerc73ce6e2010-07-10 16:56:32 +0000166 char *endptr = NULL;
167 unsigned long forced_flashport;
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200168 forced_flashport = strtoul(param, &endptr, 0);
hailfingerc73ce6e2010-07-10 16:56:32 +0000169 /* Port 0, port >0x1000, unaligned ports and garbage strings
170 * are rejected.
hailfingerddd5d7b2010-03-25 02:50:40 +0000171 */
hailfingerc73ce6e2010-07-10 16:56:32 +0000172 if (!forced_flashport || (forced_flashport >= 0x1000) ||
173 (forced_flashport & 0x7) || (*endptr != '\0')) {
174 /* Using ports below 0x100 is a really bad idea, and
175 * should only be done if no port between 0x100 and
176 * 0xff8 works due to routing issues.
177 */
178 msg_perr("Error: it87spiport specified, but no valid "
179 "port specified.\nPort must be a multiple of "
180 "0x8 and lie between 0x100 and 0xff8.\n");
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200181 exit_conf_mode_ite(port);
182 free(param);
hailfinger94e090c2011-04-27 14:34:08 +0000183 return 1;
hailfingerc73ce6e2010-07-10 16:56:32 +0000184 } else {
185 flashport = (uint16_t)forced_flashport;
186 msg_pinfo("Forcing serial flash port 0x%04x\n",
187 flashport);
188 sio_write(port, 0x64, (flashport >> 8));
189 sio_write(port, 0x65, (flashport & 0xff));
hailfinger4500b082009-07-11 18:05:42 +0000190 }
hailfinger2c361e42008-05-13 23:03:12 +0000191 }
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200192 free(param);
hailfingerc73ce6e2010-07-10 16:56:32 +0000193 exit_conf_mode_ite(port);
194 it8716f_flashport = flashport;
hailfinger76bb7e92011-11-09 23:40:00 +0000195 if (internal_buses_supported & BUS_SPI)
hailfingerc73ce6e2010-07-10 16:56:32 +0000196 msg_pdbg("Overriding chipset SPI with IT87 SPI.\n");
hailfinger94e090c2011-04-27 14:34:08 +0000197 /* FIXME: Add the SPI bus or replace the other buses with it? */
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100198 register_spi_master(&spi_master_it87xx);
hailfingerc73ce6e2010-07-10 16:56:32 +0000199 return 0;
hailfinger2c361e42008-05-13 23:03:12 +0000200}
201
David Hendricksac1d25c2016-08-09 17:00:58 -0700202int init_superio_ite(void)
hailfinger2c361e42008-05-13 23:03:12 +0000203{
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200204 int i;
205 int ret = 0;
206 int chips_found = 0;
stepan3bdf6182008-06-30 23:45:22 +0000207
hailfinger94e090c2011-04-27 14:34:08 +0000208 for (i = 0; i < superio_count; i++) {
209 if (superios[i].vendor != SUPERIO_VENDOR_ITE)
210 continue;
hailfinger2c361e42008-05-13 23:03:12 +0000211
hailfinger94e090c2011-04-27 14:34:08 +0000212 switch (superios[i].model) {
213 case 0x8500:
214 case 0x8502:
215 case 0x8510:
216 case 0x8511:
217 case 0x8512:
218 /* FIXME: This should be enabled, but we need a check
219 * for laptop whitelisting due to the amount of things
220 * which can go wrong if the EC firmware does not
221 * implement the interface we want.
222 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700223 if (!it85xx_spi_init(superios[i]))
David Hendricks5e79c9f2013-11-04 22:05:08 -0800224 chips_found++;
hailfinger94e090c2011-04-27 14:34:08 +0000225 break;
Shawn Nematbakhsh3404b1a2012-07-26 15:19:58 -0700226 case 0x8518:
David Hendricksac1d25c2016-08-09 17:00:58 -0700227 if (!it8518_spi_init(superios[i]))
David Hendricks5e79c9f2013-11-04 22:05:08 -0800228 chips_found++;
Shawn Nematbakhsh3404b1a2012-07-26 15:19:58 -0700229 break;
hailfinger94e090c2011-04-27 14:34:08 +0000230 case 0x8705:
David Hendricks5e79c9f2013-11-04 22:05:08 -0800231 if (!it8705f_write_enable(superios[i].port))
232 chips_found++;
hailfinger94e090c2011-04-27 14:34:08 +0000233 break;
234 case 0x8716:
235 case 0x8718:
236 case 0x8720:
David Hendricks5e79c9f2013-11-04 22:05:08 -0800237 if (!it87spi_probe(superios[i].port))
238 chips_found++;
hailfinger94e090c2011-04-27 14:34:08 +0000239 break;
240 default:
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200241 msg_pdbg2("Super I/O ID 0x%04hx is not on the list of flash-capable controllers.\n",
242 superios[i].model);
hailfinger94e090c2011-04-27 14:34:08 +0000243 }
hailfingerd9f5da22009-06-28 10:57:58 +0000244 }
David Hendricks5e79c9f2013-11-04 22:05:08 -0800245
246 if (chips_found == 0) {
247 ret = 1; /* failed to probe/initialize/enable chip */
248 } else if (chips_found == 1) {
249 ret = 0; /* success */
250 } else {
251 msg_pdbg("%s: Found %d programmable ECs/SuperIOs, aborting.\n",
252 __func__, chips_found);
253 ret = 1;
254 }
hailfingera916b422009-06-01 02:08:58 +0000255 return ret;
hailfinger26e212b2009-05-31 18:00:57 +0000256}
257
uwefa98ca12008-10-18 21:14:13 +0000258/*
259 * The IT8716F only supports commands with length 1,2,4,5 bytes including
260 * command byte and can not read more than 3 bytes from the device.
261 *
262 * This function expects writearr[0] to be the first byte sent to the device,
263 * whereas the IT8716F splits commands internally into address and non-address
264 * commands with the address in inverse wire order. That's why the register
265 * ordering in case 4 and 5 may seem strange.
266 */
Patrick Georgi05482992017-03-20 21:56:33 +0100267static int it8716f_spi_send_command(const struct flashctx *flash,
268 unsigned int writecnt, unsigned int readcnt,
269 const unsigned char *writearr,
270 unsigned char *readarr)
hailfinger2c361e42008-05-13 23:03:12 +0000271{
272 uint8_t busy, writeenc;
273 int i;
274
275 do {
hailfingere1f062f2008-05-22 13:22:45 +0000276 busy = INB(it8716f_flashport) & 0x80;
hailfinger2c361e42008-05-13 23:03:12 +0000277 } while (busy);
278 if (readcnt > 3) {
snelson55fe91c2010-01-10 01:09:58 +0000279 msg_pinfo("%s called with unsupported readcnt %i.\n",
uwe8d342eb2011-07-28 08:13:25 +0000280 __func__, readcnt);
hailfinger9c290a72009-07-14 10:26:56 +0000281 return SPI_INVALID_LENGTH;
hailfinger2c361e42008-05-13 23:03:12 +0000282 }
283 switch (writecnt) {
284 case 1:
hailfingere1f062f2008-05-22 13:22:45 +0000285 OUTB(writearr[0], it8716f_flashport + 1);
hailfinger2c361e42008-05-13 23:03:12 +0000286 writeenc = 0x0;
287 break;
288 case 2:
hailfingere1f062f2008-05-22 13:22:45 +0000289 OUTB(writearr[0], it8716f_flashport + 1);
290 OUTB(writearr[1], it8716f_flashport + 7);
hailfinger2c361e42008-05-13 23:03:12 +0000291 writeenc = 0x1;
292 break;
293 case 4:
hailfingere1f062f2008-05-22 13:22:45 +0000294 OUTB(writearr[0], it8716f_flashport + 1);
295 OUTB(writearr[1], it8716f_flashport + 4);
296 OUTB(writearr[2], it8716f_flashport + 3);
297 OUTB(writearr[3], it8716f_flashport + 2);
hailfinger2c361e42008-05-13 23:03:12 +0000298 writeenc = 0x2;
299 break;
300 case 5:
hailfingere1f062f2008-05-22 13:22:45 +0000301 OUTB(writearr[0], it8716f_flashport + 1);
302 OUTB(writearr[1], it8716f_flashport + 4);
303 OUTB(writearr[2], it8716f_flashport + 3);
304 OUTB(writearr[3], it8716f_flashport + 2);
305 OUTB(writearr[4], it8716f_flashport + 7);
hailfinger2c361e42008-05-13 23:03:12 +0000306 writeenc = 0x3;
307 break;
308 default:
snelson55fe91c2010-01-10 01:09:58 +0000309 msg_pinfo("%s called with unsupported writecnt %i.\n",
uwe8d342eb2011-07-28 08:13:25 +0000310 __func__, writecnt);
hailfinger9c290a72009-07-14 10:26:56 +0000311 return SPI_INVALID_LENGTH;
hailfinger2c361e42008-05-13 23:03:12 +0000312 }
uwefa98ca12008-10-18 21:14:13 +0000313 /*
314 * Start IO, 33 or 16 MHz, readcnt input bytes, writecnt output bytes.
hailfinger2c361e42008-05-13 23:03:12 +0000315 * Note:
316 * We can't use writecnt directly, but have to use a strange encoding.
uwefa98ca12008-10-18 21:14:13 +0000317 */
318 OUTB(((0x4 + (fast_spi ? 1 : 0)) << 4)
319 | ((readcnt & 0x3) << 2) | (writeenc), it8716f_flashport);
hailfinger2c361e42008-05-13 23:03:12 +0000320
321 if (readcnt > 0) {
322 do {
hailfingere1f062f2008-05-22 13:22:45 +0000323 busy = INB(it8716f_flashport) & 0x80;
hailfinger2c361e42008-05-13 23:03:12 +0000324 } while (busy);
325
uwefa98ca12008-10-18 21:14:13 +0000326 for (i = 0; i < readcnt; i++)
hailfingere1f062f2008-05-22 13:22:45 +0000327 readarr[i] = INB(it8716f_flashport + 5 + i);
hailfinger2c361e42008-05-13 23:03:12 +0000328 }
329
330 return 0;
331}
332
333/* Page size is usually 256 bytes */
Patrick Georgi05482992017-03-20 21:56:33 +0100334static int it8716f_spi_page_program(struct flashctx *flash, const uint8_t *buf, unsigned int start)
uwefa98ca12008-10-18 21:14:13 +0000335{
stefanctc5eb8a92011-11-23 09:13:48 +0000336 unsigned int i;
337 int result;
hailfinger4500b082009-07-11 18:05:42 +0000338 chipaddr bios = flash->virtual_memory;
hailfinger2c361e42008-05-13 23:03:12 +0000339
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700340 result = spi_write_enable(flash);
hailfinger61949942009-05-09 02:09:45 +0000341 if (result)
342 return result;
hailfingerec9334b2009-07-12 12:06:18 +0000343 /* FIXME: The command below seems to be redundant or wrong. */
uwefa98ca12008-10-18 21:14:13 +0000344 OUTB(0x06, it8716f_flashport + 1);
hailfingere1f062f2008-05-22 13:22:45 +0000345 OUTB(((2 + (fast_spi ? 1 : 0)) << 4), it8716f_flashport);
Patrick Georgif3fa2992017-02-02 16:24:44 +0100346 for (i = 0; i < flash->chip->page_size; i++)
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700347 chip_writeb(flash, buf[i], bios + start + i);
hailfingere1f062f2008-05-22 13:22:45 +0000348 OUTB(0, it8716f_flashport);
hailfinger2c361e42008-05-13 23:03:12 +0000349 /* Wait until the Write-In-Progress bit is cleared.
350 * This usually takes 1-10 ms, so wait in 1 ms steps.
351 */
Edward O'Callaghan8b5e4732019-03-05 15:27:53 +1100352 while (spi_read_status_register(flash) & SPI_SR_WIP)
hailfingere5829f62009-06-05 17:48:08 +0000353 programmer_delay(1000);
hailfinger61949942009-05-09 02:09:45 +0000354 return 0;
hailfinger2c361e42008-05-13 23:03:12 +0000355}
356
357/*
hailfinger2c361e42008-05-13 23:03:12 +0000358 * IT8716F only allows maximum of 512 kb SPI mapped to LPC memory cycles
359 * Need to read this big flash using firmware cycles 3 byte at a time.
360 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700361static int it8716f_spi_chip_read(struct flashctx *flash, uint8_t *buf,
stefanctc5eb8a92011-11-23 09:13:48 +0000362 unsigned int start, unsigned int len)
hailfinger2c361e42008-05-13 23:03:12 +0000363{
hailfinger2c361e42008-05-13 23:03:12 +0000364 fast_spi = 0;
365
hailfinger94e090c2011-04-27 14:34:08 +0000366 /* FIXME: Check if someone explicitly requested to use IT87 SPI although
367 * the mainboard does not use IT87 SPI translation. This should be done
368 * via a programmer parameter for the internal programmer.
369 */
Patrick Georgif3fa2992017-02-02 16:24:44 +0100370 if ((flash->chip->total_size * 1024 > 512 * 1024)) {
hailfinger0f08b7a2009-06-16 08:55:44 +0000371 spi_read_chunked(flash, buf, start, len, 3);
hailfinger2c361e42008-05-13 23:03:12 +0000372 } else {
hailfinger0f08b7a2009-06-16 08:55:44 +0000373 read_memmapped(flash, buf, start, len);
hailfinger2c361e42008-05-13 23:03:12 +0000374 }
uwefa98ca12008-10-18 21:14:13 +0000375
hailfinger2c361e42008-05-13 23:03:12 +0000376 return 0;
377}
378
Patrick Georgiab8353e2017-02-03 18:32:01 +0100379static int it8716f_spi_chip_write_256(struct flashctx *flash, const uint8_t *buf,
stefanctc5eb8a92011-11-23 09:13:48 +0000380 unsigned int start, unsigned int len)
uwefa98ca12008-10-18 21:14:13 +0000381{
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200382 const struct flashchip *chip = flash->chip;
hailfingered063f52009-05-09 02:30:21 +0000383 /*
384 * IT8716F only allows maximum of 512 kb SPI chip size for memory
hailfingerdef852d2010-10-27 22:07:11 +0000385 * mapped access. It also can't write more than 1+3+256 bytes at once,
386 * so page_size > 256 bytes needs a fallback.
387 * FIXME: Split too big page writes into chunks IT87* can handle instead
388 * of degrading to single-byte program.
hailfinger94e090c2011-04-27 14:34:08 +0000389 * FIXME: Check if someone explicitly requested to use IT87 SPI although
390 * the mainboard does not use IT87 SPI translation. This should be done
391 * via a programmer parameter for the internal programmer.
hailfingered063f52009-05-09 02:30:21 +0000392 */
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200393 if ((chip->total_size * 1024 > 512 * 1024) || (chip->page_size > 256)) {
hailfinger71e1bd42010-10-13 22:26:56 +0000394 spi_chip_write_1(flash, buf, start, len);
hailfinger2c361e42008-05-13 23:03:12 +0000395 } else {
stefanctc5eb8a92011-11-23 09:13:48 +0000396 unsigned int lenhere;
hailfingerc7d06c62010-07-14 16:19:05 +0000397
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200398 if (start % chip->page_size) {
hailfingerdef852d2010-10-27 22:07:11 +0000399 /* start to the end of the page or to start + len,
400 * whichever is smaller.
hailfingerc7d06c62010-07-14 16:19:05 +0000401 */
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200402 lenhere = min(len, chip->page_size - start % chip->page_size);
hailfinger71e1bd42010-10-13 22:26:56 +0000403 spi_chip_write_1(flash, buf, start, lenhere);
hailfingerc7d06c62010-07-14 16:19:05 +0000404 start += lenhere;
405 len -= lenhere;
406 buf += lenhere;
hailfingere8b674c2009-08-10 02:29:21 +0000407 }
hailfingerc7d06c62010-07-14 16:19:05 +0000408
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200409 while (len >= chip->page_size) {
hailfingerc7d06c62010-07-14 16:19:05 +0000410 it8716f_spi_page_program(flash, buf, start);
Patrick Georgi048dbdb2017-04-11 20:45:07 +0200411 start += chip->page_size;
412 len -= chip->page_size;
413 buf += chip->page_size;
hailfinger2c361e42008-05-13 23:03:12 +0000414 }
hailfingerc7d06c62010-07-14 16:19:05 +0000415 if (len)
hailfinger71e1bd42010-10-13 22:26:56 +0000416 spi_chip_write_1(flash, buf, start, len);
hailfinger2c361e42008-05-13 23:03:12 +0000417 }
uwefa98ca12008-10-18 21:14:13 +0000418
hailfinger2c361e42008-05-13 23:03:12 +0000419 return 0;
420}
hailfinger324a9cc2010-05-26 01:45:41 +0000421
422#endif