blob: 2654f9a5af4e3ef2d953c27fbe51c59fd932fef7 [file] [log] [blame]
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05301/*
Daniele Castagna7a755de2016-12-16 17:32:30 -05002 * Copyright 2016 The Chromium OS Authors. All rights reserved.
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05303 * Use of this source code is governed by a BSD-style license that can be
4 * found in the LICENSE file.
5 */
6#ifdef DRV_AMDGPU
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -08007#include <amdgpu.h>
8#include <amdgpu_drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05309#include <errno.h>
10#include <stdio.h>
11#include <stdlib.h>
12#include <string.h>
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +053013#include <sys/mman.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053014#include <xf86drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053015
Satyajitcdcebd82018-01-12 14:49:05 +053016#include "dri.h"
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053017#include "drv_priv.h"
18#include "helpers.h"
19#include "util.h"
20
Satyajitcdcebd82018-01-12 14:49:05 +053021#ifdef __ANDROID__
22#define DRI_PATH "/vendor/lib/dri/radeonsi_dri.so"
23#else
Gurchetan Singhcf9ed9d2019-12-13 09:37:01 -080024// clang-format off
25#define DRI_PATH STRINGIZE(DRI_DRIVER_DIR/radeonsi_dri.so)
26// clang-format on
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053027#endif
28
Satyajitcdcebd82018-01-12 14:49:05 +053029#define TILE_TYPE_LINEAR 0
30/* DRI backend decides tiling in this case. */
31#define TILE_TYPE_DRI 1
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053032
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010033struct amdgpu_priv {
Satyajitcdcebd82018-01-12 14:49:05 +053034 struct dri_driver dri;
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010035 int drm_version;
36};
37
Gurchetan Singh767c5382018-05-05 00:42:12 +000038const static uint32_t render_target_formats[] = { DRM_FORMAT_ABGR8888, DRM_FORMAT_ARGB8888,
Drew Davenport293d9e32018-06-20 15:46:50 -060039 DRM_FORMAT_RGB565, DRM_FORMAT_XBGR8888,
40 DRM_FORMAT_XRGB8888 };
Gurchetan Singh179687e2016-10-28 10:07:35 -070041
Hirokazu Honda3b8d4d02019-07-31 16:35:52 +090042const static uint32_t texture_source_formats[] = { DRM_FORMAT_GR88, DRM_FORMAT_R8,
43 DRM_FORMAT_NV21, DRM_FORMAT_NV12,
44 DRM_FORMAT_YVU420_ANDROID, DRM_FORMAT_YVU420 };
Shirish Sdf423df2017-04-18 16:21:59 +053045
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053046static int amdgpu_init(struct driver *drv)
47{
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010048 struct amdgpu_priv *priv;
49 drmVersionPtr drm_version;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080050 struct format_metadata metadata;
Gurchetan Singha1892b22017-09-28 16:40:52 -070051 uint64_t use_flags = BO_USE_RENDER_MASK;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053052
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010053 priv = calloc(1, sizeof(struct amdgpu_priv));
54 if (!priv)
Satyajitcdcebd82018-01-12 14:49:05 +053055 return -ENOMEM;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053056
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010057 drm_version = drmGetVersion(drv_get_fd(drv));
58 if (!drm_version) {
59 free(priv);
Satyajitcdcebd82018-01-12 14:49:05 +053060 return -ENODEV;
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010061 }
62
63 priv->drm_version = drm_version->version_minor;
64 drmFreeVersion(drm_version);
65
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010066 drv->priv = priv;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053067
Satyajitcdcebd82018-01-12 14:49:05 +053068 if (dri_init(drv, DRI_PATH, "radeonsi")) {
69 free(priv);
70 drv->priv = NULL;
71 return -ENODEV;
72 }
Shirish Sdf423df2017-04-18 16:21:59 +053073
Satyajitcdcebd82018-01-12 14:49:05 +053074 metadata.tiling = TILE_TYPE_LINEAR;
75 metadata.priority = 1;
Kristian H. Kristensenbc8c5932017-10-24 18:36:32 -070076 metadata.modifier = DRM_FORMAT_MOD_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080077
Gurchetan Singhd3001452017-11-03 17:18:36 -070078 drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
79 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080080
Satyajitcdcebd82018-01-12 14:49:05 +053081 drv_add_combinations(drv, texture_source_formats, ARRAY_SIZE(texture_source_formats),
82 &metadata, BO_USE_TEXTURE_MASK);
83
Hirokazu Honda3b8d4d02019-07-31 16:35:52 +090084 /*
85 * Chrome uses DMA-buf mmap to write to YV12 buffers, which are then accessed by the
86 * Video Encoder Accelerator (VEA). It could also support NV12 potentially in the future.
87 */
88 drv_modify_combination(drv, DRM_FORMAT_YVU420, &metadata, BO_USE_HW_VIDEO_ENCODER);
89 drv_modify_combination(drv, DRM_FORMAT_NV12, &metadata, BO_USE_HW_VIDEO_ENCODER);
90
Gurchetan Singh71bc6652018-09-17 17:42:05 -070091 /* Android CTS tests require this. */
92 drv_add_combination(drv, DRM_FORMAT_BGR888, &metadata, BO_USE_SW_MASK);
93
Satyajitcdcebd82018-01-12 14:49:05 +053094 /* Linear formats supported by display. */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080095 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
96 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
Drew Davenport5d215242019-03-25 09:18:42 -060097 drv_modify_combination(drv, DRM_FORMAT_ABGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080098 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080099
Satyajitcdcebd82018-01-12 14:49:05 +0530100 /* YUV formats for camera and display. */
101 drv_modify_combination(drv, DRM_FORMAT_NV12, &metadata,
Miguel Casasdea0ccb2018-07-02 09:40:25 -0400102 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE | BO_USE_SCANOUT |
103 BO_USE_HW_VIDEO_DECODER);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800104
Satyajitcdcebd82018-01-12 14:49:05 +0530105 drv_modify_combination(drv, DRM_FORMAT_NV21, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800106
Satyajitcdcebd82018-01-12 14:49:05 +0530107 /*
108 * R8 format is used for Android's HAL_PIXEL_FORMAT_BLOB and is used for JPEG snapshots
109 * from camera.
110 */
111 drv_modify_combination(drv, DRM_FORMAT_R8, &metadata,
112 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE);
113
114 /*
115 * The following formats will be allocated by the DRI backend and may be potentially tiled.
116 * Since format modifier support hasn't been implemented fully yet, it's not
117 * possible to enumerate the different types of buffers (like i915 can).
118 */
119 use_flags &= ~BO_USE_RENDERSCRIPT;
Gurchetan Singha1892b22017-09-28 16:40:52 -0700120 use_flags &= ~BO_USE_SW_WRITE_OFTEN;
121 use_flags &= ~BO_USE_SW_READ_OFTEN;
122 use_flags &= ~BO_USE_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800123
Satyajitcdcebd82018-01-12 14:49:05 +0530124 metadata.tiling = TILE_TYPE_DRI;
125 metadata.priority = 2;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800126
Gurchetan Singhd3001452017-11-03 17:18:36 -0700127 drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
128 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800129
Satyajitcdcebd82018-01-12 14:49:05 +0530130 /* Potentially tiled formats supported by display. */
131 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
132 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
Bas Nieuwenhuizen582bdbf2019-04-03 18:12:12 +0200133 drv_modify_combination(drv, DRM_FORMAT_ABGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800134 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singhd3001452017-11-03 17:18:36 -0700135 return 0;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530136}
137
138static void amdgpu_close(struct driver *drv)
139{
Satyajitcdcebd82018-01-12 14:49:05 +0530140 dri_close(drv);
141 free(drv->priv);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530142 drv->priv = NULL;
143}
144
Satyajitcdcebd82018-01-12 14:49:05 +0530145static int amdgpu_create_bo(struct bo *bo, uint32_t width, uint32_t height, uint32_t format,
Gurchetan Singha1892b22017-09-28 16:40:52 -0700146 uint64_t use_flags)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530147{
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530148 int ret;
Satyajitcdcebd82018-01-12 14:49:05 +0530149 uint32_t plane, stride;
150 struct combination *combo;
151 union drm_amdgpu_gem_create gem_create;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530152
Satyajitcdcebd82018-01-12 14:49:05 +0530153 combo = drv_get_combination(bo->drv, format, use_flags);
154 if (!combo)
155 return -EINVAL;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530156
Gurchetan Singhd7630cd2018-10-25 17:12:18 -0700157 if (combo->metadata.tiling == TILE_TYPE_DRI) {
Satyajit Sahueea88fa2019-01-31 09:58:24 +0530158 bool needs_alignment = false;
Satyajit Sahuee98f4e2018-10-04 10:19:50 +0530159#ifdef __ANDROID__
Gurchetan Singhd7630cd2018-10-25 17:12:18 -0700160 /*
161 * Currently, the gralloc API doesn't differentiate between allocation time and map
162 * time strides. A workaround for amdgpu DRI buffers is to always to align to 256 at
163 * allocation time.
164 *
165 * See b/115946221,b/117942643
166 */
Satyajit Sahueea88fa2019-01-31 09:58:24 +0530167 if (use_flags & (BO_USE_SW_MASK))
168 needs_alignment = true;
169#endif
170 // See b/122049612
171 if (use_flags & (BO_USE_SCANOUT))
172 needs_alignment = true;
173
174 if (needs_alignment) {
Gurchetan Singhd7630cd2018-10-25 17:12:18 -0700175 uint32_t bytes_per_pixel = drv_bytes_per_pixel_from_format(format, 0);
176 width = ALIGN(width, 256 / bytes_per_pixel);
177 }
Satyajit Sahueea88fa2019-01-31 09:58:24 +0530178
Satyajitcdcebd82018-01-12 14:49:05 +0530179 return dri_bo_create(bo, width, height, format, use_flags);
Gurchetan Singhd7630cd2018-10-25 17:12:18 -0700180 }
Satyajitcdcebd82018-01-12 14:49:05 +0530181
182 stride = drv_stride_from_format(format, width, 0);
Keiichi Watanabe79155d72018-08-13 16:44:54 +0900183 stride = ALIGN(stride, 256);
Satyajitcdcebd82018-01-12 14:49:05 +0530184
185 drv_bo_from_format(bo, stride, height, format);
Shirish Sdf423df2017-04-18 16:21:59 +0530186
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530187 memset(&gem_create, 0, sizeof(gem_create));
Gurchetan Singh298b7572019-09-19 09:55:18 -0700188 gem_create.in.bo_size = bo->meta.total_size;
Satyajitcdcebd82018-01-12 14:49:05 +0530189 gem_create.in.alignment = 256;
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800190 gem_create.in.domain_flags = 0;
Satyajitcdcebd82018-01-12 14:49:05 +0530191
Gurchetan Singh71bc6652018-09-17 17:42:05 -0700192 if (use_flags & (BO_USE_LINEAR | BO_USE_SW_MASK))
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800193 gem_create.in.domain_flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
194
Deepak Sharma62a9c4e2018-05-01 12:11:27 -0700195 gem_create.in.domains = AMDGPU_GEM_DOMAIN_GTT;
196 if (!(use_flags & (BO_USE_SW_READ_OFTEN | BO_USE_SCANOUT)))
197 gem_create.in.domain_flags |= AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800198
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530199 /* Allocate the buffer with the preferred heap. */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800200 ret = drmCommandWriteRead(drv_get_fd(bo->drv), DRM_AMDGPU_GEM_CREATE, &gem_create,
201 sizeof(gem_create));
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530202 if (ret < 0)
203 return ret;
204
Gurchetan Singh298b7572019-09-19 09:55:18 -0700205 for (plane = 0; plane < bo->meta.num_planes; plane++)
Shirish Sdf423df2017-04-18 16:21:59 +0530206 bo->handles[plane].u32 = gem_create.out.handle;
207
Satyajitcdcebd82018-01-12 14:49:05 +0530208 return 0;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530209}
210
Satyajitcdcebd82018-01-12 14:49:05 +0530211static int amdgpu_import_bo(struct bo *bo, struct drv_import_fd_data *data)
212{
213 struct combination *combo;
214 combo = drv_get_combination(bo->drv, data->format, data->use_flags);
215 if (!combo)
216 return -EINVAL;
217
218 if (combo->metadata.tiling == TILE_TYPE_DRI)
219 return dri_bo_import(bo, data);
220 else
221 return drv_prime_bo_import(bo, data);
222}
223
224static int amdgpu_destroy_bo(struct bo *bo)
225{
226 if (bo->priv)
227 return dri_bo_destroy(bo);
228 else
229 return drv_gem_bo_destroy(bo);
230}
231
232static void *amdgpu_map_bo(struct bo *bo, struct vma *vma, size_t plane, uint32_t map_flags)
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530233{
234 int ret;
235 union drm_amdgpu_gem_mmap gem_map;
236
Satyajitcdcebd82018-01-12 14:49:05 +0530237 if (bo->priv)
238 return dri_bo_map(bo, vma, plane, map_flags);
239
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530240 memset(&gem_map, 0, sizeof(gem_map));
Shirish Sdf423df2017-04-18 16:21:59 +0530241 gem_map.in.handle = bo->handles[plane].u32;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530242
243 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_AMDGPU_GEM_MMAP, &gem_map);
244 if (ret) {
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700245 drv_log("DRM_IOCTL_AMDGPU_GEM_MMAP failed\n");
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530246 return MAP_FAILED;
247 }
Gurchetan Singhcfb88762017-09-28 17:14:50 -0700248
Gurchetan Singh298b7572019-09-19 09:55:18 -0700249 vma->length = bo->meta.total_size;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530250
Gurchetan Singh298b7572019-09-19 09:55:18 -0700251 return mmap(0, bo->meta.total_size, drv_get_prot(map_flags), MAP_SHARED, bo->drv->fd,
Gurchetan Singhcfb88762017-09-28 17:14:50 -0700252 gem_map.out.addr_ptr);
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530253}
254
Satyajitcdcebd82018-01-12 14:49:05 +0530255static int amdgpu_unmap_bo(struct bo *bo, struct vma *vma)
256{
257 if (bo->priv)
258 return dri_bo_unmap(bo, vma);
259 else
260 return munmap(vma->addr, vma->length);
261}
262
Deepak Sharmaff66c802018-11-16 12:10:54 -0800263static int amdgpu_bo_invalidate(struct bo *bo, struct mapping *mapping)
264{
265 int ret;
266 union drm_amdgpu_gem_wait_idle wait_idle;
267
268 if (bo->priv)
269 return 0;
270
271 memset(&wait_idle, 0, sizeof(wait_idle));
272 wait_idle.in.handle = bo->handles[0].u32;
273 wait_idle.in.timeout = AMDGPU_TIMEOUT_INFINITE;
274
275 ret = drmCommandWriteRead(bo->drv->fd, DRM_AMDGPU_GEM_WAIT_IDLE, &wait_idle,
276 sizeof(wait_idle));
277
278 if (ret < 0) {
279 drv_log("DRM_AMDGPU_GEM_WAIT_IDLE failed with %d\n", ret);
280 return ret;
281 }
282
283 if (ret == 0 && wait_idle.out.status)
284 drv_log("DRM_AMDGPU_GEM_WAIT_IDLE BO is busy\n");
285
286 return 0;
287}
288
Gurchetan Singh0d44d482019-06-04 19:39:51 -0700289static uint32_t amdgpu_resolve_format(struct driver *drv, uint32_t format, uint64_t use_flags)
Shirish Sdf423df2017-04-18 16:21:59 +0530290{
291 switch (format) {
Ricky Liang0b78e072017-11-10 09:17:17 +0800292 case DRM_FORMAT_FLEX_IMPLEMENTATION_DEFINED:
293 /* Camera subsystem requires NV12. */
294 if (use_flags & (BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE))
295 return DRM_FORMAT_NV12;
296 /*HACK: See b/28671744 */
297 return DRM_FORMAT_XBGR8888;
Shirish Sdf423df2017-04-18 16:21:59 +0530298 case DRM_FORMAT_FLEX_YCbCr_420_888:
299 return DRM_FORMAT_NV12;
300 default:
301 return format;
302 }
303}
304
Gurchetan Singh3e9d3832017-10-31 10:36:25 -0700305const struct backend backend_amdgpu = {
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530306 .name = "amdgpu",
307 .init = amdgpu_init,
308 .close = amdgpu_close,
Satyajitcdcebd82018-01-12 14:49:05 +0530309 .bo_create = amdgpu_create_bo,
310 .bo_destroy = amdgpu_destroy_bo,
311 .bo_import = amdgpu_import_bo,
312 .bo_map = amdgpu_map_bo,
313 .bo_unmap = amdgpu_unmap_bo,
Deepak Sharmaff66c802018-11-16 12:10:54 -0800314 .bo_invalidate = amdgpu_bo_invalidate,
Shirish Sdf423df2017-04-18 16:21:59 +0530315 .resolve_format = amdgpu_resolve_format,
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530316};
317
318#endif