blob: 1210d1ffbe35ba2b115a5a584cc88ac19f7e170f [file] [log] [blame]
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05301/*
Daniele Castagna7a755de2016-12-16 17:32:30 -05002 * Copyright 2016 The Chromium OS Authors. All rights reserved.
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05303 * Use of this source code is governed by a BSD-style license that can be
4 * found in the LICENSE file.
5 */
6#ifdef DRV_AMDGPU
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -08007#include <amdgpu.h>
8#include <amdgpu_drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05309#include <errno.h>
10#include <stdio.h>
11#include <stdlib.h>
12#include <string.h>
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +053013#include <sys/mman.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053014#include <xf86drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053015
16#include "addrinterface.h"
17#include "drv_priv.h"
18#include "helpers.h"
19#include "util.h"
20
21#ifndef CIASICIDGFXENGINE_SOUTHERNISLAND
22#define CIASICIDGFXENGINE_SOUTHERNISLAND 0x0000000A
23#endif
24
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080025// clang-format off
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053026#define mmCC_RB_BACKEND_DISABLE 0x263d
27#define mmGB_TILE_MODE0 0x2644
28#define mmGB_MACROTILE_MODE0 0x2664
29#define mmGB_ADDR_CONFIG 0x263e
30#define mmMC_ARB_RAMCFG 0x9d8
31
32enum {
33 FAMILY_UNKNOWN,
34 FAMILY_SI,
35 FAMILY_CI,
36 FAMILY_KV,
37 FAMILY_VI,
38 FAMILY_CZ,
39 FAMILY_PI,
40 FAMILY_LAST,
41};
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080042// clang-format on
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053043
Gurchetan Singh8ac0c9a2017-05-15 09:34:22 -070044const static uint32_t render_target_formats[] = { DRM_FORMAT_ARGB8888, DRM_FORMAT_XBGR8888,
45 DRM_FORMAT_XRGB8888 };
Gurchetan Singh179687e2016-10-28 10:07:35 -070046
Shirish Sdf423df2017-04-18 16:21:59 +053047const static uint32_t texture_source_formats[] = { DRM_FORMAT_NV21, DRM_FORMAT_NV12 };
48
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080049static int amdgpu_set_metadata(int fd, uint32_t handle, struct amdgpu_bo_metadata *info)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053050{
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080051 struct drm_amdgpu_gem_metadata args = { 0 };
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053052
53 if (!info)
54 return -EINVAL;
55
56 args.handle = handle;
57 args.op = AMDGPU_GEM_METADATA_OP_SET_METADATA;
58 args.data.flags = info->flags;
59 args.data.tiling_info = info->tiling_info;
60
61 if (info->size_metadata > sizeof(args.data.data))
62 return -EINVAL;
63
64 if (info->size_metadata) {
65 args.data.data_size_bytes = info->size_metadata;
66 memcpy(args.data.data, info->umd_metadata, info->size_metadata);
67 }
68
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080069 return drmCommandWriteRead(fd, DRM_AMDGPU_GEM_METADATA, &args, sizeof(args));
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053070}
71
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080072static int amdgpu_read_mm_regs(int fd, unsigned dword_offset, unsigned count, uint32_t instance,
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053073 uint32_t flags, uint32_t *values)
74{
75 struct drm_amdgpu_info request;
76
77 memset(&request, 0, sizeof(request));
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080078 request.return_pointer = (uintptr_t)values;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053079 request.return_size = count * sizeof(uint32_t);
80 request.query = AMDGPU_INFO_READ_MMR_REG;
81 request.read_mmr_reg.dword_offset = dword_offset;
82 request.read_mmr_reg.count = count;
83 request.read_mmr_reg.instance = instance;
84 request.read_mmr_reg.flags = flags;
85
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080086 return drmCommandWrite(fd, DRM_AMDGPU_INFO, &request, sizeof(struct drm_amdgpu_info));
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053087}
88
89static int amdgpu_query_gpu(int fd, struct amdgpu_gpu_info *gpu_info)
90{
91 int ret;
92 uint32_t instance;
93
94 if (!gpu_info)
95 return -EINVAL;
96
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080097 instance = AMDGPU_INFO_MMR_SH_INDEX_MASK << AMDGPU_INFO_MMR_SH_INDEX_SHIFT;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053098
99 ret = amdgpu_read_mm_regs(fd, mmCC_RB_BACKEND_DISABLE, 1, instance, 0,
100 &gpu_info->backend_disable[0]);
101 if (ret)
102 return ret;
103 /* extract bitfield CC_RB_BACKEND_DISABLE.BACKEND_DISABLE */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800104 gpu_info->backend_disable[0] = (gpu_info->backend_disable[0] >> 16) & 0xff;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530105
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800106 ret = amdgpu_read_mm_regs(fd, mmGB_TILE_MODE0, 32, 0xffffffff, 0, gpu_info->gb_tile_mode);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530107 if (ret)
108 return ret;
109
110 ret = amdgpu_read_mm_regs(fd, mmGB_MACROTILE_MODE0, 16, 0xffffffff, 0,
111 gpu_info->gb_macro_tile_mode);
112 if (ret)
113 return ret;
114
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800115 ret = amdgpu_read_mm_regs(fd, mmGB_ADDR_CONFIG, 1, 0xffffffff, 0, &gpu_info->gb_addr_cfg);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530116 if (ret)
117 return ret;
118
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800119 ret = amdgpu_read_mm_regs(fd, mmMC_ARB_RAMCFG, 1, 0xffffffff, 0, &gpu_info->mc_arb_ramcfg);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530120 if (ret)
121 return ret;
122
123 return 0;
124}
125
126static void *ADDR_API alloc_sys_mem(const ADDR_ALLOCSYSMEM_INPUT *in)
127{
128 return malloc(in->sizeInBytes);
129}
130
131static ADDR_E_RETURNCODE ADDR_API free_sys_mem(const ADDR_FREESYSMEM_INPUT *in)
132{
133 free(in->pVirtAddr);
134 return ADDR_OK;
135}
136
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800137static int amdgpu_addrlib_compute(void *addrlib, uint32_t width, uint32_t height, uint32_t format,
Gurchetan Singha1892b22017-09-28 16:40:52 -0700138 uint64_t use_flags, uint32_t *tiling_flags,
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530139 ADDR_COMPUTE_SURFACE_INFO_OUTPUT *addr_out)
140{
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800141 ADDR_COMPUTE_SURFACE_INFO_INPUT addr_surf_info_in = { 0 };
142 ADDR_TILEINFO addr_tile_info = { 0 };
143 ADDR_TILEINFO addr_tile_info_out = { 0 };
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700144 uint32_t bits_per_pixel;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530145
146 addr_surf_info_in.size = sizeof(ADDR_COMPUTE_SURFACE_INFO_INPUT);
147
148 /* Set the requested tiling mode. */
149 addr_surf_info_in.tileMode = ADDR_TM_2D_TILED_THIN1;
Gurchetan Singha1892b22017-09-28 16:40:52 -0700150 if (use_flags &
151 (BO_USE_CURSOR | BO_USE_LINEAR | BO_USE_SW_READ_OFTEN | BO_USE_SW_WRITE_OFTEN))
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530152 addr_surf_info_in.tileMode = ADDR_TM_LINEAR_ALIGNED;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800153 else if (width <= 16 || height <= 16)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530154 addr_surf_info_in.tileMode = ADDR_TM_1D_TILED_THIN1;
155
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700156 bits_per_pixel = drv_stride_from_format(format, 1, 0) * 8;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530157 /* Bits per pixel should be calculated from format*/
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700158 addr_surf_info_in.bpp = bits_per_pixel;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530159 addr_surf_info_in.numSamples = 1;
160 addr_surf_info_in.width = width;
161 addr_surf_info_in.height = height;
162 addr_surf_info_in.numSlices = 1;
163 addr_surf_info_in.pTileInfo = &addr_tile_info;
164 addr_surf_info_in.tileIndex = -1;
165
166 /* This disables incorrect calculations (hacks) in addrlib. */
167 addr_surf_info_in.flags.noStencil = 1;
168
169 /* Set the micro tile type. */
Gurchetan Singha1892b22017-09-28 16:40:52 -0700170 if (use_flags & BO_USE_SCANOUT)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530171 addr_surf_info_in.tileType = ADDR_DISPLAYABLE;
172 else
173 addr_surf_info_in.tileType = ADDR_NON_DISPLAYABLE;
174
175 addr_out->size = sizeof(ADDR_COMPUTE_SURFACE_INFO_OUTPUT);
176 addr_out->pTileInfo = &addr_tile_info_out;
177
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800178 if (AddrComputeSurfaceInfo(addrlib, &addr_surf_info_in, addr_out) != ADDR_OK)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530179 return -EINVAL;
180
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800181 ADDR_CONVERT_TILEINFOTOHW_INPUT s_in = { 0 };
182 ADDR_CONVERT_TILEINFOTOHW_OUTPUT s_out = { 0 };
183 ADDR_TILEINFO s_tile_hw_info_out = { 0 };
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530184
185 s_in.size = sizeof(ADDR_CONVERT_TILEINFOTOHW_INPUT);
186 /* Convert from real value to HW value */
187 s_in.reverse = 0;
188 s_in.pTileInfo = &addr_tile_info_out;
189 s_in.tileIndex = -1;
190
191 s_out.size = sizeof(ADDR_CONVERT_TILEINFOTOHW_OUTPUT);
192 s_out.pTileInfo = &s_tile_hw_info_out;
193
194 if (AddrConvertTileInfoToHW(addrlib, &s_in, &s_out) != ADDR_OK)
195 return -EINVAL;
196
197 if (addr_out->tileMode >= ADDR_TM_2D_TILED_THIN1)
198 /* 2D_TILED_THIN1 */
199 *tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 4);
200 else if (addr_out->tileMode >= ADDR_TM_1D_TILED_THIN1)
201 /* 1D_TILED_THIN1 */
202 *tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 2);
203 else
204 /* LINEAR_ALIGNED */
205 *tiling_flags |= AMDGPU_TILING_SET(ARRAY_MODE, 1);
206
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800207 *tiling_flags |= AMDGPU_TILING_SET(BANK_WIDTH, drv_log_base2(addr_tile_info_out.bankWidth));
208 *tiling_flags |=
209 AMDGPU_TILING_SET(BANK_HEIGHT, drv_log_base2(addr_tile_info_out.bankHeight));
210 *tiling_flags |= AMDGPU_TILING_SET(TILE_SPLIT, s_tile_hw_info_out.tileSplitBytes);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530211 *tiling_flags |= AMDGPU_TILING_SET(MACRO_TILE_ASPECT,
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800212 drv_log_base2(addr_tile_info_out.macroAspectRatio));
213 *tiling_flags |= AMDGPU_TILING_SET(PIPE_CONFIG, s_tile_hw_info_out.pipeConfig);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530214 *tiling_flags |= AMDGPU_TILING_SET(NUM_BANKS, s_tile_hw_info_out.banks);
215
216 return 0;
217}
218
219static void *amdgpu_addrlib_init(int fd)
220{
221 int ret;
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800222 ADDR_CREATE_INPUT addr_create_input = { 0 };
223 ADDR_CREATE_OUTPUT addr_create_output = { 0 };
224 ADDR_REGISTER_VALUE reg_value = { 0 };
225 ADDR_CREATE_FLAGS create_flags = { { 0 } };
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530226 ADDR_E_RETURNCODE addr_ret;
227
228 addr_create_input.size = sizeof(ADDR_CREATE_INPUT);
229 addr_create_output.size = sizeof(ADDR_CREATE_OUTPUT);
230
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800231 struct amdgpu_gpu_info gpu_info = { 0 };
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530232
233 ret = amdgpu_query_gpu(fd, &gpu_info);
234
235 if (ret) {
236 fprintf(stderr, "[%s]failed with error =%d\n", __func__, ret);
237 return NULL;
238 }
239
240 reg_value.noOfBanks = gpu_info.mc_arb_ramcfg & 0x3;
241 reg_value.gbAddrConfig = gpu_info.gb_addr_cfg;
242 reg_value.noOfRanks = (gpu_info.mc_arb_ramcfg & 0x4) >> 2;
243
244 reg_value.backendDisables = gpu_info.backend_disable[0];
245 reg_value.pTileConfig = gpu_info.gb_tile_mode;
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800246 reg_value.noOfEntries = sizeof(gpu_info.gb_tile_mode) / sizeof(gpu_info.gb_tile_mode[0]);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530247 reg_value.pMacroTileConfig = gpu_info.gb_macro_tile_mode;
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800248 reg_value.noOfMacroEntries =
249 sizeof(gpu_info.gb_macro_tile_mode) / sizeof(gpu_info.gb_macro_tile_mode[0]);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530250 create_flags.value = 0;
251 create_flags.useTileIndex = 1;
252
253 addr_create_input.chipEngine = CIASICIDGFXENGINE_SOUTHERNISLAND;
254
255 addr_create_input.chipFamily = FAMILY_CZ;
256 addr_create_input.createFlags = create_flags;
257 addr_create_input.callbacks.allocSysMem = alloc_sys_mem;
258 addr_create_input.callbacks.freeSysMem = free_sys_mem;
259 addr_create_input.callbacks.debugPrint = 0;
260 addr_create_input.regValue = reg_value;
261
262 addr_ret = AddrCreate(&addr_create_input, &addr_create_output);
263
264 if (addr_ret != ADDR_OK) {
265 fprintf(stderr, "[%s]failed error =%d\n", __func__, addr_ret);
266 return NULL;
267 }
268
269 return addr_create_output.hLib;
270}
271
272static int amdgpu_init(struct driver *drv)
273{
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800274 int ret;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530275 void *addrlib;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800276 struct format_metadata metadata;
Gurchetan Singha1892b22017-09-28 16:40:52 -0700277 uint64_t use_flags = BO_USE_RENDER_MASK;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530278
279 addrlib = amdgpu_addrlib_init(drv_get_fd(drv));
280 if (!addrlib)
281 return -1;
282
283 drv->priv = addrlib;
284
Shirish Sdf423df2017-04-18 16:21:59 +0530285 ret = drv_add_combinations(drv, texture_source_formats, ARRAY_SIZE(texture_source_formats),
286 &LINEAR_METADATA, BO_USE_TEXTURE_MASK);
287 if (ret)
288 return ret;
289
290 drv_modify_combination(drv, DRM_FORMAT_NV21, &LINEAR_METADATA, BO_USE_SCANOUT);
291 drv_modify_combination(drv, DRM_FORMAT_NV12, &LINEAR_METADATA, BO_USE_SCANOUT);
292
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800293 metadata.tiling = ADDR_DISPLAYABLE << 16 | ADDR_TM_LINEAR_ALIGNED;
Shirish Sdf423df2017-04-18 16:21:59 +0530294 metadata.priority = 2;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800295 metadata.modifier = DRM_FORMAT_MOD_NONE;
296
Gurchetan Singh8ac0c9a2017-05-15 09:34:22 -0700297 ret = drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
Gurchetan Singha1892b22017-09-28 16:40:52 -0700298 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800299 if (ret)
300 return ret;
301
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800302 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
303 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
304 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800305
306 metadata.tiling = ADDR_NON_DISPLAYABLE << 16 | ADDR_TM_LINEAR_ALIGNED;
Shirish Sdf423df2017-04-18 16:21:59 +0530307 metadata.priority = 3;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800308 metadata.modifier = DRM_FORMAT_MOD_NONE;
309
Gurchetan Singh8ac0c9a2017-05-15 09:34:22 -0700310 ret = drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
Gurchetan Singha1892b22017-09-28 16:40:52 -0700311 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800312 if (ret)
313 return ret;
314
Gurchetan Singha1892b22017-09-28 16:40:52 -0700315 use_flags &= ~BO_USE_SW_WRITE_OFTEN;
316 use_flags &= ~BO_USE_SW_READ_OFTEN;
317 use_flags &= ~BO_USE_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800318
319 metadata.tiling = ADDR_DISPLAYABLE << 16 | ADDR_TM_2D_TILED_THIN1;
Shirish Sdf423df2017-04-18 16:21:59 +0530320 metadata.priority = 4;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800321
Gurchetan Singh8ac0c9a2017-05-15 09:34:22 -0700322 ret = drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
Gurchetan Singha1892b22017-09-28 16:40:52 -0700323 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800324 if (ret)
325 return ret;
326
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800327 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_SCANOUT);
328 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_SCANOUT);
329 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800330
331 metadata.tiling = ADDR_NON_DISPLAYABLE << 16 | ADDR_TM_2D_TILED_THIN1;
Shirish Sdf423df2017-04-18 16:21:59 +0530332 metadata.priority = 5;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800333
Gurchetan Singh8ac0c9a2017-05-15 09:34:22 -0700334 ret = drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
Gurchetan Singha1892b22017-09-28 16:40:52 -0700335 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800336 if (ret)
337 return ret;
338
339 return ret;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530340}
341
342static void amdgpu_close(struct driver *drv)
343{
344 AddrDestroy(drv->priv);
345 drv->priv = NULL;
346}
347
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800348static int amdgpu_bo_create(struct bo *bo, uint32_t width, uint32_t height, uint32_t format,
Gurchetan Singha1892b22017-09-28 16:40:52 -0700349 uint64_t use_flags)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530350{
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800351 void *addrlib = bo->drv->priv;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530352 union drm_amdgpu_gem_create gem_create;
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800353 struct amdgpu_bo_metadata metadata = { 0 };
354 ADDR_COMPUTE_SURFACE_INFO_OUTPUT addr_out = { 0 };
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530355 uint32_t tiling_flags = 0;
Akshu Agrawal42e5bc02017-01-09 14:40:32 +0530356 uint32_t gem_create_flags = 0;
Shirish Sdf423df2017-04-18 16:21:59 +0530357 size_t plane;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530358 int ret;
359
Shirish Sdf423df2017-04-18 16:21:59 +0530360 if (format == DRM_FORMAT_NV12 || format == DRM_FORMAT_NV21) {
361 drv_bo_from_format(bo, ALIGN(width, 64), height, format);
362 } else {
Gurchetan Singha1892b22017-09-28 16:40:52 -0700363 if (amdgpu_addrlib_compute(addrlib, width, height, format, use_flags, &tiling_flags,
Shirish Sdf423df2017-04-18 16:21:59 +0530364 &addr_out) < 0)
365 return -EINVAL;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530366
Shirish Sdf423df2017-04-18 16:21:59 +0530367 bo->tiling = tiling_flags;
368 /* RGB has 1 plane only */
369 bo->offsets[0] = 0;
370 bo->total_size = bo->sizes[0] = addr_out.surfSize;
371 bo->strides[0] = addr_out.pixelPitch * DIV_ROUND_UP(addr_out.pixelBits, 8);
372 }
373
Gurchetan Singha1892b22017-09-28 16:40:52 -0700374 if (use_flags & (BO_USE_CURSOR | BO_USE_LINEAR | BO_USE_SW_READ_OFTEN |
375 BO_USE_SW_WRITE_OFTEN | BO_USE_SW_WRITE_RARELY | BO_USE_SW_READ_RARELY))
Akshu Agrawal42e5bc02017-01-09 14:40:32 +0530376 gem_create_flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
377 else
378 gem_create_flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530379
380 memset(&gem_create, 0, sizeof(gem_create));
Shirish Sdf423df2017-04-18 16:21:59 +0530381
382 gem_create.in.bo_size = bo->total_size;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530383 gem_create.in.alignment = addr_out.baseAlign;
384 /* Set the placement. */
385 gem_create.in.domains = AMDGPU_GEM_DOMAIN_VRAM;
Akshu Agrawal42e5bc02017-01-09 14:40:32 +0530386 gem_create.in.domain_flags = gem_create_flags;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530387 /* Allocate the buffer with the preferred heap. */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800388 ret = drmCommandWriteRead(drv_get_fd(bo->drv), DRM_AMDGPU_GEM_CREATE, &gem_create,
389 sizeof(gem_create));
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530390
391 if (ret < 0)
392 return ret;
393
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530394 metadata.tiling_info = tiling_flags;
395
Shirish Sdf423df2017-04-18 16:21:59 +0530396 for (plane = 0; plane < bo->num_planes; plane++)
397 bo->handles[plane].u32 = gem_create.out.handle;
398
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800399 ret = amdgpu_set_metadata(drv_get_fd(bo->drv), bo->handles[0].u32, &metadata);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530400
401 return ret;
402}
403
Joe Kniss65705852017-06-29 15:02:46 -0700404static void *amdgpu_bo_map(struct bo *bo, struct map_info *data, size_t plane, int prot)
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530405{
406 int ret;
407 union drm_amdgpu_gem_mmap gem_map;
408
409 memset(&gem_map, 0, sizeof(gem_map));
Shirish Sdf423df2017-04-18 16:21:59 +0530410 gem_map.in.handle = bo->handles[plane].u32;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530411
412 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_AMDGPU_GEM_MMAP, &gem_map);
413 if (ret) {
414 fprintf(stderr, "drv: DRM_IOCTL_AMDGPU_GEM_MMAP failed\n");
415 return MAP_FAILED;
416 }
Shirish Sdf423df2017-04-18 16:21:59 +0530417 data->length = bo->total_size;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530418
Joe Kniss65705852017-06-29 15:02:46 -0700419 return mmap(0, bo->total_size, prot, MAP_SHARED, bo->drv->fd, gem_map.out.addr_ptr);
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530420}
421
Gurchetan Singha1892b22017-09-28 16:40:52 -0700422static uint32_t amdgpu_resolve_format(uint32_t format, uint64_t use_flags)
Shirish Sdf423df2017-04-18 16:21:59 +0530423{
424 switch (format) {
425 case DRM_FORMAT_FLEX_YCbCr_420_888:
426 return DRM_FORMAT_NV12;
427 default:
428 return format;
429 }
430}
431
Gurchetan Singh179687e2016-10-28 10:07:35 -0700432struct backend backend_amdgpu = {
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530433 .name = "amdgpu",
434 .init = amdgpu_init,
435 .close = amdgpu_close,
436 .bo_create = amdgpu_bo_create,
437 .bo_destroy = drv_gem_bo_destroy,
Gurchetan Singh71611d62017-01-03 16:49:56 -0800438 .bo_import = drv_prime_bo_import,
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530439 .bo_map = amdgpu_bo_map,
Gurchetan Singhba6bd502017-09-18 15:29:47 -0700440 .bo_unmap = drv_bo_munmap,
Shirish Sdf423df2017-04-18 16:21:59 +0530441 .resolve_format = amdgpu_resolve_format,
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530442};
443
444#endif