blob: 65dd8644f4525f23e00e56e442156a2871143273 [file] [log] [blame]
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05301/*
Daniele Castagna7a755de2016-12-16 17:32:30 -05002 * Copyright 2016 The Chromium OS Authors. All rights reserved.
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05303 * Use of this source code is governed by a BSD-style license that can be
4 * found in the LICENSE file.
5 */
6#ifdef DRV_AMDGPU
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -08007#include <amdgpu.h>
8#include <amdgpu_drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05309#include <errno.h>
10#include <stdio.h>
11#include <stdlib.h>
12#include <string.h>
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +053013#include <sys/mman.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053014#include <xf86drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053015
Satyajitcdcebd82018-01-12 14:49:05 +053016#include "dri.h"
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053017#include "drv_priv.h"
18#include "helpers.h"
19#include "util.h"
20
Satyajitcdcebd82018-01-12 14:49:05 +053021#ifdef __ANDROID__
22#define DRI_PATH "/vendor/lib/dri/radeonsi_dri.so"
23#else
24#define DRI_PATH "/usr/lib64/dri/radeonsi_dri.so"
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053025#endif
26
Satyajitcdcebd82018-01-12 14:49:05 +053027#define TILE_TYPE_LINEAR 0
28/* DRI backend decides tiling in this case. */
29#define TILE_TYPE_DRI 1
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053030
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010031struct amdgpu_priv {
Satyajitcdcebd82018-01-12 14:49:05 +053032 struct dri_driver dri;
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010033 int drm_version;
34};
35
Gurchetan Singh767c5382018-05-05 00:42:12 +000036const static uint32_t render_target_formats[] = { DRM_FORMAT_ABGR8888, DRM_FORMAT_ARGB8888,
Drew Davenport293d9e32018-06-20 15:46:50 -060037 DRM_FORMAT_RGB565, DRM_FORMAT_XBGR8888,
38 DRM_FORMAT_XRGB8888 };
Gurchetan Singh179687e2016-10-28 10:07:35 -070039
Hirokazu Honda3b8d4d02019-07-31 16:35:52 +090040const static uint32_t texture_source_formats[] = { DRM_FORMAT_GR88, DRM_FORMAT_R8,
41 DRM_FORMAT_NV21, DRM_FORMAT_NV12,
42 DRM_FORMAT_YVU420_ANDROID, DRM_FORMAT_YVU420 };
Shirish Sdf423df2017-04-18 16:21:59 +053043
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053044static int amdgpu_init(struct driver *drv)
45{
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010046 struct amdgpu_priv *priv;
47 drmVersionPtr drm_version;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080048 struct format_metadata metadata;
Gurchetan Singha1892b22017-09-28 16:40:52 -070049 uint64_t use_flags = BO_USE_RENDER_MASK;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053050
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010051 priv = calloc(1, sizeof(struct amdgpu_priv));
52 if (!priv)
Satyajitcdcebd82018-01-12 14:49:05 +053053 return -ENOMEM;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053054
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010055 drm_version = drmGetVersion(drv_get_fd(drv));
56 if (!drm_version) {
57 free(priv);
Satyajitcdcebd82018-01-12 14:49:05 +053058 return -ENODEV;
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010059 }
60
61 priv->drm_version = drm_version->version_minor;
62 drmFreeVersion(drm_version);
63
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010064 drv->priv = priv;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053065
Satyajitcdcebd82018-01-12 14:49:05 +053066 if (dri_init(drv, DRI_PATH, "radeonsi")) {
67 free(priv);
68 drv->priv = NULL;
69 return -ENODEV;
70 }
Shirish Sdf423df2017-04-18 16:21:59 +053071
Satyajitcdcebd82018-01-12 14:49:05 +053072 metadata.tiling = TILE_TYPE_LINEAR;
73 metadata.priority = 1;
Kristian H. Kristensenbc8c5932017-10-24 18:36:32 -070074 metadata.modifier = DRM_FORMAT_MOD_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080075
Gurchetan Singhd3001452017-11-03 17:18:36 -070076 drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
77 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080078
Satyajitcdcebd82018-01-12 14:49:05 +053079 drv_add_combinations(drv, texture_source_formats, ARRAY_SIZE(texture_source_formats),
80 &metadata, BO_USE_TEXTURE_MASK);
81
Hirokazu Honda3b8d4d02019-07-31 16:35:52 +090082 /*
83 * Chrome uses DMA-buf mmap to write to YV12 buffers, which are then accessed by the
84 * Video Encoder Accelerator (VEA). It could also support NV12 potentially in the future.
85 */
86 drv_modify_combination(drv, DRM_FORMAT_YVU420, &metadata, BO_USE_HW_VIDEO_ENCODER);
87 drv_modify_combination(drv, DRM_FORMAT_NV12, &metadata, BO_USE_HW_VIDEO_ENCODER);
88
Gurchetan Singh71bc6652018-09-17 17:42:05 -070089 /* Android CTS tests require this. */
90 drv_add_combination(drv, DRM_FORMAT_BGR888, &metadata, BO_USE_SW_MASK);
91
Satyajitcdcebd82018-01-12 14:49:05 +053092 /* Linear formats supported by display. */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080093 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
94 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
Drew Davenport5d215242019-03-25 09:18:42 -060095 drv_modify_combination(drv, DRM_FORMAT_ABGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080096 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080097
Satyajitcdcebd82018-01-12 14:49:05 +053098 /* YUV formats for camera and display. */
99 drv_modify_combination(drv, DRM_FORMAT_NV12, &metadata,
Miguel Casasdea0ccb2018-07-02 09:40:25 -0400100 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE | BO_USE_SCANOUT |
101 BO_USE_HW_VIDEO_DECODER);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800102
Satyajitcdcebd82018-01-12 14:49:05 +0530103 drv_modify_combination(drv, DRM_FORMAT_NV21, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800104
Satyajitcdcebd82018-01-12 14:49:05 +0530105 /*
106 * R8 format is used for Android's HAL_PIXEL_FORMAT_BLOB and is used for JPEG snapshots
107 * from camera.
108 */
109 drv_modify_combination(drv, DRM_FORMAT_R8, &metadata,
110 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE);
111
112 /*
113 * The following formats will be allocated by the DRI backend and may be potentially tiled.
114 * Since format modifier support hasn't been implemented fully yet, it's not
115 * possible to enumerate the different types of buffers (like i915 can).
116 */
117 use_flags &= ~BO_USE_RENDERSCRIPT;
Gurchetan Singha1892b22017-09-28 16:40:52 -0700118 use_flags &= ~BO_USE_SW_WRITE_OFTEN;
119 use_flags &= ~BO_USE_SW_READ_OFTEN;
120 use_flags &= ~BO_USE_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800121
Satyajitcdcebd82018-01-12 14:49:05 +0530122 metadata.tiling = TILE_TYPE_DRI;
123 metadata.priority = 2;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800124
Gurchetan Singhd3001452017-11-03 17:18:36 -0700125 drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
126 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800127
Satyajitcdcebd82018-01-12 14:49:05 +0530128 /* Potentially tiled formats supported by display. */
129 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
130 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
Bas Nieuwenhuizen582bdbf2019-04-03 18:12:12 +0200131 drv_modify_combination(drv, DRM_FORMAT_ABGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800132 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singhd3001452017-11-03 17:18:36 -0700133 return 0;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530134}
135
136static void amdgpu_close(struct driver *drv)
137{
Satyajitcdcebd82018-01-12 14:49:05 +0530138 dri_close(drv);
139 free(drv->priv);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530140 drv->priv = NULL;
141}
142
Satyajitcdcebd82018-01-12 14:49:05 +0530143static int amdgpu_create_bo(struct bo *bo, uint32_t width, uint32_t height, uint32_t format,
Gurchetan Singha1892b22017-09-28 16:40:52 -0700144 uint64_t use_flags)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530145{
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530146 int ret;
Satyajitcdcebd82018-01-12 14:49:05 +0530147 uint32_t plane, stride;
148 struct combination *combo;
149 union drm_amdgpu_gem_create gem_create;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530150
Satyajitcdcebd82018-01-12 14:49:05 +0530151 combo = drv_get_combination(bo->drv, format, use_flags);
152 if (!combo)
153 return -EINVAL;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530154
Gurchetan Singhd7630cd2018-10-25 17:12:18 -0700155 if (combo->metadata.tiling == TILE_TYPE_DRI) {
Satyajit Sahueea88fa2019-01-31 09:58:24 +0530156 bool needs_alignment = false;
Satyajit Sahuee98f4e2018-10-04 10:19:50 +0530157#ifdef __ANDROID__
Gurchetan Singhd7630cd2018-10-25 17:12:18 -0700158 /*
159 * Currently, the gralloc API doesn't differentiate between allocation time and map
160 * time strides. A workaround for amdgpu DRI buffers is to always to align to 256 at
161 * allocation time.
162 *
163 * See b/115946221,b/117942643
164 */
Satyajit Sahueea88fa2019-01-31 09:58:24 +0530165 if (use_flags & (BO_USE_SW_MASK))
166 needs_alignment = true;
167#endif
168 // See b/122049612
169 if (use_flags & (BO_USE_SCANOUT))
170 needs_alignment = true;
171
172 if (needs_alignment) {
Gurchetan Singhd7630cd2018-10-25 17:12:18 -0700173 uint32_t bytes_per_pixel = drv_bytes_per_pixel_from_format(format, 0);
174 width = ALIGN(width, 256 / bytes_per_pixel);
175 }
Satyajit Sahueea88fa2019-01-31 09:58:24 +0530176
Satyajitcdcebd82018-01-12 14:49:05 +0530177 return dri_bo_create(bo, width, height, format, use_flags);
Gurchetan Singhd7630cd2018-10-25 17:12:18 -0700178 }
Satyajitcdcebd82018-01-12 14:49:05 +0530179
180 stride = drv_stride_from_format(format, width, 0);
Keiichi Watanabe79155d72018-08-13 16:44:54 +0900181 stride = ALIGN(stride, 256);
Satyajitcdcebd82018-01-12 14:49:05 +0530182
183 drv_bo_from_format(bo, stride, height, format);
Shirish Sdf423df2017-04-18 16:21:59 +0530184
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530185 memset(&gem_create, 0, sizeof(gem_create));
Shirish Sdf423df2017-04-18 16:21:59 +0530186 gem_create.in.bo_size = bo->total_size;
Satyajitcdcebd82018-01-12 14:49:05 +0530187 gem_create.in.alignment = 256;
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800188 gem_create.in.domain_flags = 0;
Satyajitcdcebd82018-01-12 14:49:05 +0530189
Gurchetan Singh71bc6652018-09-17 17:42:05 -0700190 if (use_flags & (BO_USE_LINEAR | BO_USE_SW_MASK))
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800191 gem_create.in.domain_flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
192
Deepak Sharma62a9c4e2018-05-01 12:11:27 -0700193 gem_create.in.domains = AMDGPU_GEM_DOMAIN_GTT;
194 if (!(use_flags & (BO_USE_SW_READ_OFTEN | BO_USE_SCANOUT)))
195 gem_create.in.domain_flags |= AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800196
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530197 /* Allocate the buffer with the preferred heap. */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800198 ret = drmCommandWriteRead(drv_get_fd(bo->drv), DRM_AMDGPU_GEM_CREATE, &gem_create,
199 sizeof(gem_create));
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530200 if (ret < 0)
201 return ret;
202
Shirish Sdf423df2017-04-18 16:21:59 +0530203 for (plane = 0; plane < bo->num_planes; plane++)
204 bo->handles[plane].u32 = gem_create.out.handle;
205
Satyajitcdcebd82018-01-12 14:49:05 +0530206 return 0;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530207}
208
Satyajitcdcebd82018-01-12 14:49:05 +0530209static int amdgpu_import_bo(struct bo *bo, struct drv_import_fd_data *data)
210{
211 struct combination *combo;
212 combo = drv_get_combination(bo->drv, data->format, data->use_flags);
213 if (!combo)
214 return -EINVAL;
215
216 if (combo->metadata.tiling == TILE_TYPE_DRI)
217 return dri_bo_import(bo, data);
218 else
219 return drv_prime_bo_import(bo, data);
220}
221
222static int amdgpu_destroy_bo(struct bo *bo)
223{
224 if (bo->priv)
225 return dri_bo_destroy(bo);
226 else
227 return drv_gem_bo_destroy(bo);
228}
229
230static void *amdgpu_map_bo(struct bo *bo, struct vma *vma, size_t plane, uint32_t map_flags)
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530231{
232 int ret;
233 union drm_amdgpu_gem_mmap gem_map;
234
Satyajitcdcebd82018-01-12 14:49:05 +0530235 if (bo->priv)
236 return dri_bo_map(bo, vma, plane, map_flags);
237
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530238 memset(&gem_map, 0, sizeof(gem_map));
Shirish Sdf423df2017-04-18 16:21:59 +0530239 gem_map.in.handle = bo->handles[plane].u32;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530240
241 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_AMDGPU_GEM_MMAP, &gem_map);
242 if (ret) {
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700243 drv_log("DRM_IOCTL_AMDGPU_GEM_MMAP failed\n");
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530244 return MAP_FAILED;
245 }
Gurchetan Singhcfb88762017-09-28 17:14:50 -0700246
Gurchetan Singhee43c302017-11-14 18:20:27 -0800247 vma->length = bo->total_size;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530248
Gurchetan Singhcfb88762017-09-28 17:14:50 -0700249 return mmap(0, bo->total_size, drv_get_prot(map_flags), MAP_SHARED, bo->drv->fd,
250 gem_map.out.addr_ptr);
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530251}
252
Satyajitcdcebd82018-01-12 14:49:05 +0530253static int amdgpu_unmap_bo(struct bo *bo, struct vma *vma)
254{
255 if (bo->priv)
256 return dri_bo_unmap(bo, vma);
257 else
258 return munmap(vma->addr, vma->length);
259}
260
Deepak Sharmaff66c802018-11-16 12:10:54 -0800261static int amdgpu_bo_invalidate(struct bo *bo, struct mapping *mapping)
262{
263 int ret;
264 union drm_amdgpu_gem_wait_idle wait_idle;
265
266 if (bo->priv)
267 return 0;
268
269 memset(&wait_idle, 0, sizeof(wait_idle));
270 wait_idle.in.handle = bo->handles[0].u32;
271 wait_idle.in.timeout = AMDGPU_TIMEOUT_INFINITE;
272
273 ret = drmCommandWriteRead(bo->drv->fd, DRM_AMDGPU_GEM_WAIT_IDLE, &wait_idle,
274 sizeof(wait_idle));
275
276 if (ret < 0) {
277 drv_log("DRM_AMDGPU_GEM_WAIT_IDLE failed with %d\n", ret);
278 return ret;
279 }
280
281 if (ret == 0 && wait_idle.out.status)
282 drv_log("DRM_AMDGPU_GEM_WAIT_IDLE BO is busy\n");
283
284 return 0;
285}
286
Gurchetan Singh0d44d482019-06-04 19:39:51 -0700287static uint32_t amdgpu_resolve_format(struct driver *drv, uint32_t format, uint64_t use_flags)
Shirish Sdf423df2017-04-18 16:21:59 +0530288{
289 switch (format) {
Ricky Liang0b78e072017-11-10 09:17:17 +0800290 case DRM_FORMAT_FLEX_IMPLEMENTATION_DEFINED:
291 /* Camera subsystem requires NV12. */
292 if (use_flags & (BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE))
293 return DRM_FORMAT_NV12;
294 /*HACK: See b/28671744 */
295 return DRM_FORMAT_XBGR8888;
Shirish Sdf423df2017-04-18 16:21:59 +0530296 case DRM_FORMAT_FLEX_YCbCr_420_888:
297 return DRM_FORMAT_NV12;
298 default:
299 return format;
300 }
301}
302
Gurchetan Singh3e9d3832017-10-31 10:36:25 -0700303const struct backend backend_amdgpu = {
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530304 .name = "amdgpu",
305 .init = amdgpu_init,
306 .close = amdgpu_close,
Satyajitcdcebd82018-01-12 14:49:05 +0530307 .bo_create = amdgpu_create_bo,
308 .bo_destroy = amdgpu_destroy_bo,
309 .bo_import = amdgpu_import_bo,
310 .bo_map = amdgpu_map_bo,
311 .bo_unmap = amdgpu_unmap_bo,
Deepak Sharmaff66c802018-11-16 12:10:54 -0800312 .bo_invalidate = amdgpu_bo_invalidate,
Shirish Sdf423df2017-04-18 16:21:59 +0530313 .resolve_format = amdgpu_resolve_format,
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530314};
315
316#endif