blob: 6111e205a7de45d4405cb7c54f25affb4c0f9ff2 [file] [log] [blame]
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05301/*
Daniele Castagna7a755de2016-12-16 17:32:30 -05002 * Copyright 2016 The Chromium OS Authors. All rights reserved.
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05303 * Use of this source code is governed by a BSD-style license that can be
4 * found in the LICENSE file.
5 */
6#ifdef DRV_AMDGPU
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -08007#include <amdgpu.h>
8#include <amdgpu_drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05309#include <errno.h>
10#include <stdio.h>
11#include <stdlib.h>
12#include <string.h>
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +053013#include <sys/mman.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053014#include <xf86drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053015
Satyajitcdcebd82018-01-12 14:49:05 +053016#include "dri.h"
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053017#include "drv_priv.h"
18#include "helpers.h"
19#include "util.h"
20
Gurchetan Singhcf9ed9d2019-12-13 09:37:01 -080021// clang-format off
22#define DRI_PATH STRINGIZE(DRI_DRIVER_DIR/radeonsi_dri.so)
23// clang-format on
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053024
Satyajitcdcebd82018-01-12 14:49:05 +053025#define TILE_TYPE_LINEAR 0
26/* DRI backend decides tiling in this case. */
27#define TILE_TYPE_DRI 1
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053028
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010029struct amdgpu_priv {
Satyajitcdcebd82018-01-12 14:49:05 +053030 struct dri_driver dri;
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010031 int drm_version;
32};
33
Gurchetan Singh767c5382018-05-05 00:42:12 +000034const static uint32_t render_target_formats[] = { DRM_FORMAT_ABGR8888, DRM_FORMAT_ARGB8888,
Drew Davenport293d9e32018-06-20 15:46:50 -060035 DRM_FORMAT_RGB565, DRM_FORMAT_XBGR8888,
36 DRM_FORMAT_XRGB8888 };
Gurchetan Singh179687e2016-10-28 10:07:35 -070037
Gurchetan Singh8d884742020-03-24 13:48:54 -070038const static uint32_t texture_source_formats[] = { DRM_FORMAT_GR88, DRM_FORMAT_R8,
39 DRM_FORMAT_NV21, DRM_FORMAT_NV12,
Hirokazu Honda3b8d4d02019-07-31 16:35:52 +090040 DRM_FORMAT_YVU420_ANDROID, DRM_FORMAT_YVU420 };
Shirish Sdf423df2017-04-18 16:21:59 +053041
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053042static int amdgpu_init(struct driver *drv)
43{
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010044 struct amdgpu_priv *priv;
45 drmVersionPtr drm_version;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080046 struct format_metadata metadata;
Gurchetan Singha1892b22017-09-28 16:40:52 -070047 uint64_t use_flags = BO_USE_RENDER_MASK;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053048
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010049 priv = calloc(1, sizeof(struct amdgpu_priv));
50 if (!priv)
Satyajitcdcebd82018-01-12 14:49:05 +053051 return -ENOMEM;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053052
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010053 drm_version = drmGetVersion(drv_get_fd(drv));
54 if (!drm_version) {
55 free(priv);
Satyajitcdcebd82018-01-12 14:49:05 +053056 return -ENODEV;
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010057 }
58
59 priv->drm_version = drm_version->version_minor;
60 drmFreeVersion(drm_version);
61
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010062 drv->priv = priv;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053063
Satyajitcdcebd82018-01-12 14:49:05 +053064 if (dri_init(drv, DRI_PATH, "radeonsi")) {
65 free(priv);
66 drv->priv = NULL;
67 return -ENODEV;
68 }
Shirish Sdf423df2017-04-18 16:21:59 +053069
Satyajitcdcebd82018-01-12 14:49:05 +053070 metadata.tiling = TILE_TYPE_LINEAR;
71 metadata.priority = 1;
Kristian H. Kristensenbc8c5932017-10-24 18:36:32 -070072 metadata.modifier = DRM_FORMAT_MOD_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080073
Gurchetan Singhd3001452017-11-03 17:18:36 -070074 drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
75 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080076
Satyajitcdcebd82018-01-12 14:49:05 +053077 drv_add_combinations(drv, texture_source_formats, ARRAY_SIZE(texture_source_formats),
78 &metadata, BO_USE_TEXTURE_MASK);
79
Hirokazu Hondafd8b8ab2020-06-16 15:28:56 +090080 /* NV12 format for hardware encoding. */
Hirokazu Honda3b8d4d02019-07-31 16:35:52 +090081 drv_modify_combination(drv, DRM_FORMAT_NV12, &metadata, BO_USE_HW_VIDEO_ENCODER);
82
Gurchetan Singh71bc6652018-09-17 17:42:05 -070083 /* Android CTS tests require this. */
84 drv_add_combination(drv, DRM_FORMAT_BGR888, &metadata, BO_USE_SW_MASK);
85
Satyajitcdcebd82018-01-12 14:49:05 +053086 /* Linear formats supported by display. */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080087 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
88 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
Drew Davenport5d215242019-03-25 09:18:42 -060089 drv_modify_combination(drv, DRM_FORMAT_ABGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080090 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080091
Satyajitcdcebd82018-01-12 14:49:05 +053092 /* YUV formats for camera and display. */
93 drv_modify_combination(drv, DRM_FORMAT_NV12, &metadata,
Miguel Casasdea0ccb2018-07-02 09:40:25 -040094 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE | BO_USE_SCANOUT |
95 BO_USE_HW_VIDEO_DECODER);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080096
Satyajitcdcebd82018-01-12 14:49:05 +053097 drv_modify_combination(drv, DRM_FORMAT_NV21, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080098
Satyajitcdcebd82018-01-12 14:49:05 +053099 /*
100 * R8 format is used for Android's HAL_PIXEL_FORMAT_BLOB and is used for JPEG snapshots
David Stevens49518142020-06-15 13:48:48 +0900101 * from camera and input/output from hardware decoder/encoder.
Satyajitcdcebd82018-01-12 14:49:05 +0530102 */
103 drv_modify_combination(drv, DRM_FORMAT_R8, &metadata,
David Stevens49518142020-06-15 13:48:48 +0900104 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE | BO_USE_HW_VIDEO_DECODER |
105 BO_USE_HW_VIDEO_ENCODER);
Satyajitcdcebd82018-01-12 14:49:05 +0530106
107 /*
108 * The following formats will be allocated by the DRI backend and may be potentially tiled.
109 * Since format modifier support hasn't been implemented fully yet, it's not
110 * possible to enumerate the different types of buffers (like i915 can).
111 */
112 use_flags &= ~BO_USE_RENDERSCRIPT;
Gurchetan Singha1892b22017-09-28 16:40:52 -0700113 use_flags &= ~BO_USE_SW_WRITE_OFTEN;
114 use_flags &= ~BO_USE_SW_READ_OFTEN;
115 use_flags &= ~BO_USE_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800116
Satyajitcdcebd82018-01-12 14:49:05 +0530117 metadata.tiling = TILE_TYPE_DRI;
118 metadata.priority = 2;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800119
Gurchetan Singhd3001452017-11-03 17:18:36 -0700120 drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
121 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800122
Satyajitcdcebd82018-01-12 14:49:05 +0530123 /* Potentially tiled formats supported by display. */
124 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
125 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
Bas Nieuwenhuizen582bdbf2019-04-03 18:12:12 +0200126 drv_modify_combination(drv, DRM_FORMAT_ABGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800127 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singhd3001452017-11-03 17:18:36 -0700128 return 0;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530129}
130
131static void amdgpu_close(struct driver *drv)
132{
Satyajitcdcebd82018-01-12 14:49:05 +0530133 dri_close(drv);
134 free(drv->priv);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530135 drv->priv = NULL;
136}
137
ChromeOS Developer9b367b32020-03-02 13:08:53 +0100138static int amdgpu_create_bo_linear(struct bo *bo, uint32_t width, uint32_t height, uint32_t format,
139 uint64_t use_flags)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530140{
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530141 int ret;
Satyajitcdcebd82018-01-12 14:49:05 +0530142 uint32_t plane, stride;
Satyajitcdcebd82018-01-12 14:49:05 +0530143 union drm_amdgpu_gem_create gem_create;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530144
Satyajitcdcebd82018-01-12 14:49:05 +0530145 stride = drv_stride_from_format(format, width, 0);
Keiichi Watanabe79155d72018-08-13 16:44:54 +0900146 stride = ALIGN(stride, 256);
Satyajitcdcebd82018-01-12 14:49:05 +0530147
148 drv_bo_from_format(bo, stride, height, format);
Shirish Sdf423df2017-04-18 16:21:59 +0530149
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530150 memset(&gem_create, 0, sizeof(gem_create));
Gurchetan Singh298b7572019-09-19 09:55:18 -0700151 gem_create.in.bo_size = bo->meta.total_size;
Satyajitcdcebd82018-01-12 14:49:05 +0530152 gem_create.in.alignment = 256;
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800153 gem_create.in.domain_flags = 0;
Satyajitcdcebd82018-01-12 14:49:05 +0530154
Gurchetan Singh71bc6652018-09-17 17:42:05 -0700155 if (use_flags & (BO_USE_LINEAR | BO_USE_SW_MASK))
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800156 gem_create.in.domain_flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
157
Deepak Sharma62a9c4e2018-05-01 12:11:27 -0700158 gem_create.in.domains = AMDGPU_GEM_DOMAIN_GTT;
Bas Nieuwenhuizen91d36972020-04-27 19:59:29 +0000159 if (!(use_flags & (BO_USE_SW_READ_OFTEN | BO_USE_SCANOUT)))
Jao-ke Chin-Lee5481e3c2020-04-10 00:12:12 +0000160 gem_create.in.domain_flags |= AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800161
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530162 /* Allocate the buffer with the preferred heap. */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800163 ret = drmCommandWriteRead(drv_get_fd(bo->drv), DRM_AMDGPU_GEM_CREATE, &gem_create,
164 sizeof(gem_create));
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530165 if (ret < 0)
166 return ret;
167
Gurchetan Singh298b7572019-09-19 09:55:18 -0700168 for (plane = 0; plane < bo->meta.num_planes; plane++)
Shirish Sdf423df2017-04-18 16:21:59 +0530169 bo->handles[plane].u32 = gem_create.out.handle;
170
Bas Nieuwenhuizen7119d332020-02-07 20:20:30 +0100171 bo->meta.format_modifiers[0] = DRM_FORMAT_MOD_LINEAR;
172
Satyajitcdcebd82018-01-12 14:49:05 +0530173 return 0;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530174}
175
ChromeOS Developer9b367b32020-03-02 13:08:53 +0100176static int amdgpu_create_bo(struct bo *bo, uint32_t width, uint32_t height, uint32_t format,
177 uint64_t use_flags)
Satyajitcdcebd82018-01-12 14:49:05 +0530178{
179 struct combination *combo;
ChromeOS Developer9b367b32020-03-02 13:08:53 +0100180
181 combo = drv_get_combination(bo->drv, format, use_flags);
Satyajitcdcebd82018-01-12 14:49:05 +0530182 if (!combo)
183 return -EINVAL;
184
ChromeOS Developer9b367b32020-03-02 13:08:53 +0100185 if (combo->metadata.tiling == TILE_TYPE_DRI) {
186 bool needs_alignment = false;
187#ifdef __ANDROID__
188 /*
189 * Currently, the gralloc API doesn't differentiate between allocation time and map
190 * time strides. A workaround for amdgpu DRI buffers is to always to align to 256 at
191 * allocation time.
192 *
193 * See b/115946221,b/117942643
194 */
195 if (use_flags & (BO_USE_SW_MASK))
196 needs_alignment = true;
197#endif
198 // See b/122049612
199 if (use_flags & (BO_USE_SCANOUT))
200 needs_alignment = true;
201
202 if (needs_alignment) {
203 uint32_t bytes_per_pixel = drv_bytes_per_pixel_from_format(format, 0);
204 width = ALIGN(width, 256 / bytes_per_pixel);
205 }
206
207 return dri_bo_create(bo, width, height, format, use_flags);
208 }
209
210 return amdgpu_create_bo_linear(bo, width, height, format, use_flags);
211}
212
213static int amdgpu_create_bo_with_modifiers(struct bo *bo, uint32_t width, uint32_t height,
214 uint32_t format, const uint64_t *modifiers,
215 uint32_t count)
216{
217 bool only_use_linear = true;
218
219 for (uint32_t i = 0; i < count; ++i)
220 if (modifiers[i] != DRM_FORMAT_MOD_LINEAR)
221 only_use_linear = false;
222
223 if (only_use_linear)
224 return amdgpu_create_bo_linear(bo, width, height, format, BO_USE_SCANOUT);
225
226 return dri_bo_create_with_modifiers(bo, width, height, format, modifiers, count);
227}
228
229static int amdgpu_import_bo(struct bo *bo, struct drv_import_fd_data *data)
230{
231 bool dri_tiling = data->format_modifiers[0] != DRM_FORMAT_MOD_LINEAR;
232 if (data->format_modifiers[0] == DRM_FORMAT_MOD_INVALID) {
233 struct combination *combo;
234 combo = drv_get_combination(bo->drv, data->format, data->use_flags);
235 if (!combo)
236 return -EINVAL;
237
238 dri_tiling = combo->metadata.tiling == TILE_TYPE_DRI;
239 }
240
241 if (dri_tiling)
Satyajitcdcebd82018-01-12 14:49:05 +0530242 return dri_bo_import(bo, data);
243 else
244 return drv_prime_bo_import(bo, data);
245}
246
247static int amdgpu_destroy_bo(struct bo *bo)
248{
249 if (bo->priv)
250 return dri_bo_destroy(bo);
251 else
252 return drv_gem_bo_destroy(bo);
253}
254
255static void *amdgpu_map_bo(struct bo *bo, struct vma *vma, size_t plane, uint32_t map_flags)
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530256{
257 int ret;
258 union drm_amdgpu_gem_mmap gem_map;
259
Satyajitcdcebd82018-01-12 14:49:05 +0530260 if (bo->priv)
261 return dri_bo_map(bo, vma, plane, map_flags);
262
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530263 memset(&gem_map, 0, sizeof(gem_map));
Shirish Sdf423df2017-04-18 16:21:59 +0530264 gem_map.in.handle = bo->handles[plane].u32;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530265
266 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_AMDGPU_GEM_MMAP, &gem_map);
267 if (ret) {
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700268 drv_log("DRM_IOCTL_AMDGPU_GEM_MMAP failed\n");
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530269 return MAP_FAILED;
270 }
Gurchetan Singhcfb88762017-09-28 17:14:50 -0700271
Gurchetan Singh298b7572019-09-19 09:55:18 -0700272 vma->length = bo->meta.total_size;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530273
Gurchetan Singh298b7572019-09-19 09:55:18 -0700274 return mmap(0, bo->meta.total_size, drv_get_prot(map_flags), MAP_SHARED, bo->drv->fd,
Gurchetan Singhcfb88762017-09-28 17:14:50 -0700275 gem_map.out.addr_ptr);
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530276}
277
Satyajitcdcebd82018-01-12 14:49:05 +0530278static int amdgpu_unmap_bo(struct bo *bo, struct vma *vma)
279{
280 if (bo->priv)
281 return dri_bo_unmap(bo, vma);
282 else
283 return munmap(vma->addr, vma->length);
284}
285
Deepak Sharmaff66c802018-11-16 12:10:54 -0800286static int amdgpu_bo_invalidate(struct bo *bo, struct mapping *mapping)
287{
288 int ret;
289 union drm_amdgpu_gem_wait_idle wait_idle;
290
291 if (bo->priv)
292 return 0;
293
294 memset(&wait_idle, 0, sizeof(wait_idle));
295 wait_idle.in.handle = bo->handles[0].u32;
296 wait_idle.in.timeout = AMDGPU_TIMEOUT_INFINITE;
297
298 ret = drmCommandWriteRead(bo->drv->fd, DRM_AMDGPU_GEM_WAIT_IDLE, &wait_idle,
299 sizeof(wait_idle));
300
301 if (ret < 0) {
302 drv_log("DRM_AMDGPU_GEM_WAIT_IDLE failed with %d\n", ret);
303 return ret;
304 }
305
306 if (ret == 0 && wait_idle.out.status)
307 drv_log("DRM_AMDGPU_GEM_WAIT_IDLE BO is busy\n");
308
309 return 0;
310}
311
Gurchetan Singh0d44d482019-06-04 19:39:51 -0700312static uint32_t amdgpu_resolve_format(struct driver *drv, uint32_t format, uint64_t use_flags)
Shirish Sdf423df2017-04-18 16:21:59 +0530313{
314 switch (format) {
Ricky Liang0b78e072017-11-10 09:17:17 +0800315 case DRM_FORMAT_FLEX_IMPLEMENTATION_DEFINED:
316 /* Camera subsystem requires NV12. */
317 if (use_flags & (BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE))
318 return DRM_FORMAT_NV12;
319 /*HACK: See b/28671744 */
320 return DRM_FORMAT_XBGR8888;
Shirish Sdf423df2017-04-18 16:21:59 +0530321 case DRM_FORMAT_FLEX_YCbCr_420_888:
322 return DRM_FORMAT_NV12;
323 default:
324 return format;
325 }
326}
327
Gurchetan Singh3e9d3832017-10-31 10:36:25 -0700328const struct backend backend_amdgpu = {
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530329 .name = "amdgpu",
330 .init = amdgpu_init,
331 .close = amdgpu_close,
Satyajitcdcebd82018-01-12 14:49:05 +0530332 .bo_create = amdgpu_create_bo,
ChromeOS Developer9b367b32020-03-02 13:08:53 +0100333 .bo_create_with_modifiers = amdgpu_create_bo_with_modifiers,
Satyajitcdcebd82018-01-12 14:49:05 +0530334 .bo_destroy = amdgpu_destroy_bo,
335 .bo_import = amdgpu_import_bo,
336 .bo_map = amdgpu_map_bo,
337 .bo_unmap = amdgpu_unmap_bo,
Deepak Sharmaff66c802018-11-16 12:10:54 -0800338 .bo_invalidate = amdgpu_bo_invalidate,
Shirish Sdf423df2017-04-18 16:21:59 +0530339 .resolve_format = amdgpu_resolve_format,
ChromeOS Developer44588bb2020-03-02 16:32:09 +0100340 .num_planes_from_modifier = dri_num_planes_from_modifier,
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530341};
342
343#endif