blob: 4d1bf884fcbcf5aef7bef7d721b0dff4f6fb821f [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002 * Support functions for OMAP GPIO
3 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01004 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010015#include <linux/init.h>
16#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020018#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010019#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000020#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgrenb764a582018-09-20 12:35:31 -070022#include <linux/cpu_pm.h>
Benoit Cousson96751fc2012-02-01 16:01:39 +010023#include <linux/device.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080024#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053025#include <linux/pm.h>
Benoit Cousson384ebe12011-08-16 11:53:02 +020026#include <linux/of.h>
27#include <linux/of_device.h>
Linus Walleijb7351b02018-05-24 14:24:00 +020028#include <linux/gpio/driver.h>
Yegor Yefremov93700842014-04-24 08:57:39 +020029#include <linux/bitops.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070030#include <linux/platform_data/gpio-omap.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +030032#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053033
Tony Lindgrenb764a582018-09-20 12:35:31 -070034#define OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER BIT(2)
Tony Lindgrenec0daae2018-09-20 12:35:30 -070035
Charulatha V6d62e212011-04-18 15:06:51 +000036struct gpio_regs {
37 u32 irqenable1;
38 u32 irqenable2;
39 u32 wake_en;
40 u32 ctrl;
41 u32 oe;
42 u32 leveldetect0;
43 u32 leveldetect1;
44 u32 risingdetect;
45 u32 fallingdetect;
46 u32 dataout;
Nishanth Menonae547352011-09-09 19:08:58 +053047 u32 debounce;
48 u32 debounce_en;
Charulatha V6d62e212011-04-18 15:06:51 +000049};
50
Tony Lindgrenec0daae2018-09-20 12:35:30 -070051struct gpio_bank;
52
53struct gpio_omap_funcs {
54 void (*idle_enable_level_quirk)(struct gpio_bank *bank);
55 void (*idle_disable_level_quirk)(struct gpio_bank *bank);
56};
57
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010058struct gpio_bank {
Charulatha V03e128c2011-05-05 19:58:01 +053059 struct list_head node;
Tony Lindgren92105bb2005-09-07 17:20:26 +010060 void __iomem *base;
Grygorii Strashko30cefea2015-09-25 12:06:02 -070061 int irq;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080062 u32 non_wakeup_gpios;
63 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000064 struct gpio_regs context;
Tony Lindgrenec0daae2018-09-20 12:35:30 -070065 struct gpio_omap_funcs funcs;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080066 u32 saved_datain;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080067 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080068 u32 toggle_mask;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +020069 raw_spinlock_t lock;
Grygorii Strashko450fa542015-09-25 12:28:03 -070070 raw_spinlock_t wa_lock;
David Brownell52e31342008-03-03 12:43:23 -080071 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080072 struct clk *dbck;
Tony Lindgrenb764a582018-09-20 12:35:31 -070073 struct notifier_block nb;
74 unsigned int is_suspended:1;
Charulatha V058af1e2009-11-22 10:11:25 -080075 u32 mod_usage;
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020076 u32 irq_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080077 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +053078 bool dbck_enabled;
Charulatha Vd0d665a2011-08-31 00:02:21 +053079 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080080 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053081 bool loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -050082 bool context_valid;
Tony Lindgren5de62b82010-12-07 16:26:58 -080083 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070084 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053085 int context_loss_count;
Tony Lindgrenec0daae2018-09-20 12:35:30 -070086 u32 quirks;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070087
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +020088 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
Janusz Krzysztofik442af142018-07-19 01:57:08 +020089 void (*set_dataout_multiple)(struct gpio_bank *bank,
90 unsigned long *mask, unsigned long *bits);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053091 int (*get_context_loss_count)(struct device *dev);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070092
93 struct omap_gpio_reg_offs *regs;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010094};
95
Charulatha Vc8eef652011-05-02 15:21:42 +053096#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010097
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020098#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +020099#define LINE_USED(line, offset) (line & (BIT(offset)))
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200100
Tony Lindgren3d009c82015-01-16 14:50:50 -0800101static void omap_gpio_unmask_irq(struct irq_data *d);
102
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200103static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
Jon Hunterede4d7a2013-03-01 11:22:47 -0600104{
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200105 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100106 return gpiochip_get_data(chip);
Benoit Cousson25db7112012-02-23 21:50:10 +0100107}
108
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200109static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
110 int is_input)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100111{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100112 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100113 u32 l;
114
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700115 reg += bank->regs->direction;
Victor Kamensky661553b2013-11-16 02:01:04 +0200116 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100117 if (is_input)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200118 l |= BIT(gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100119 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200120 l &= ~(BIT(gpio));
Victor Kamensky661553b2013-11-16 02:01:04 +0200121 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530122 bank->context.oe = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100123}
124
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700125
126/* set data out value using dedicate set/clear register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200127static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200128 int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100129{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100130 void __iomem *reg = bank->base;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200131 u32 l = BIT(offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100132
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530133 if (enable) {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700134 reg += bank->regs->set_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530135 bank->context.dataout |= l;
136 } else {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700137 reg += bank->regs->clr_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530138 bank->context.dataout &= ~l;
139 }
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700140
Victor Kamensky661553b2013-11-16 02:01:04 +0200141 writel_relaxed(l, reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700142}
143
144/* set data out value using mask register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200145static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200146 int enable)
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700147{
148 void __iomem *reg = bank->base + bank->regs->dataout;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200149 u32 gpio_bit = BIT(offset);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700150 u32 l;
151
Victor Kamensky661553b2013-11-16 02:01:04 +0200152 l = readl_relaxed(reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700153 if (enable)
154 l |= gpio_bit;
155 else
156 l &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200157 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530158 bank->context.dataout = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100159}
160
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200161static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100162{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700163 void __iomem *reg = bank->base + bank->regs->datain;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100164
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200165 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100166}
167
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200168static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300169{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700170 void __iomem *reg = bank->base + bank->regs->dataout;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300171
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200172 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300173}
174
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200175/* set multiple data out values using dedicate set/clear register */
176static void omap_set_gpio_dataout_reg_multiple(struct gpio_bank *bank,
177 unsigned long *mask,
178 unsigned long *bits)
179{
180 void __iomem *reg = bank->base;
181 u32 l;
182
183 l = *bits & *mask;
184 writel_relaxed(l, reg + bank->regs->set_dataout);
185 bank->context.dataout |= l;
186
187 l = ~*bits & *mask;
188 writel_relaxed(l, reg + bank->regs->clr_dataout);
189 bank->context.dataout &= ~l;
190}
191
192/* set multiple data out values using mask register */
193static void omap_set_gpio_dataout_mask_multiple(struct gpio_bank *bank,
194 unsigned long *mask,
195 unsigned long *bits)
196{
197 void __iomem *reg = bank->base + bank->regs->dataout;
198 u32 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
199
200 writel_relaxed(l, reg);
201 bank->context.dataout = l;
202}
203
204static unsigned long omap_get_gpio_datain_multiple(struct gpio_bank *bank,
205 unsigned long *mask)
206{
207 void __iomem *reg = bank->base + bank->regs->datain;
208
209 return readl_relaxed(reg) & *mask;
210}
211
212static unsigned long omap_get_gpio_dataout_multiple(struct gpio_bank *bank,
213 unsigned long *mask)
214{
215 void __iomem *reg = bank->base + bank->regs->dataout;
216
217 return readl_relaxed(reg) & *mask;
218}
219
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200220static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700221{
Victor Kamensky661553b2013-11-16 02:01:04 +0200222 int l = readl_relaxed(base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700223
Benoit Cousson862ff642012-02-01 15:58:56 +0100224 if (set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700225 l |= mask;
226 else
227 l &= ~mask;
228
Victor Kamensky661553b2013-11-16 02:01:04 +0200229 writel_relaxed(l, base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700230}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100231
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200232static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530233{
234 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300235 clk_enable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530236 bank->dbck_enabled = true;
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300237
Victor Kamensky661553b2013-11-16 02:01:04 +0200238 writel_relaxed(bank->dbck_enable_mask,
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300239 bank->base + bank->regs->debounce_en);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530240 }
241}
242
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200243static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530244{
245 if (bank->dbck_enable_mask && bank->dbck_enabled) {
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300246 /*
247 * Disable debounce before cutting it's clock. If debounce is
248 * enabled but the clock is not, GPIO module seems to be unable
249 * to detect events and generate interrupts at least on OMAP3.
250 */
Victor Kamensky661553b2013-11-16 02:01:04 +0200251 writel_relaxed(0, bank->base + bank->regs->debounce_en);
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300252
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300253 clk_disable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530254 bank->dbck_enabled = false;
255 }
256}
257
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700258/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200259 * omap2_set_gpio_debounce - low level gpio debounce time
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700260 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200261 * @offset: the gpio number on this @bank
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700262 * @debounce: debounce time to use
263 *
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300264 * OMAP's debounce time is in 31us steps
265 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
266 * so we need to convert and round up to the closest unit.
David Rivshin83977442017-04-24 18:56:50 -0400267 *
268 * Return: 0 on success, negative error otherwise.
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700269 */
David Rivshin83977442017-04-24 18:56:50 -0400270static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
271 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700272{
Kevin Hilman9942da02011-04-22 12:02:05 -0700273 void __iomem *reg;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700274 u32 val;
275 u32 l;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300276 bool enable = !!debounce;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700277
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800278 if (!bank->dbck_flag)
David Rivshin83977442017-04-24 18:56:50 -0400279 return -ENOTSUPP;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800280
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300281 if (enable) {
282 debounce = DIV_ROUND_UP(debounce, 31) - 1;
David Rivshin83977442017-04-24 18:56:50 -0400283 if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
284 return -EINVAL;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300285 }
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700286
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200287 l = BIT(offset);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700288
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300289 clk_enable(bank->dbck);
Kevin Hilman9942da02011-04-22 12:02:05 -0700290 reg = bank->base + bank->regs->debounce;
Victor Kamensky661553b2013-11-16 02:01:04 +0200291 writel_relaxed(debounce, reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700292
Kevin Hilman9942da02011-04-22 12:02:05 -0700293 reg = bank->base + bank->regs->debounce_en;
Victor Kamensky661553b2013-11-16 02:01:04 +0200294 val = readl_relaxed(reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700295
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300296 if (enable)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700297 val |= l;
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530298 else
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700299 val &= ~l;
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300300 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700301
Victor Kamensky661553b2013-11-16 02:01:04 +0200302 writel_relaxed(val, reg);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300303 clk_disable(bank->dbck);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530304 /*
305 * Enable debounce clock per module.
306 * This call is mandatory because in omap_gpio_request() when
307 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
308 * runtime callbck fails to turn on dbck because dbck_enable_mask
309 * used within _gpio_dbck_enable() is still not initialized at
310 * that point. Therefore we have to enable dbck here.
311 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200312 omap_gpio_dbck_enable(bank);
Nishanth Menonae547352011-09-09 19:08:58 +0530313 if (bank->dbck_enable_mask) {
314 bank->context.debounce = debounce;
315 bank->context.debounce_en = val;
316 }
David Rivshin83977442017-04-24 18:56:50 -0400317
318 return 0;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700319}
320
Jon Hunterc9c55d92012-10-26 14:26:04 -0500321/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200322 * omap_clear_gpio_debounce - clear debounce settings for a gpio
Jon Hunterc9c55d92012-10-26 14:26:04 -0500323 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200324 * @offset: the gpio number on this @bank
Jon Hunterc9c55d92012-10-26 14:26:04 -0500325 *
326 * If a gpio is using debounce, then clear the debounce enable bit and if
327 * this is the only gpio in this bank using debounce, then clear the debounce
328 * time too. The debounce clock will also be disabled when calling this function
329 * if this is the only gpio in the bank using debounce.
330 */
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200331static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
Jon Hunterc9c55d92012-10-26 14:26:04 -0500332{
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200333 u32 gpio_bit = BIT(offset);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500334
335 if (!bank->dbck_flag)
336 return;
337
338 if (!(bank->dbck_enable_mask & gpio_bit))
339 return;
340
341 bank->dbck_enable_mask &= ~gpio_bit;
342 bank->context.debounce_en &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200343 writel_relaxed(bank->context.debounce_en,
Jon Hunterc9c55d92012-10-26 14:26:04 -0500344 bank->base + bank->regs->debounce_en);
345
346 if (!bank->dbck_enable_mask) {
347 bank->context.debounce = 0;
Victor Kamensky661553b2013-11-16 02:01:04 +0200348 writel_relaxed(bank->context.debounce, bank->base +
Jon Hunterc9c55d92012-10-26 14:26:04 -0500349 bank->regs->debounce);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300350 clk_disable(bank->dbck);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500351 bank->dbck_enabled = false;
352 }
353}
354
Tony Lindgrenda38ef32019-03-25 15:43:18 -0700355/*
356 * Off mode wake-up capable GPIOs in bank(s) that are in the wakeup domain.
357 * See TRM section for GPIO for "Wake-Up Generation" for the list of GPIOs
358 * in wakeup domain. If bank->non_wakeup_gpios is not configured, assume none
359 * are capable waking up the system from off mode.
360 */
361static bool omap_gpio_is_off_wakeup_capable(struct gpio_bank *bank, u32 gpio_mask)
362{
363 u32 no_wake = bank->non_wakeup_gpios;
364
365 if (no_wake)
366 return !!(~no_wake & gpio_mask);
367
368 return false;
369}
370
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200371static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530372 unsigned trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100373{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800374 void __iomem *base = bank->base;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200375 u32 gpio_bit = BIT(gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100376
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200377 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
378 trigger & IRQ_TYPE_LEVEL_LOW);
379 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
380 trigger & IRQ_TYPE_LEVEL_HIGH);
381 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
382 trigger & IRQ_TYPE_EDGE_RISING);
383 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
384 trigger & IRQ_TYPE_EDGE_FALLING);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530385
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530386 bank->context.leveldetect0 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200387 readl_relaxed(bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530388 bank->context.leveldetect1 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200389 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530390 bank->context.risingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200391 readl_relaxed(bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530392 bank->context.fallingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200393 readl_relaxed(bank->base + bank->regs->fallingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530394
395 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Tony Lindgren00ded242018-12-07 11:08:29 -0800396 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
397 bank->context.wake_en =
398 readl_relaxed(bank->base + bank->regs->wkup_en);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530399 }
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530400
Ambresh K55b220c2011-06-15 13:40:45 -0700401 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tony Lindgrenda38ef32019-03-25 15:43:18 -0700402 if (!bank->regs->irqctrl && !omap_gpio_is_off_wakeup_capable(bank, gpio)) {
Chunqiu Wang699117a62009-06-24 17:13:39 +0000403 /*
404 * Log the edge gpio and manually trigger the IRQ
405 * after resume if the input level changes
406 * to avoid irq lost during PER RET/OFF mode
407 * Applies for omap2 non-wakeup gpio and all omap3 gpios
408 */
409 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800410 bank->enabled_non_wakeup_gpios |= gpio_bit;
411 else
412 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
413 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700414
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530415 bank->level_mask =
Victor Kamensky661553b2013-11-16 02:01:04 +0200416 readl_relaxed(bank->base + bank->regs->leveldetect0) |
417 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100418}
419
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800420#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800421/*
422 * This only applies to chips that can't do both rising and falling edge
423 * detection at once. For all other chips, this function is a noop.
424 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200425static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800426{
427 void __iomem *reg = bank->base;
428 u32 l = 0;
429
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530430 if (!bank->regs->irqctrl)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800431 return;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530432
433 reg += bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800434
Victor Kamensky661553b2013-11-16 02:01:04 +0200435 l = readl_relaxed(reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800436 if ((l >> gpio) & 1)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200437 l &= ~(BIT(gpio));
Cory Maccarrone4318f362010-01-08 10:29:04 -0800438 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200439 l |= BIT(gpio);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800440
Victor Kamensky661553b2013-11-16 02:01:04 +0200441 writel_relaxed(l, reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800442}
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530443#else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200444static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800445#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800446
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200447static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
448 unsigned trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100449{
450 void __iomem *reg = bank->base;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530451 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100452 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100453
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530454 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200455 omap_set_gpio_trigger(bank, gpio, trigger);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530456 } else if (bank->regs->irqctrl) {
457 reg += bank->regs->irqctrl;
458
Victor Kamensky661553b2013-11-16 02:01:04 +0200459 l = readl_relaxed(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000460 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200461 bank->toggle_mask |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100462 if (trigger & IRQ_TYPE_EDGE_RISING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200463 l |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100464 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200465 l &= ~(BIT(gpio));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100466 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530467 return -EINVAL;
468
Victor Kamensky661553b2013-11-16 02:01:04 +0200469 writel_relaxed(l, reg);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530470 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100471 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530472 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100473 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530474 reg += bank->regs->edgectrl1;
475
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100476 gpio &= 0x07;
Victor Kamensky661553b2013-11-16 02:01:04 +0200477 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100478 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100479 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100480 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100481 if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200482 l |= BIT(gpio << 1);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530483
484 /* Enable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200485 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530486 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200487 readl_relaxed(bank->base + bank->regs->wkup_en);
488 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100489 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100490 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100491}
492
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200493static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200494{
495 if (bank->regs->pinctrl) {
496 void __iomem *reg = bank->base + bank->regs->pinctrl;
497
498 /* Claim the pin for MPU */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200499 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200500 }
501
502 if (bank->regs->ctrl && !BANK_USED(bank)) {
503 void __iomem *reg = bank->base + bank->regs->ctrl;
504 u32 ctrl;
505
Victor Kamensky661553b2013-11-16 02:01:04 +0200506 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200507 /* Module is enabled, clocks are not gated */
508 ctrl &= ~GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200509 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200510 bank->context.ctrl = ctrl;
511 }
512}
513
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200514static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200515{
516 void __iomem *base = bank->base;
517
518 if (bank->regs->wkup_en &&
519 !LINE_USED(bank->mod_usage, offset) &&
520 !LINE_USED(bank->irq_usage, offset)) {
521 /* Disable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200522 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200523 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200524 readl_relaxed(bank->base + bank->regs->wkup_en);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200525 }
526
527 if (bank->regs->ctrl && !BANK_USED(bank)) {
528 void __iomem *reg = bank->base + bank->regs->ctrl;
529 u32 ctrl;
530
Victor Kamensky661553b2013-11-16 02:01:04 +0200531 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200532 /* Module is disabled, clocks are gated */
533 ctrl |= GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200534 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200535 bank->context.ctrl = ctrl;
536 }
537}
538
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200539static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200540{
541 void __iomem *reg = bank->base + bank->regs->direction;
542
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200543 return readl_relaxed(reg) & BIT(offset);
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200544}
545
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200546static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
Tony Lindgren3d009c82015-01-16 14:50:50 -0800547{
548 if (!LINE_USED(bank->mod_usage, offset)) {
549 omap_enable_gpio_module(bank, offset);
550 omap_set_gpio_direction(bank, offset, 1);
551 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200552 bank->irq_usage |= BIT(offset);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800553}
554
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200555static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100556{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200557 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100558 int retval;
David Brownella6472532008-03-03 04:33:30 -0800559 unsigned long flags;
Grygorii Strashkoea5fbe82015-03-23 14:18:29 +0200560 unsigned offset = d->hwirq;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100561
David Brownelle5c56ed2006-12-06 17:13:59 -0800562 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100563 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800564
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530565 if (!bank->regs->leveldetect0 &&
566 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100567 return -EINVAL;
568
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200569 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200570 retval = omap_set_gpio_triggering(bank, offset, type);
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300571 if (retval) {
Axel Lin627c89b2015-08-05 22:37:41 +0800572 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300573 goto error;
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300574 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200575 omap_gpio_init_irq(bank, offset);
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200576 if (!omap_gpio_is_input(bank, offset)) {
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200577 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300578 retval = -EINVAL;
579 goto error;
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200580 }
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200581 raw_spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800582
583 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner43ec2e42015-06-23 15:52:39 +0200584 irq_set_handler_locked(d, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800585 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500586 /*
587 * Edge IRQs are already cleared/acked in irq_handler and
588 * not need to be masked, as result handle_edge_irq()
589 * logic is excessed here and may cause lose of interrupts.
590 * So just use handle_simple_irq.
591 */
592 irq_set_handler_locked(d, handle_simple_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800593
Grygorii Strashko1562e462015-05-22 17:35:49 +0300594 return 0;
595
596error:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100597 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100598}
599
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200600static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100601{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100602 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100603
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700604 reg += bank->regs->irqstatus;
Victor Kamensky661553b2013-11-16 02:01:04 +0200605 writel_relaxed(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300606
607 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700608 if (bank->regs->irqstatus2) {
609 reg = bank->base + bank->regs->irqstatus2;
Victor Kamensky661553b2013-11-16 02:01:04 +0200610 writel_relaxed(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700611 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700612
613 /* Flush posted write for the irq status to avoid spurious interrupts */
Victor Kamensky661553b2013-11-16 02:01:04 +0200614 readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100615}
616
Grygorii Strashko9943f262015-03-23 14:18:27 +0200617static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
618 unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100619{
Grygorii Strashko9943f262015-03-23 14:18:27 +0200620 omap_clear_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100621}
622
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200623static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
Imre Deakea6dedd2006-06-26 16:16:00 -0700624{
625 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700626 u32 l;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200627 u32 mask = (BIT(bank->width)) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700628
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700629 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200630 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700631 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700632 l = ~l;
633 l &= mask;
634 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700635}
636
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200637static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100638{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100639 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100640 u32 l;
641
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700642 if (bank->regs->set_irqenable) {
643 reg += bank->regs->set_irqenable;
644 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530645 bank->context.irqenable1 |= gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700646 } else {
647 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200648 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700649 if (bank->regs->irqenable_inv)
650 l &= ~gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100651 else
652 l |= gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530653 bank->context.irqenable1 = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100654 }
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700655
Victor Kamensky661553b2013-11-16 02:01:04 +0200656 writel_relaxed(l, reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700657}
658
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200659static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700660{
661 void __iomem *reg = bank->base;
662 u32 l;
663
664 if (bank->regs->clr_irqenable) {
665 reg += bank->regs->clr_irqenable;
666 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530667 bank->context.irqenable1 &= ~gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700668 } else {
669 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200670 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700671 if (bank->regs->irqenable_inv)
672 l |= gpio_mask;
673 else
674 l &= ~gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530675 bank->context.irqenable1 = l;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700676 }
677
Victor Kamensky661553b2013-11-16 02:01:04 +0200678 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100679}
680
Grygorii Strashko9943f262015-03-23 14:18:27 +0200681static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
682 unsigned offset, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100683{
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530684 if (enable)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200685 omap_enable_gpio_irqbank(bank, BIT(offset));
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530686 else
Grygorii Strashko9943f262015-03-23 14:18:27 +0200687 omap_disable_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100688}
689
Tony Lindgren92105bb2005-09-07 17:20:26 +0100690/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200691static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100692{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200693 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100694
Grygorii Strashko0c0451e2016-04-12 13:52:31 +0300695 return irq_set_irq_wake(bank->irq, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100696}
697
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800698static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100699{
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100700 struct gpio_bank *bank = gpiochip_get_data(chip);
David Brownella6472532008-03-03 04:33:30 -0800701 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100702
Grygorii Strashko46748072018-09-28 16:39:50 -0500703 pm_runtime_get_sync(chip->parent);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100704
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200705 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashkoc3518172015-05-22 17:35:51 +0300706 omap_enable_gpio_module(bank, offset);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200707 bank->mod_usage |= BIT(offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200708 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100709
710 return 0;
711}
712
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800713static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100714{
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100715 struct gpio_bank *bank = gpiochip_get_data(chip);
David Brownella6472532008-03-03 04:33:30 -0800716 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100717
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200718 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200719 bank->mod_usage &= ~(BIT(offset));
Grygorii Strashko5f982c72015-05-22 17:35:48 +0300720 if (!LINE_USED(bank->irq_usage, offset)) {
721 omap_set_gpio_direction(bank, offset, 1);
722 omap_clear_gpio_debounce(bank, offset);
723 }
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200724 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200725 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530726
Grygorii Strashko46748072018-09-28 16:39:50 -0500727 pm_runtime_put(chip->parent);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100728}
729
730/*
731 * We need to unmask the GPIO bank interrupt as soon as possible to
732 * avoid missing GPIO interrupts for other lines in the bank.
733 * Then we need to mask-read-clear-unmask the triggered GPIO lines
734 * in the bank to avoid missing nested interrupts for a GPIO line.
735 * If we wait to unmask individual GPIO lines in the bank after the
736 * line's interrupt handler has been run, we may miss some nested
737 * interrupts.
738 */
Grygorii Strashko450fa542015-09-25 12:28:03 -0700739static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100740{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100741 void __iomem *isr_reg = NULL;
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500742 u32 enabled, isr, level_mask;
Jon Hunter3513cde2013-04-04 15:16:14 -0500743 unsigned int bit;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700744 struct gpio_bank *bank = gpiobank;
745 unsigned long wa_lock_flags;
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300746 unsigned long lock_flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100747
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700748 isr_reg = bank->base + bank->regs->irqstatus;
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800749 if (WARN_ON(!isr_reg))
750 goto exit;
751
Tony Lindgren52845212018-09-20 12:35:32 -0700752 if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
753 "gpio irq%i while runtime suspended?\n", irq))
754 return IRQ_NONE;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700755
Laurent Navete83507b2013-03-20 13:15:57 +0100756 while (1) {
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300757 raw_spin_lock_irqsave(&bank->lock, lock_flags);
758
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200759 enabled = omap_get_gpio_irqbank_mask(bank);
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500760 isr = readl_relaxed(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100761
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530762 if (bank->level_mask)
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800763 level_mask = bank->level_mask & enabled;
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500764 else
765 level_mask = 0;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100766
767 /* clear edge sensitive interrupts before handler(s) are
768 called so that we don't miss any interrupt occurred while
769 executing them */
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500770 if (isr & ~level_mask)
771 omap_clear_gpio_irqbank(bank, isr & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100772
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300773 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
774
Tony Lindgren92105bb2005-09-07 17:20:26 +0100775 if (!isr)
776 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100777
Jon Hunter3513cde2013-04-04 15:16:14 -0500778 while (isr) {
779 bit = __ffs(isr);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200780 isr &= ~(BIT(bit));
Benoit Cousson25db7112012-02-23 21:50:10 +0100781
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300782 raw_spin_lock_irqsave(&bank->lock, lock_flags);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800783 /*
784 * Some chips can't respond to both rising and falling
785 * at the same time. If this irq was requested with
786 * both flags, we need to flip the ICR data for the IRQ
787 * to respond to the IRQ for the opposite direction.
788 * This will be indicated in the bank toggle_mask.
789 */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200790 if (bank->toggle_mask & (BIT(bit)))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200791 omap_toggle_gpio_edge_triggering(bank, bit);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800792
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300793 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
794
Grygorii Strashko450fa542015-09-25 12:28:03 -0700795 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
796
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100797 generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200798 bit));
Grygorii Strashko450fa542015-09-25 12:28:03 -0700799
800 raw_spin_unlock_irqrestore(&bank->wa_lock,
801 wa_lock_flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100802 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000803 }
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800804exit:
Grygorii Strashko450fa542015-09-25 12:28:03 -0700805 return IRQ_HANDLED;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100806}
807
Tony Lindgren3d009c82015-01-16 14:50:50 -0800808static unsigned int omap_gpio_irq_startup(struct irq_data *d)
809{
810 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800811 unsigned long flags;
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200812 unsigned offset = d->hwirq;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800813
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200814 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300815
816 if (!LINE_USED(bank->mod_usage, offset))
817 omap_set_gpio_direction(bank, offset, 1);
818 else if (!omap_gpio_is_input(bank, offset))
819 goto err;
820 omap_enable_gpio_module(bank, offset);
821 bank->irq_usage |= BIT(offset);
822
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200823 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800824 omap_gpio_unmask_irq(d);
825
826 return 0;
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300827err:
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200828 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300829 return -EINVAL;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800830}
831
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200832static void omap_gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300833{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200834 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700835 unsigned long flags;
Grygorii Strashko9943f262015-03-23 14:18:27 +0200836 unsigned offset = d->hwirq;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300837
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200838 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200839 bank->irq_usage &= ~(BIT(offset));
Grygorii Strashko6e96c1b2015-05-22 17:35:50 +0300840 omap_set_gpio_irqenable(bank, offset, 0);
841 omap_clear_gpio_irqstatus(bank, offset);
842 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
843 if (!LINE_USED(bank->mod_usage, offset))
844 omap_clear_gpio_debounce(bank, offset);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200845 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200846 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700847}
848
849static void omap_gpio_irq_bus_lock(struct irq_data *data)
850{
851 struct gpio_bank *bank = omap_irq_data_get_bank(data);
852
Grygorii Strashko46748072018-09-28 16:39:50 -0500853 pm_runtime_get_sync(bank->chip.parent);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700854}
855
856static void gpio_irq_bus_sync_unlock(struct irq_data *data)
857{
858 struct gpio_bank *bank = omap_irq_data_get_bank(data);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200859
Grygorii Strashko46748072018-09-28 16:39:50 -0500860 pm_runtime_put(bank->chip.parent);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300861}
862
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200863static void omap_gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100864{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200865 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200866 unsigned offset = d->hwirq;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100867
Grygorii Strashko9943f262015-03-23 14:18:27 +0200868 omap_clear_gpio_irqstatus(bank, offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100869}
870
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200871static void omap_gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100872{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200873 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200874 unsigned offset = d->hwirq;
Colin Cross85ec7b92011-06-06 13:38:18 -0700875 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100876
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200877 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200878 omap_set_gpio_irqenable(bank, offset, 0);
879 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200880 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100881}
882
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200883static void omap_gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100884{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200885 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200886 unsigned offset = d->hwirq;
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100887 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700888 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700889
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200890 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman55b60192009-06-04 15:57:10 -0700891 if (trigger)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200892 omap_set_gpio_triggering(bank, offset, trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800893
Grygorii Strashko9943f262015-03-23 14:18:27 +0200894 omap_set_gpio_irqenable(bank, offset, 1);
Russell Kingd01849f2019-03-01 11:02:52 -0800895
896 /*
897 * For level-triggered GPIOs, clearing must be done after the source
898 * is cleared, thus after the handler has run. OMAP4 needs this done
899 * after enabing the interrupt to clear the wakeup status.
900 */
901 if (bank->level_mask & BIT(offset))
902 omap_clear_gpio_irqstatus(bank, offset);
903
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200904 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100905}
906
Tony Lindgrenec0daae2018-09-20 12:35:30 -0700907/*
908 * Only edges can generate a wakeup event to the PRCM.
909 *
910 * Therefore, ensure any wake-up capable GPIOs have
911 * edge-detection enabled before going idle to ensure a wakeup
912 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
913 * NDA TRM 25.5.3.1)
914 *
915 * The normal values will be restored upon ->runtime_resume()
916 * by writing back the values saved in bank->context.
917 */
918static void __maybe_unused
919omap2_gpio_enable_level_quirk(struct gpio_bank *bank)
920{
921 u32 wake_low, wake_hi;
922
923 /* Enable additional edge detection for level gpios for idle */
924 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
925 if (wake_low)
926 writel_relaxed(wake_low | bank->context.fallingdetect,
927 bank->base + bank->regs->fallingdetect);
928
929 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
930 if (wake_hi)
931 writel_relaxed(wake_hi | bank->context.risingdetect,
932 bank->base + bank->regs->risingdetect);
933}
934
935static void __maybe_unused
936omap2_gpio_disable_level_quirk(struct gpio_bank *bank)
937{
938 /* Disable edge detection for level gpios after idle */
939 writel_relaxed(bank->context.fallingdetect,
940 bank->base + bank->regs->fallingdetect);
941 writel_relaxed(bank->context.risingdetect,
942 bank->base + bank->regs->risingdetect);
943}
944
David Brownelle5c56ed2006-12-06 17:13:59 -0800945/*---------------------------------------------------------------------*/
946
Magnus Damm79ee0312009-07-08 13:22:04 +0200947static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800948{
Wolfram Sanga3f4f722018-10-21 21:59:59 +0200949 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800950 void __iomem *mask_reg = bank->base +
951 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800952 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800953
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200954 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200955 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200956 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800957
958 return 0;
959}
960
Magnus Damm79ee0312009-07-08 13:22:04 +0200961static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800962{
Wolfram Sanga3f4f722018-10-21 21:59:59 +0200963 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800964 void __iomem *mask_reg = bank->base +
965 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800966 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800967
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200968 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200969 writel_relaxed(bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200970 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800971
972 return 0;
973}
974
Alexey Dobriyan47145212009-12-14 18:00:08 -0800975static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +0200976 .suspend_noirq = omap_mpuio_suspend_noirq,
977 .resume_noirq = omap_mpuio_resume_noirq,
978};
979
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +0200980/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -0800981static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -0800982 .driver = {
983 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +0200984 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -0800985 },
986};
987
988static struct platform_device omap_mpuio_device = {
989 .name = "mpuio",
990 .id = -1,
991 .dev = {
992 .driver = &omap_mpuio_driver.driver,
993 }
994 /* could list the /proc/iomem resources */
995};
996
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200997static inline void omap_mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -0800998{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800999 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -07001000
David Brownell11a78b72006-12-06 17:14:11 -08001001 if (platform_driver_register(&omap_mpuio_driver) == 0)
1002 (void) platform_device_register(&omap_mpuio_device);
1003}
1004
David Brownelle5c56ed2006-12-06 17:13:59 -08001005/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001006
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001007static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
Yegor Yefremov93700842014-04-24 08:57:39 +02001008{
1009 struct gpio_bank *bank;
1010 unsigned long flags;
1011 void __iomem *reg;
1012 int dir;
1013
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001014 bank = gpiochip_get_data(chip);
Yegor Yefremov93700842014-04-24 08:57:39 +02001015 reg = bank->base + bank->regs->direction;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001016 raw_spin_lock_irqsave(&bank->lock, flags);
Yegor Yefremov93700842014-04-24 08:57:39 +02001017 dir = !!(readl_relaxed(reg) & BIT(offset));
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001018 raw_spin_unlock_irqrestore(&bank->lock, flags);
Yegor Yefremov93700842014-04-24 08:57:39 +02001019 return dir;
1020}
1021
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001022static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -08001023{
1024 struct gpio_bank *bank;
1025 unsigned long flags;
1026
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001027 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001028 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001029 omap_set_gpio_direction(bank, offset, 1);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001030 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -08001031 return 0;
1032}
1033
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001034static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -08001035{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001036 struct gpio_bank *bank;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001037
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001038 bank = gpiochip_get_data(chip);
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001039
Grygorii Strashkob2b20042015-03-23 14:18:23 +02001040 if (omap_gpio_is_input(bank, offset))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001041 return omap_get_gpio_datain(bank, offset);
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001042 else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001043 return omap_get_gpio_dataout(bank, offset);
David Brownell52e31342008-03-03 12:43:23 -08001044}
1045
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001046static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -08001047{
1048 struct gpio_bank *bank;
1049 unsigned long flags;
1050
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001051 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001052 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001053 bank->set_dataout(bank, offset, value);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001054 omap_set_gpio_direction(bank, offset, 0);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001055 raw_spin_unlock_irqrestore(&bank->lock, flags);
Javier Martinez Canillas2f56e0a2013-10-16 02:47:30 +02001056 return 0;
David Brownell52e31342008-03-03 12:43:23 -08001057}
1058
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001059static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
1060 unsigned long *bits)
1061{
1062 struct gpio_bank *bank = gpiochip_get_data(chip);
1063 void __iomem *reg = bank->base + bank->regs->direction;
1064 unsigned long in = readl_relaxed(reg), l;
1065
1066 *bits = 0;
1067
1068 l = in & *mask;
1069 if (l)
1070 *bits |= omap_get_gpio_datain_multiple(bank, &l);
1071
1072 l = ~in & *mask;
1073 if (l)
1074 *bits |= omap_get_gpio_dataout_multiple(bank, &l);
1075
1076 return 0;
1077}
1078
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001079static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
1080 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001081{
1082 struct gpio_bank *bank;
1083 unsigned long flags;
David Rivshin83977442017-04-24 18:56:50 -04001084 int ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001085
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001086 bank = gpiochip_get_data(chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001087
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001088 raw_spin_lock_irqsave(&bank->lock, flags);
David Rivshin83977442017-04-24 18:56:50 -04001089 ret = omap2_set_gpio_debounce(bank, offset, debounce);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001090 raw_spin_unlock_irqrestore(&bank->lock, flags);
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001091
David Rivshin83977442017-04-24 18:56:50 -04001092 if (ret)
1093 dev_info(chip->parent,
1094 "Could not set line %u debounce to %u microseconds (%d)",
1095 offset, debounce, ret);
1096
1097 return ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001098}
1099
Mika Westerberg2956b5d2017-01-23 15:34:34 +03001100static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
1101 unsigned long config)
1102{
1103 u32 debounce;
1104
1105 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
1106 return -ENOTSUPP;
1107
1108 debounce = pinconf_to_config_argument(config);
1109 return omap_gpio_debounce(chip, offset, debounce);
1110}
1111
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001112static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -08001113{
1114 struct gpio_bank *bank;
1115 unsigned long flags;
1116
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001117 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001118 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001119 bank->set_dataout(bank, offset, value);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001120 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -08001121}
1122
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001123static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
1124 unsigned long *bits)
1125{
1126 struct gpio_bank *bank = gpiochip_get_data(chip);
1127 unsigned long flags;
1128
1129 raw_spin_lock_irqsave(&bank->lock, flags);
1130 bank->set_dataout_multiple(bank, mask, bits);
1131 raw_spin_unlock_irqrestore(&bank->lock, flags);
1132}
1133
David Brownell52e31342008-03-03 12:43:23 -08001134/*---------------------------------------------------------------------*/
1135
Arnd Bergmanne4b2ae72017-09-16 22:42:21 +02001136static void omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001137{
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001138 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001139 u32 rev;
1140
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001141 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001142 return;
1143
Victor Kamensky661553b2013-11-16 02:01:04 +02001144 rev = readw_relaxed(bank->base + bank->regs->revision);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001145 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001146 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001147
1148 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001149}
1150
Charulatha V03e128c2011-05-05 19:58:01 +05301151static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001152{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301153 void __iomem *base = bank->base;
1154 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001155
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301156 if (bank->width == 16)
1157 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001158
Charulatha Vd0d665a2011-08-31 00:02:21 +05301159 if (bank->is_mpuio) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001160 writel_relaxed(l, bank->base + bank->regs->irqenable);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301161 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001162 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301163
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001164 omap_gpio_rmw(base, bank->regs->irqenable, l,
1165 bank->regs->irqenable_inv);
1166 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1167 !bank->regs->irqenable_inv);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301168 if (bank->regs->debounce_en)
Victor Kamensky661553b2013-11-16 02:01:04 +02001169 writel_relaxed(0, base + bank->regs->debounce_en);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301170
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301171 /* Save OE default value (0xffffffff) in the context */
Victor Kamensky661553b2013-11-16 02:01:04 +02001172 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301173 /* Initialize interface clk ungated, module enabled */
1174 if (bank->regs->ctrl)
Victor Kamensky661553b2013-11-16 02:01:04 +02001175 writel_relaxed(0, base + bank->regs->ctrl);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001176}
1177
Nishanth Menon46824e222014-09-05 14:52:55 -05001178static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001179{
Grygorii Strashko81930322017-11-15 12:36:33 -06001180 struct gpio_irq_chip *irq;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001181 static int gpio;
Linus Walleij088413b2017-12-29 13:22:58 +01001182 const char *label;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001183 int irq_base = 0;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001184 int ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001185
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001186 /*
1187 * REVISIT eventually switch from OMAP-specific gpio structs
1188 * over to the generic ones
1189 */
1190 bank->chip.request = omap_gpio_request;
1191 bank->chip.free = omap_gpio_free;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001192 bank->chip.get_direction = omap_gpio_get_direction;
1193 bank->chip.direction_input = omap_gpio_input;
1194 bank->chip.get = omap_gpio_get;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001195 bank->chip.get_multiple = omap_gpio_get_multiple;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001196 bank->chip.direction_output = omap_gpio_output;
Mika Westerberg2956b5d2017-01-23 15:34:34 +03001197 bank->chip.set_config = omap_gpio_set_config;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001198 bank->chip.set = omap_gpio_set;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001199 bank->chip.set_multiple = omap_gpio_set_multiple;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301200 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001201 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301202 if (bank->regs->wkup_en)
Linus Walleij58383c782015-11-04 09:56:26 +01001203 bank->chip.parent = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001204 bank->chip.base = OMAP_MPUIO(0);
1205 } else {
Linus Walleij088413b2017-12-29 13:22:58 +01001206 label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
1207 gpio, gpio + bank->width - 1);
1208 if (!label)
1209 return -ENOMEM;
1210 bank->chip.label = label;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001211 bank->chip.base = gpio;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001212 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001213 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001214
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001215#ifdef CONFIG_ARCH_OMAP1
1216 /*
1217 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1218 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1219 */
Bartosz Golaszewski2ed36f32017-03-04 17:23:31 +01001220 irq_base = devm_irq_alloc_descs(bank->chip.parent,
1221 -1, 0, bank->width, 0);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001222 if (irq_base < 0) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001223 dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001224 return -ENODEV;
1225 }
1226#endif
1227
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001228 /* MPUIO is a bit different, reading IRQ status clears it */
1229 if (bank->is_mpuio) {
1230 irqc->irq_ack = dummy_irq_chip.irq_ack;
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001231 if (!bank->regs->wkup_en)
1232 irqc->irq_set_wake = NULL;
1233 }
1234
Grygorii Strashko81930322017-11-15 12:36:33 -06001235 irq = &bank->chip.irq;
1236 irq->chip = irqc;
1237 irq->handler = handle_bad_irq;
1238 irq->default_type = IRQ_TYPE_NONE;
1239 irq->num_parents = 1;
1240 irq->parents = &bank->irq;
1241 irq->first = irq_base;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001242
Grygorii Strashko81930322017-11-15 12:36:33 -06001243 ret = gpiochip_add_data(&bank->chip, bank);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001244 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001245 dev_err(bank->chip.parent,
Grygorii Strashko81930322017-11-15 12:36:33 -06001246 "Could not register gpio chip %d\n", ret);
1247 return ret;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001248 }
1249
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001250 ret = devm_request_irq(bank->chip.parent, bank->irq,
1251 omap_gpio_irq_handler,
1252 0, dev_name(bank->chip.parent), bank);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001253 if (ret)
1254 gpiochip_remove(&bank->chip);
1255
Grygorii Strashko81930322017-11-15 12:36:33 -06001256 if (!bank->is_mpuio)
1257 gpio += bank->width;
1258
Grygorii Strashko450fa542015-09-25 12:28:03 -07001259 return ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001260}
1261
Tony Lindgrenb764a582018-09-20 12:35:31 -07001262static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context);
1263static void omap_gpio_unidle(struct gpio_bank *bank);
1264
1265static int gpio_omap_cpu_notifier(struct notifier_block *nb,
1266 unsigned long cmd, void *v)
1267{
1268 struct gpio_bank *bank;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001269 unsigned long flags;
1270
1271 bank = container_of(nb, struct gpio_bank, nb);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001272
1273 raw_spin_lock_irqsave(&bank->lock, flags);
1274 switch (cmd) {
1275 case CPU_CLUSTER_PM_ENTER:
1276 if (bank->is_suspended)
1277 break;
1278 omap_gpio_idle(bank, true);
1279 break;
1280 case CPU_CLUSTER_PM_ENTER_FAILED:
1281 case CPU_CLUSTER_PM_EXIT:
1282 if (bank->is_suspended)
1283 break;
1284 omap_gpio_unidle(bank);
1285 break;
1286 }
1287 raw_spin_unlock_irqrestore(&bank->lock, flags);
1288
1289 return NOTIFY_OK;
1290}
1291
Benoit Cousson384ebe12011-08-16 11:53:02 +02001292static const struct of_device_id omap_gpio_match[];
1293
Bill Pemberton38363092012-11-19 13:22:34 -05001294static int omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001295{
Benoit Cousson862ff642012-02-01 15:58:56 +01001296 struct device *dev = &pdev->dev;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001297 struct device_node *node = dev->of_node;
1298 const struct of_device_id *match;
Uwe Kleine-Königf6817a22012-05-21 21:57:39 +02001299 const struct omap_gpio_platform_data *pdata;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001300 struct resource *res;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001301 struct gpio_bank *bank;
Nishanth Menon46824e222014-09-05 14:52:55 -05001302 struct irq_chip *irqc;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001303 int ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001304
Benoit Cousson384ebe12011-08-16 11:53:02 +02001305 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1306
Jingoo Hane56aee12013-07-30 17:08:05 +09001307 pdata = match ? match->data : dev_get_platdata(dev);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001308 if (!pdata)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001309 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001310
Markus Elfringf97364c2018-02-10 21:49:22 +01001311 bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
Markus Elfring9117d402018-02-10 21:46:30 +01001312 if (!bank)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001313 return -ENOMEM;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001314
Nishanth Menon46824e222014-09-05 14:52:55 -05001315 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1316 if (!irqc)
1317 return -ENOMEM;
1318
Tony Lindgren3d009c82015-01-16 14:50:50 -08001319 irqc->irq_startup = omap_gpio_irq_startup,
Nishanth Menon46824e222014-09-05 14:52:55 -05001320 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1321 irqc->irq_ack = omap_gpio_ack_irq,
1322 irqc->irq_mask = omap_gpio_mask_irq,
1323 irqc->irq_unmask = omap_gpio_unmask_irq,
1324 irqc->irq_set_type = omap_gpio_irq_type,
1325 irqc->irq_set_wake = omap_gpio_wake_enable,
Grygorii Strashkoaca82d12015-09-25 12:28:02 -07001326 irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
1327 irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
Nishanth Menon46824e222014-09-05 14:52:55 -05001328 irqc->name = dev_name(&pdev->dev);
Grygorii Strashko0c0451e2016-04-12 13:52:31 +03001329 irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
Grygorii Strashko46748072018-09-28 16:39:50 -05001330 irqc->parent_device = dev;
Nishanth Menon46824e222014-09-05 14:52:55 -05001331
Grygorii Strashko89d18e32015-08-18 14:10:53 +03001332 bank->irq = platform_get_irq(pdev, 0);
1333 if (bank->irq <= 0) {
1334 if (!bank->irq)
1335 bank->irq = -ENXIO;
1336 if (bank->irq != -EPROBE_DEFER)
1337 dev_err(dev,
1338 "can't get irq resource ret=%d\n", bank->irq);
1339 return bank->irq;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001340 }
1341
Linus Walleij58383c782015-11-04 09:56:26 +01001342 bank->chip.parent = dev;
Grygorii Strashkoc23837c2015-06-25 18:13:33 +03001343 bank->chip.owner = THIS_MODULE;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001344 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001345 bank->quirks = pdata->quirks;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001346 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001347 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301348 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301349 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001350 bank->regs = pdata->regs;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001351#ifdef CONFIG_OF_GPIO
1352 bank->chip.of_node = of_node_get(node);
1353#endif
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001354
Jon Huntera2797be2013-04-04 15:16:15 -05001355 if (node) {
1356 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1357 bank->loses_context = true;
1358 } else {
1359 bank->loses_context = pdata->loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -05001360
1361 if (bank->loses_context)
1362 bank->get_context_loss_count =
1363 pdata->get_context_loss_count;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001364 }
1365
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001366 if (bank->regs->set_dataout && bank->regs->clr_dataout) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001367 bank->set_dataout = omap_set_gpio_dataout_reg;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001368 bank->set_dataout_multiple = omap_set_gpio_dataout_reg_multiple;
1369 } else {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001370 bank->set_dataout = omap_set_gpio_dataout_mask;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001371 bank->set_dataout_multiple =
1372 omap_set_gpio_dataout_mask_multiple;
1373 }
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001374
Tony Lindgren00ded242018-12-07 11:08:29 -08001375 if (bank->quirks & OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER) {
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001376 bank->funcs.idle_enable_level_quirk =
1377 omap2_gpio_enable_level_quirk;
1378 bank->funcs.idle_disable_level_quirk =
1379 omap2_gpio_disable_level_quirk;
1380 }
1381
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001382 raw_spin_lock_init(&bank->lock);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001383 raw_spin_lock_init(&bank->wa_lock);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001384
1385 /* Static mapping, never released */
1386 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han717f70e2014-02-12 11:51:38 +09001387 bank->base = devm_ioremap_resource(dev, res);
1388 if (IS_ERR(bank->base)) {
Jingoo Han717f70e2014-02-12 11:51:38 +09001389 return PTR_ERR(bank->base);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001390 }
1391
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001392 if (bank->dbck_flag) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001393 bank->dbck = devm_clk_get(dev, "dbclk");
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001394 if (IS_ERR(bank->dbck)) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001395 dev_err(dev,
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001396 "Could not get gpio dbck. Disable debounce\n");
1397 bank->dbck_flag = false;
1398 } else {
1399 clk_prepare(bank->dbck);
1400 }
1401 }
1402
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301403 platform_set_drvdata(pdev, bank);
1404
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001405 pm_runtime_enable(dev);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001406 pm_runtime_get_sync(dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001407
Charulatha Vd0d665a2011-08-31 00:02:21 +05301408 if (bank->is_mpuio)
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001409 omap_mpuio_init(bank);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301410
Charulatha V03e128c2011-05-05 19:58:01 +05301411 omap_gpio_mod_init(bank);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001412
Nishanth Menon46824e222014-09-05 14:52:55 -05001413 ret = omap_gpio_chip_init(bank, irqc);
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001414 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001415 pm_runtime_put_sync(dev);
1416 pm_runtime_disable(dev);
Arvind Yadave2c3c192017-08-01 12:14:31 +05301417 if (bank->dbck_flag)
1418 clk_unprepare(bank->dbck);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001419 return ret;
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001420 }
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001421
Tony Lindgren9a748052010-12-07 16:26:56 -08001422 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001423
Tony Lindgrenb764a582018-09-20 12:35:31 -07001424 if (bank->funcs.idle_enable_level_quirk &&
1425 bank->funcs.idle_disable_level_quirk) {
1426 bank->nb.notifier_call = gpio_omap_cpu_notifier;
1427 cpu_pm_register_notifier(&bank->nb);
1428 }
1429
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001430 pm_runtime_put(dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301431
Jon Hunter879fe322013-04-04 15:16:12 -05001432 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001433}
1434
Tony Lindgrencac089f2015-04-23 16:56:22 -07001435static int omap_gpio_remove(struct platform_device *pdev)
1436{
1437 struct gpio_bank *bank = platform_get_drvdata(pdev);
1438
Tony Lindgrenb764a582018-09-20 12:35:31 -07001439 if (bank->nb.notifier_call)
1440 cpu_pm_unregister_notifier(&bank->nb);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001441 list_del(&bank->node);
1442 gpiochip_remove(&bank->chip);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001443 pm_runtime_disable(&pdev->dev);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001444 if (bank->dbck_flag)
1445 clk_unprepare(bank->dbck);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001446
1447 return 0;
1448}
1449
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301450static void omap_gpio_restore_context(struct gpio_bank *bank);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001451
Tony Lindgrenb764a582018-09-20 12:35:31 -07001452static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301453{
Tony Lindgrenb764a582018-09-20 12:35:31 -07001454 struct device *dev = bank->chip.parent;
Tony Lindgren21e21182019-03-25 15:43:16 -07001455 void __iomem *base = bank->base;
1456 u32 nowake;
1457
1458 bank->saved_datain = readl_relaxed(base + bank->regs->datain);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001459
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001460 if (bank->funcs.idle_enable_level_quirk)
1461 bank->funcs.idle_enable_level_quirk(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001462
Kevin Hilmanb3c64bc2012-05-17 16:42:16 -07001463 if (!bank->enabled_non_wakeup_gpios)
1464 goto update_gpio_context_count;
1465
Tony Lindgrenb764a582018-09-20 12:35:31 -07001466 if (!may_lose_context)
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301467 goto update_gpio_context_count;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001468
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301469 /*
Tony Lindgren21e21182019-03-25 15:43:16 -07001470 * If going to OFF, remove triggering for all wkup domain
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301471 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1472 * generated. See OMAP2420 Errata item 1.101.
1473 */
Tony Lindgren21e21182019-03-25 15:43:16 -07001474 if (!bank->loses_context && bank->enabled_non_wakeup_gpios) {
1475 nowake = bank->enabled_non_wakeup_gpios;
1476 omap_gpio_rmw(base, bank->regs->fallingdetect, nowake, ~nowake);
1477 omap_gpio_rmw(base, bank->regs->risingdetect, nowake, ~nowake);
1478 }
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301479
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301480update_gpio_context_count:
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301481 if (bank->get_context_loss_count)
1482 bank->context_loss_count =
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001483 bank->get_context_loss_count(dev);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301484
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001485 omap_gpio_dbck_disable(bank);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301486}
1487
Jon Hunter352a2d52013-04-15 13:06:54 -05001488static void omap_gpio_init_context(struct gpio_bank *p);
1489
Tony Lindgrenb764a582018-09-20 12:35:31 -07001490static void omap_gpio_unidle(struct gpio_bank *bank)
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301491{
Tony Lindgrenb764a582018-09-20 12:35:31 -07001492 struct device *dev = bank->chip.parent;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301493 u32 l = 0, gen, gen0, gen1;
Jon Huntera2797be2013-04-04 15:16:15 -05001494 int c;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301495
Jon Hunter352a2d52013-04-15 13:06:54 -05001496 /*
1497 * On the first resume during the probe, the context has not
1498 * been initialised and so initialise it now. Also initialise
1499 * the context loss count.
1500 */
1501 if (bank->loses_context && !bank->context_valid) {
1502 omap_gpio_init_context(bank);
1503
1504 if (bank->get_context_loss_count)
1505 bank->context_loss_count =
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001506 bank->get_context_loss_count(dev);
Jon Hunter352a2d52013-04-15 13:06:54 -05001507 }
1508
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001509 omap_gpio_dbck_enable(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001510
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001511 if (bank->funcs.idle_disable_level_quirk)
1512 bank->funcs.idle_disable_level_quirk(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001513
Jon Huntera2797be2013-04-04 15:16:15 -05001514 if (bank->loses_context) {
1515 if (!bank->get_context_loss_count) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301516 omap_gpio_restore_context(bank);
1517 } else {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001518 c = bank->get_context_loss_count(dev);
Jon Huntera2797be2013-04-04 15:16:15 -05001519 if (c != bank->context_loss_count) {
1520 omap_gpio_restore_context(bank);
1521 } else {
Tony Lindgrenb764a582018-09-20 12:35:31 -07001522 return;
Jon Huntera2797be2013-04-04 15:16:15 -05001523 }
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301524 }
Tony Lindgren21e21182019-03-25 15:43:16 -07001525 } else {
1526 /* Restore changes done for OMAP2420 errata 1.101 */
1527 writel_relaxed(bank->context.fallingdetect,
1528 bank->base + bank->regs->fallingdetect);
1529 writel_relaxed(bank->context.risingdetect,
1530 bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301531 }
1532
Victor Kamensky661553b2013-11-16 02:01:04 +02001533 l = readl_relaxed(bank->base + bank->regs->datain);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301534
1535 /*
1536 * Check if any of the non-wakeup interrupt GPIOs have changed
1537 * state. If so, generate an IRQ by software. This is
1538 * horribly racy, but it's the best we can do to work around
1539 * this silicon bug.
1540 */
1541 l ^= bank->saved_datain;
1542 l &= bank->enabled_non_wakeup_gpios;
1543
1544 /*
1545 * No need to generate IRQs for the rising edge for gpio IRQs
1546 * configured with falling edge only; and vice versa.
1547 */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301548 gen0 = l & bank->context.fallingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301549 gen0 &= bank->saved_datain;
1550
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301551 gen1 = l & bank->context.risingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301552 gen1 &= ~(bank->saved_datain);
1553
1554 /* FIXME: Consider GPIO IRQs with level detections properly! */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301555 gen = l & (~(bank->context.fallingdetect) &
1556 ~(bank->context.risingdetect));
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301557 /* Consider all GPIO IRQs needed to be updated */
1558 gen |= gen0 | gen1;
1559
1560 if (gen) {
1561 u32 old0, old1;
1562
Victor Kamensky661553b2013-11-16 02:01:04 +02001563 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1564 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301565
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301566 if (!bank->regs->irqstatus_raw0) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001567 writel_relaxed(old0 | gen, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301568 bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001569 writel_relaxed(old1 | gen, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301570 bank->regs->leveldetect1);
1571 }
1572
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301573 if (bank->regs->irqstatus_raw0) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001574 writel_relaxed(old0 | l, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301575 bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001576 writel_relaxed(old1 | l, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301577 bank->regs->leveldetect1);
1578 }
Victor Kamensky661553b2013-11-16 02:01:04 +02001579 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1580 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301581 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001582}
1583
Jon Hunter352a2d52013-04-15 13:06:54 -05001584static void omap_gpio_init_context(struct gpio_bank *p)
1585{
1586 struct omap_gpio_reg_offs *regs = p->regs;
1587 void __iomem *base = p->base;
1588
Victor Kamensky661553b2013-11-16 02:01:04 +02001589 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1590 p->context.oe = readl_relaxed(base + regs->direction);
1591 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1592 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1593 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1594 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1595 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1596 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1597 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
Jon Hunter352a2d52013-04-15 13:06:54 -05001598
1599 if (regs->set_dataout && p->regs->clr_dataout)
Victor Kamensky661553b2013-11-16 02:01:04 +02001600 p->context.dataout = readl_relaxed(base + regs->set_dataout);
Jon Hunter352a2d52013-04-15 13:06:54 -05001601 else
Victor Kamensky661553b2013-11-16 02:01:04 +02001602 p->context.dataout = readl_relaxed(base + regs->dataout);
Jon Hunter352a2d52013-04-15 13:06:54 -05001603
1604 p->context_valid = true;
1605}
1606
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301607static void omap_gpio_restore_context(struct gpio_bank *bank)
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301608{
Victor Kamensky661553b2013-11-16 02:01:04 +02001609 writel_relaxed(bank->context.wake_en,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301610 bank->base + bank->regs->wkup_en);
Victor Kamensky661553b2013-11-16 02:01:04 +02001611 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1612 writel_relaxed(bank->context.leveldetect0,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301613 bank->base + bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001614 writel_relaxed(bank->context.leveldetect1,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301615 bank->base + bank->regs->leveldetect1);
Victor Kamensky661553b2013-11-16 02:01:04 +02001616 writel_relaxed(bank->context.risingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301617 bank->base + bank->regs->risingdetect);
Victor Kamensky661553b2013-11-16 02:01:04 +02001618 writel_relaxed(bank->context.fallingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301619 bank->base + bank->regs->fallingdetect);
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301620 if (bank->regs->set_dataout && bank->regs->clr_dataout)
Victor Kamensky661553b2013-11-16 02:01:04 +02001621 writel_relaxed(bank->context.dataout,
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301622 bank->base + bank->regs->set_dataout);
1623 else
Victor Kamensky661553b2013-11-16 02:01:04 +02001624 writel_relaxed(bank->context.dataout,
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301625 bank->base + bank->regs->dataout);
Victor Kamensky661553b2013-11-16 02:01:04 +02001626 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
Nishanth Menon6d13eaa2011-08-29 18:54:50 +05301627
Nishanth Menonae547352011-09-09 19:08:58 +05301628 if (bank->dbck_enable_mask) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001629 writel_relaxed(bank->context.debounce, bank->base +
Nishanth Menonae547352011-09-09 19:08:58 +05301630 bank->regs->debounce);
Victor Kamensky661553b2013-11-16 02:01:04 +02001631 writel_relaxed(bank->context.debounce_en,
Nishanth Menonae547352011-09-09 19:08:58 +05301632 bank->base + bank->regs->debounce_en);
1633 }
Nishanth Menonba805be2011-08-29 18:41:08 +05301634
Victor Kamensky661553b2013-11-16 02:01:04 +02001635 writel_relaxed(bank->context.irqenable1,
Nishanth Menonba805be2011-08-29 18:41:08 +05301636 bank->base + bank->regs->irqenable);
Victor Kamensky661553b2013-11-16 02:01:04 +02001637 writel_relaxed(bank->context.irqenable2,
Nishanth Menonba805be2011-08-29 18:41:08 +05301638 bank->base + bank->regs->irqenable2);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301639}
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301640
Tony Lindgrenb764a582018-09-20 12:35:31 -07001641static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
1642{
Wolfram Sanga3f4f722018-10-21 21:59:59 +02001643 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001644 unsigned long flags;
1645 int error = 0;
1646
1647 raw_spin_lock_irqsave(&bank->lock, flags);
1648 /* Must be idled only by CPU_CLUSTER_PM_ENTER? */
1649 if (bank->irq_usage) {
1650 error = -EBUSY;
1651 goto unlock;
1652 }
1653 omap_gpio_idle(bank, true);
1654 bank->is_suspended = true;
1655unlock:
1656 raw_spin_unlock_irqrestore(&bank->lock, flags);
1657
1658 return error;
1659}
1660
1661static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
1662{
Wolfram Sanga3f4f722018-10-21 21:59:59 +02001663 struct gpio_bank *bank = dev_get_drvdata(dev);
Tony Lindgrenb764a582018-09-20 12:35:31 -07001664 unsigned long flags;
1665 int error = 0;
1666
1667 raw_spin_lock_irqsave(&bank->lock, flags);
1668 /* Must be unidled only by CPU_CLUSTER_PM_ENTER? */
1669 if (bank->irq_usage) {
1670 error = -EBUSY;
1671 goto unlock;
1672 }
1673 omap_gpio_unidle(bank);
1674 bank->is_suspended = false;
1675unlock:
1676 raw_spin_unlock_irqrestore(&bank->lock, flags);
1677
1678 return error;
1679}
1680
1681#ifdef CONFIG_ARCH_OMAP2PLUS
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301682static const struct dev_pm_ops gpio_pm_ops = {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301683 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1684 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301685};
Tony Lindgrenb764a582018-09-20 12:35:31 -07001686#else
1687static const struct dev_pm_ops gpio_pm_ops;
1688#endif /* CONFIG_ARCH_OMAP2PLUS */
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301689
Benoit Cousson384ebe12011-08-16 11:53:02 +02001690#if defined(CONFIG_OF)
1691static struct omap_gpio_reg_offs omap2_gpio_regs = {
1692 .revision = OMAP24XX_GPIO_REVISION,
1693 .direction = OMAP24XX_GPIO_OE,
1694 .datain = OMAP24XX_GPIO_DATAIN,
1695 .dataout = OMAP24XX_GPIO_DATAOUT,
1696 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1697 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1698 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1699 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1700 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1701 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1702 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1703 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1704 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1705 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1706 .ctrl = OMAP24XX_GPIO_CTRL,
1707 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1708 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1709 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1710 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1711 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1712};
1713
1714static struct omap_gpio_reg_offs omap4_gpio_regs = {
1715 .revision = OMAP4_GPIO_REVISION,
1716 .direction = OMAP4_GPIO_OE,
1717 .datain = OMAP4_GPIO_DATAIN,
1718 .dataout = OMAP4_GPIO_DATAOUT,
1719 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1720 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1721 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1722 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1723 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1724 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1725 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1726 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1727 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1728 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1729 .ctrl = OMAP4_GPIO_CTRL,
1730 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1731 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1732 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1733 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1734 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1735};
1736
Tony Lindgrenb764a582018-09-20 12:35:31 -07001737/*
1738 * Note that omap2 does not currently support idle modes with context loss so
1739 * no need to add OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER quirk flag to save
1740 * and restore context.
1741 */
Chen Gange9a65bb2013-02-06 18:44:32 +08001742static const struct omap_gpio_platform_data omap2_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001743 .regs = &omap2_gpio_regs,
1744 .bank_width = 32,
1745 .dbck_flag = false,
1746};
1747
Chen Gange9a65bb2013-02-06 18:44:32 +08001748static const struct omap_gpio_platform_data omap3_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001749 .regs = &omap2_gpio_regs,
1750 .bank_width = 32,
1751 .dbck_flag = true,
Tony Lindgrenb764a582018-09-20 12:35:31 -07001752 .quirks = OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER,
Benoit Cousson384ebe12011-08-16 11:53:02 +02001753};
1754
Chen Gange9a65bb2013-02-06 18:44:32 +08001755static const struct omap_gpio_platform_data omap4_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001756 .regs = &omap4_gpio_regs,
1757 .bank_width = 32,
1758 .dbck_flag = true,
Tony Lindgren00ded242018-12-07 11:08:29 -08001759 .quirks = OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER,
Benoit Cousson384ebe12011-08-16 11:53:02 +02001760};
1761
1762static const struct of_device_id omap_gpio_match[] = {
1763 {
1764 .compatible = "ti,omap4-gpio",
1765 .data = &omap4_pdata,
1766 },
1767 {
1768 .compatible = "ti,omap3-gpio",
1769 .data = &omap3_pdata,
1770 },
1771 {
1772 .compatible = "ti,omap2-gpio",
1773 .data = &omap2_pdata,
1774 },
1775 { },
1776};
1777MODULE_DEVICE_TABLE(of, omap_gpio_match);
1778#endif
1779
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001780static struct platform_driver omap_gpio_driver = {
1781 .probe = omap_gpio_probe,
Tony Lindgrencac089f2015-04-23 16:56:22 -07001782 .remove = omap_gpio_remove,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001783 .driver = {
1784 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301785 .pm = &gpio_pm_ops,
Benoit Cousson384ebe12011-08-16 11:53:02 +02001786 .of_match_table = of_match_ptr(omap_gpio_match),
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001787 },
1788};
1789
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001790/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001791 * gpio driver register needs to be done before
1792 * machine_init functions access gpio APIs.
1793 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001794 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001795static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001796{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001797 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001798}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001799postcore_initcall(omap_gpio_drv_reg);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001800
1801static void __exit omap_gpio_exit(void)
1802{
1803 platform_driver_unregister(&omap_gpio_driver);
1804}
1805module_exit(omap_gpio_exit);
1806
1807MODULE_DESCRIPTION("omap gpio driver");
1808MODULE_ALIAS("platform:gpio-omap");
1809MODULE_LICENSE("GPL v2");