blob: cab14f2297aa91a3a35b397091f3ccf6e0d01d6d [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002 * Support functions for OMAP GPIO
3 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01004 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010015#include <linux/init.h>
16#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020018#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010019#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000020#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgrenb764a582018-09-20 12:35:31 -070022#include <linux/cpu_pm.h>
Benoit Cousson96751fc2012-02-01 16:01:39 +010023#include <linux/device.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080024#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053025#include <linux/pm.h>
Benoit Cousson384ebe12011-08-16 11:53:02 +020026#include <linux/of.h>
27#include <linux/of_device.h>
Linus Walleijb7351b02018-05-24 14:24:00 +020028#include <linux/gpio/driver.h>
Yegor Yefremov93700842014-04-24 08:57:39 +020029#include <linux/bitops.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070030#include <linux/platform_data/gpio-omap.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +030032#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053033
Tony Lindgrenb764a582018-09-20 12:35:31 -070034#define OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER BIT(2)
Tony Lindgrenec0daae2018-09-20 12:35:30 -070035#define OMAP_GPIO_QUIRK_DEFERRED_WKUP_EN BIT(1)
36
Charulatha V03e128c2011-05-05 19:58:01 +053037static LIST_HEAD(omap_gpio_list);
38
Charulatha V6d62e212011-04-18 15:06:51 +000039struct gpio_regs {
40 u32 irqenable1;
41 u32 irqenable2;
42 u32 wake_en;
43 u32 ctrl;
44 u32 oe;
45 u32 leveldetect0;
46 u32 leveldetect1;
47 u32 risingdetect;
48 u32 fallingdetect;
49 u32 dataout;
Nishanth Menonae547352011-09-09 19:08:58 +053050 u32 debounce;
51 u32 debounce_en;
Charulatha V6d62e212011-04-18 15:06:51 +000052};
53
Tony Lindgrenec0daae2018-09-20 12:35:30 -070054struct gpio_bank;
55
56struct gpio_omap_funcs {
57 void (*idle_enable_level_quirk)(struct gpio_bank *bank);
58 void (*idle_disable_level_quirk)(struct gpio_bank *bank);
59};
60
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010061struct gpio_bank {
Charulatha V03e128c2011-05-05 19:58:01 +053062 struct list_head node;
Tony Lindgren92105bb2005-09-07 17:20:26 +010063 void __iomem *base;
Grygorii Strashko30cefea2015-09-25 12:06:02 -070064 int irq;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080065 u32 non_wakeup_gpios;
66 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000067 struct gpio_regs context;
Tony Lindgrenec0daae2018-09-20 12:35:30 -070068 struct gpio_omap_funcs funcs;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080069 u32 saved_datain;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080070 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080071 u32 toggle_mask;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +020072 raw_spinlock_t lock;
Grygorii Strashko450fa542015-09-25 12:28:03 -070073 raw_spinlock_t wa_lock;
David Brownell52e31342008-03-03 12:43:23 -080074 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080075 struct clk *dbck;
Tony Lindgrenb764a582018-09-20 12:35:31 -070076 struct notifier_block nb;
77 unsigned int is_suspended:1;
Charulatha V058af1e2009-11-22 10:11:25 -080078 u32 mod_usage;
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +020079 u32 irq_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080080 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +053081 bool dbck_enabled;
Charulatha Vd0d665a2011-08-31 00:02:21 +053082 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080083 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053084 bool loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -050085 bool context_valid;
Tony Lindgren5de62b82010-12-07 16:26:58 -080086 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070087 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053088 int context_loss_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053089 bool workaround_enabled;
Tony Lindgrenec0daae2018-09-20 12:35:30 -070090 u32 quirks;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070091
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +020092 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
Janusz Krzysztofik442af142018-07-19 01:57:08 +020093 void (*set_dataout_multiple)(struct gpio_bank *bank,
94 unsigned long *mask, unsigned long *bits);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053095 int (*get_context_loss_count)(struct device *dev);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070096
97 struct omap_gpio_reg_offs *regs;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010098};
99
Charulatha Vc8eef652011-05-02 15:21:42 +0530100#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100101
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200102#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200103#define LINE_USED(line, offset) (line & (BIT(offset)))
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200104
Tony Lindgren3d009c82015-01-16 14:50:50 -0800105static void omap_gpio_unmask_irq(struct irq_data *d);
106
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200107static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
Jon Hunterede4d7a2013-03-01 11:22:47 -0600108{
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200109 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100110 return gpiochip_get_data(chip);
Benoit Cousson25db7112012-02-23 21:50:10 +0100111}
112
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200113static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
114 int is_input)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100115{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100116 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100117 u32 l;
118
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700119 reg += bank->regs->direction;
Victor Kamensky661553b2013-11-16 02:01:04 +0200120 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100121 if (is_input)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200122 l |= BIT(gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100123 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200124 l &= ~(BIT(gpio));
Victor Kamensky661553b2013-11-16 02:01:04 +0200125 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530126 bank->context.oe = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100127}
128
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700129
130/* set data out value using dedicate set/clear register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200131static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200132 int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100133{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100134 void __iomem *reg = bank->base;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200135 u32 l = BIT(offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100136
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530137 if (enable) {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700138 reg += bank->regs->set_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530139 bank->context.dataout |= l;
140 } else {
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700141 reg += bank->regs->clr_dataout;
Tarun Kanti DebBarma2c836f72012-03-02 12:52:52 +0530142 bank->context.dataout &= ~l;
143 }
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700144
Victor Kamensky661553b2013-11-16 02:01:04 +0200145 writel_relaxed(l, reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700146}
147
148/* set data out value using mask register */
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200149static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200150 int enable)
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700151{
152 void __iomem *reg = bank->base + bank->regs->dataout;
Grygorii Strashko04ebcbd2015-03-23 14:18:24 +0200153 u32 gpio_bit = BIT(offset);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700154 u32 l;
155
Victor Kamensky661553b2013-11-16 02:01:04 +0200156 l = readl_relaxed(reg);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700157 if (enable)
158 l |= gpio_bit;
159 else
160 l &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200161 writel_relaxed(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530162 bank->context.dataout = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100163}
164
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200165static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100166{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700167 void __iomem *reg = bank->base + bank->regs->datain;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100168
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200169 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100170}
171
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200172static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300173{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700174 void __iomem *reg = bank->base + bank->regs->dataout;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300175
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200176 return (readl_relaxed(reg) & (BIT(offset))) != 0;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300177}
178
Janusz Krzysztofik442af142018-07-19 01:57:08 +0200179/* set multiple data out values using dedicate set/clear register */
180static void omap_set_gpio_dataout_reg_multiple(struct gpio_bank *bank,
181 unsigned long *mask,
182 unsigned long *bits)
183{
184 void __iomem *reg = bank->base;
185 u32 l;
186
187 l = *bits & *mask;
188 writel_relaxed(l, reg + bank->regs->set_dataout);
189 bank->context.dataout |= l;
190
191 l = ~*bits & *mask;
192 writel_relaxed(l, reg + bank->regs->clr_dataout);
193 bank->context.dataout &= ~l;
194}
195
196/* set multiple data out values using mask register */
197static void omap_set_gpio_dataout_mask_multiple(struct gpio_bank *bank,
198 unsigned long *mask,
199 unsigned long *bits)
200{
201 void __iomem *reg = bank->base + bank->regs->dataout;
202 u32 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
203
204 writel_relaxed(l, reg);
205 bank->context.dataout = l;
206}
207
208static unsigned long omap_get_gpio_datain_multiple(struct gpio_bank *bank,
209 unsigned long *mask)
210{
211 void __iomem *reg = bank->base + bank->regs->datain;
212
213 return readl_relaxed(reg) & *mask;
214}
215
216static unsigned long omap_get_gpio_dataout_multiple(struct gpio_bank *bank,
217 unsigned long *mask)
218{
219 void __iomem *reg = bank->base + bank->regs->dataout;
220
221 return readl_relaxed(reg) & *mask;
222}
223
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200224static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700225{
Victor Kamensky661553b2013-11-16 02:01:04 +0200226 int l = readl_relaxed(base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700227
Benoit Cousson862ff642012-02-01 15:58:56 +0100228 if (set)
Kevin Hilmanece95282011-07-12 08:18:15 -0700229 l |= mask;
230 else
231 l &= ~mask;
232
Victor Kamensky661553b2013-11-16 02:01:04 +0200233 writel_relaxed(l, base + reg);
Kevin Hilmanece95282011-07-12 08:18:15 -0700234}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100235
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200236static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530237{
238 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300239 clk_enable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530240 bank->dbck_enabled = true;
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300241
Victor Kamensky661553b2013-11-16 02:01:04 +0200242 writel_relaxed(bank->dbck_enable_mask,
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300243 bank->base + bank->regs->debounce_en);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530244 }
245}
246
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200247static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530248{
249 if (bank->dbck_enable_mask && bank->dbck_enabled) {
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300250 /*
251 * Disable debounce before cutting it's clock. If debounce is
252 * enabled but the clock is not, GPIO module seems to be unable
253 * to detect events and generate interrupts at least on OMAP3.
254 */
Victor Kamensky661553b2013-11-16 02:01:04 +0200255 writel_relaxed(0, bank->base + bank->regs->debounce_en);
Grazvydas Ignotas9e303f22012-06-16 22:01:25 +0300256
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300257 clk_disable(bank->dbck);
Tarun Kanti DebBarma72f83af92011-11-24 03:03:28 +0530258 bank->dbck_enabled = false;
259 }
260}
261
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700262/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200263 * omap2_set_gpio_debounce - low level gpio debounce time
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700264 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200265 * @offset: the gpio number on this @bank
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700266 * @debounce: debounce time to use
267 *
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300268 * OMAP's debounce time is in 31us steps
269 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
270 * so we need to convert and round up to the closest unit.
David Rivshin83977442017-04-24 18:56:50 -0400271 *
272 * Return: 0 on success, negative error otherwise.
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700273 */
David Rivshin83977442017-04-24 18:56:50 -0400274static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
275 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700276{
Kevin Hilman9942da02011-04-22 12:02:05 -0700277 void __iomem *reg;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700278 u32 val;
279 u32 l;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300280 bool enable = !!debounce;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700281
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800282 if (!bank->dbck_flag)
David Rivshin83977442017-04-24 18:56:50 -0400283 return -ENOTSUPP;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800284
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300285 if (enable) {
286 debounce = DIV_ROUND_UP(debounce, 31) - 1;
David Rivshin83977442017-04-24 18:56:50 -0400287 if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
288 return -EINVAL;
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300289 }
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700290
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200291 l = BIT(offset);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700292
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300293 clk_enable(bank->dbck);
Kevin Hilman9942da02011-04-22 12:02:05 -0700294 reg = bank->base + bank->regs->debounce;
Victor Kamensky661553b2013-11-16 02:01:04 +0200295 writel_relaxed(debounce, reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700296
Kevin Hilman9942da02011-04-22 12:02:05 -0700297 reg = bank->base + bank->regs->debounce_en;
Victor Kamensky661553b2013-11-16 02:01:04 +0200298 val = readl_relaxed(reg);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700299
Grygorii Strashkoe85ec6c2015-08-18 14:10:54 +0300300 if (enable)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700301 val |= l;
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530302 else
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700303 val &= ~l;
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300304 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700305
Victor Kamensky661553b2013-11-16 02:01:04 +0200306 writel_relaxed(val, reg);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300307 clk_disable(bank->dbck);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530308 /*
309 * Enable debounce clock per module.
310 * This call is mandatory because in omap_gpio_request() when
311 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
312 * runtime callbck fails to turn on dbck because dbck_enable_mask
313 * used within _gpio_dbck_enable() is still not initialized at
314 * that point. Therefore we have to enable dbck here.
315 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200316 omap_gpio_dbck_enable(bank);
Nishanth Menonae547352011-09-09 19:08:58 +0530317 if (bank->dbck_enable_mask) {
318 bank->context.debounce = debounce;
319 bank->context.debounce_en = val;
320 }
David Rivshin83977442017-04-24 18:56:50 -0400321
322 return 0;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700323}
324
Jon Hunterc9c55d92012-10-26 14:26:04 -0500325/**
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200326 * omap_clear_gpio_debounce - clear debounce settings for a gpio
Jon Hunterc9c55d92012-10-26 14:26:04 -0500327 * @bank: the gpio bank we're acting upon
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200328 * @offset: the gpio number on this @bank
Jon Hunterc9c55d92012-10-26 14:26:04 -0500329 *
330 * If a gpio is using debounce, then clear the debounce enable bit and if
331 * this is the only gpio in this bank using debounce, then clear the debounce
332 * time too. The debounce clock will also be disabled when calling this function
333 * if this is the only gpio in the bank using debounce.
334 */
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200335static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
Jon Hunterc9c55d92012-10-26 14:26:04 -0500336{
Grygorii Strashko4a58d222015-03-23 14:18:25 +0200337 u32 gpio_bit = BIT(offset);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500338
339 if (!bank->dbck_flag)
340 return;
341
342 if (!(bank->dbck_enable_mask & gpio_bit))
343 return;
344
345 bank->dbck_enable_mask &= ~gpio_bit;
346 bank->context.debounce_en &= ~gpio_bit;
Victor Kamensky661553b2013-11-16 02:01:04 +0200347 writel_relaxed(bank->context.debounce_en,
Jon Hunterc9c55d92012-10-26 14:26:04 -0500348 bank->base + bank->regs->debounce_en);
349
350 if (!bank->dbck_enable_mask) {
351 bank->context.debounce = 0;
Victor Kamensky661553b2013-11-16 02:01:04 +0200352 writel_relaxed(bank->context.debounce, bank->base +
Jon Hunterc9c55d92012-10-26 14:26:04 -0500353 bank->regs->debounce);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +0300354 clk_disable(bank->dbck);
Jon Hunterc9c55d92012-10-26 14:26:04 -0500355 bank->dbck_enabled = false;
356 }
357}
358
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200359static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
Tarun Kanti DebBarma00ece7e2011-11-25 15:41:06 +0530360 unsigned trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100361{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800362 void __iomem *base = bank->base;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200363 u32 gpio_bit = BIT(gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100364
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200365 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
366 trigger & IRQ_TYPE_LEVEL_LOW);
367 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
368 trigger & IRQ_TYPE_LEVEL_HIGH);
369 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
370 trigger & IRQ_TYPE_EDGE_RISING);
371 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
372 trigger & IRQ_TYPE_EDGE_FALLING);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530373
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530374 bank->context.leveldetect0 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200375 readl_relaxed(bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530376 bank->context.leveldetect1 =
Victor Kamensky661553b2013-11-16 02:01:04 +0200377 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530378 bank->context.risingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200379 readl_relaxed(bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530380 bank->context.fallingdetect =
Victor Kamensky661553b2013-11-16 02:01:04 +0200381 readl_relaxed(bank->base + bank->regs->fallingdetect);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530382
383 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Tony Lindgrenec0daae2018-09-20 12:35:30 -0700384 /* Defer wkup_en register update until we idle? */
385 if (bank->quirks & OMAP_GPIO_QUIRK_DEFERRED_WKUP_EN) {
386 if (trigger)
387 bank->context.wake_en |= gpio_bit;
388 else
389 bank->context.wake_en &= ~gpio_bit;
390 } else {
391 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit,
392 trigger != 0);
393 bank->context.wake_en =
394 readl_relaxed(bank->base + bank->regs->wkup_en);
395 }
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530396 }
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530397
Ambresh K55b220c2011-06-15 13:40:45 -0700398 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530399 if (!bank->regs->irqctrl) {
400 /* On omap24xx proceed only when valid GPIO bit is set */
401 if (bank->non_wakeup_gpios) {
402 if (!(bank->non_wakeup_gpios & gpio_bit))
403 goto exit;
404 }
405
Chunqiu Wang699117a62009-06-24 17:13:39 +0000406 /*
407 * Log the edge gpio and manually trigger the IRQ
408 * after resume if the input level changes
409 * to avoid irq lost during PER RET/OFF mode
410 * Applies for omap2 non-wakeup gpio and all omap3 gpios
411 */
412 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800413 bank->enabled_non_wakeup_gpios |= gpio_bit;
414 else
415 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
416 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700417
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530418exit:
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530419 bank->level_mask =
Victor Kamensky661553b2013-11-16 02:01:04 +0200420 readl_relaxed(bank->base + bank->regs->leveldetect0) |
421 readl_relaxed(bank->base + bank->regs->leveldetect1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100422}
423
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800424#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800425/*
426 * This only applies to chips that can't do both rising and falling edge
427 * detection at once. For all other chips, this function is a noop.
428 */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200429static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800430{
431 void __iomem *reg = bank->base;
432 u32 l = 0;
433
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530434 if (!bank->regs->irqctrl)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800435 return;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530436
437 reg += bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800438
Victor Kamensky661553b2013-11-16 02:01:04 +0200439 l = readl_relaxed(reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800440 if ((l >> gpio) & 1)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200441 l &= ~(BIT(gpio));
Cory Maccarrone4318f362010-01-08 10:29:04 -0800442 else
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200443 l |= BIT(gpio);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800444
Victor Kamensky661553b2013-11-16 02:01:04 +0200445 writel_relaxed(l, reg);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800446}
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530447#else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200448static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800449#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800450
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200451static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
452 unsigned trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100453{
454 void __iomem *reg = bank->base;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530455 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100456 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100457
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530458 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200459 omap_set_gpio_trigger(bank, gpio, trigger);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530460 } else if (bank->regs->irqctrl) {
461 reg += bank->regs->irqctrl;
462
Victor Kamensky661553b2013-11-16 02:01:04 +0200463 l = readl_relaxed(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000464 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200465 bank->toggle_mask |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100466 if (trigger & IRQ_TYPE_EDGE_RISING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200467 l |= BIT(gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100468 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200469 l &= ~(BIT(gpio));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100470 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530471 return -EINVAL;
472
Victor Kamensky661553b2013-11-16 02:01:04 +0200473 writel_relaxed(l, reg);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530474 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100475 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530476 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100477 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530478 reg += bank->regs->edgectrl1;
479
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100480 gpio &= 0x07;
Victor Kamensky661553b2013-11-16 02:01:04 +0200481 l = readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100482 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100483 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100484 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100485 if (trigger & IRQ_TYPE_EDGE_FALLING)
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200486 l |= BIT(gpio << 1);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530487
488 /* Enable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200489 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530490 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200491 readl_relaxed(bank->base + bank->regs->wkup_en);
492 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100493 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100494 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100495}
496
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200497static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200498{
499 if (bank->regs->pinctrl) {
500 void __iomem *reg = bank->base + bank->regs->pinctrl;
501
502 /* Claim the pin for MPU */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200503 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200504 }
505
506 if (bank->regs->ctrl && !BANK_USED(bank)) {
507 void __iomem *reg = bank->base + bank->regs->ctrl;
508 u32 ctrl;
509
Victor Kamensky661553b2013-11-16 02:01:04 +0200510 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200511 /* Module is enabled, clocks are not gated */
512 ctrl &= ~GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200513 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200514 bank->context.ctrl = ctrl;
515 }
516}
517
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200518static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200519{
520 void __iomem *base = bank->base;
521
522 if (bank->regs->wkup_en &&
523 !LINE_USED(bank->mod_usage, offset) &&
524 !LINE_USED(bank->irq_usage, offset)) {
525 /* Disable wake-up during idle for dynamic tick */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200526 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200527 bank->context.wake_en =
Victor Kamensky661553b2013-11-16 02:01:04 +0200528 readl_relaxed(bank->base + bank->regs->wkup_en);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200529 }
530
531 if (bank->regs->ctrl && !BANK_USED(bank)) {
532 void __iomem *reg = bank->base + bank->regs->ctrl;
533 u32 ctrl;
534
Victor Kamensky661553b2013-11-16 02:01:04 +0200535 ctrl = readl_relaxed(reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200536 /* Module is disabled, clocks are gated */
537 ctrl |= GPIO_MOD_CTRL_BIT;
Victor Kamensky661553b2013-11-16 02:01:04 +0200538 writel_relaxed(ctrl, reg);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200539 bank->context.ctrl = ctrl;
540 }
541}
542
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200543static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200544{
545 void __iomem *reg = bank->base + bank->regs->direction;
546
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200547 return readl_relaxed(reg) & BIT(offset);
Javier Martinez Canillasfa365e42013-09-25 02:36:52 +0200548}
549
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200550static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
Tony Lindgren3d009c82015-01-16 14:50:50 -0800551{
552 if (!LINE_USED(bank->mod_usage, offset)) {
553 omap_enable_gpio_module(bank, offset);
554 omap_set_gpio_direction(bank, offset, 1);
555 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200556 bank->irq_usage |= BIT(offset);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800557}
558
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200559static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100560{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200561 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100562 int retval;
David Brownella6472532008-03-03 04:33:30 -0800563 unsigned long flags;
Grygorii Strashkoea5fbe82015-03-23 14:18:29 +0200564 unsigned offset = d->hwirq;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100565
David Brownelle5c56ed2006-12-06 17:13:59 -0800566 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100567 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800568
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530569 if (!bank->regs->leveldetect0 &&
570 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100571 return -EINVAL;
572
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200573 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200574 retval = omap_set_gpio_triggering(bank, offset, type);
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300575 if (retval) {
Axel Lin627c89b2015-08-05 22:37:41 +0800576 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300577 goto error;
Grygorii Strashko977bd8a2015-06-24 17:54:17 +0300578 }
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200579 omap_gpio_init_irq(bank, offset);
Grygorii Strashkob2b20042015-03-23 14:18:23 +0200580 if (!omap_gpio_is_input(bank, offset)) {
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200581 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko1562e462015-05-22 17:35:49 +0300582 retval = -EINVAL;
583 goto error;
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200584 }
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200585 raw_spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800586
587 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner43ec2e42015-06-23 15:52:39 +0200588 irq_set_handler_locked(d, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800589 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500590 /*
591 * Edge IRQs are already cleared/acked in irq_handler and
592 * not need to be masked, as result handle_edge_irq()
593 * logic is excessed here and may cause lose of interrupts.
594 * So just use handle_simple_irq.
595 */
596 irq_set_handler_locked(d, handle_simple_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800597
Grygorii Strashko1562e462015-05-22 17:35:49 +0300598 return 0;
599
600error:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100601 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100602}
603
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200604static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100605{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100606 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100607
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700608 reg += bank->regs->irqstatus;
Victor Kamensky661553b2013-11-16 02:01:04 +0200609 writel_relaxed(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300610
611 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700612 if (bank->regs->irqstatus2) {
613 reg = bank->base + bank->regs->irqstatus2;
Victor Kamensky661553b2013-11-16 02:01:04 +0200614 writel_relaxed(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700615 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700616
617 /* Flush posted write for the irq status to avoid spurious interrupts */
Victor Kamensky661553b2013-11-16 02:01:04 +0200618 readl_relaxed(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100619}
620
Grygorii Strashko9943f262015-03-23 14:18:27 +0200621static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
622 unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100623{
Grygorii Strashko9943f262015-03-23 14:18:27 +0200624 omap_clear_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100625}
626
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200627static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
Imre Deakea6dedd2006-06-26 16:16:00 -0700628{
629 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700630 u32 l;
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200631 u32 mask = (BIT(bank->width)) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700632
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700633 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200634 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700635 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700636 l = ~l;
637 l &= mask;
638 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700639}
640
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200641static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100642{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100643 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100644 u32 l;
645
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700646 if (bank->regs->set_irqenable) {
647 reg += bank->regs->set_irqenable;
648 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530649 bank->context.irqenable1 |= gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700650 } else {
651 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200652 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700653 if (bank->regs->irqenable_inv)
654 l &= ~gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100655 else
656 l |= gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530657 bank->context.irqenable1 = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100658 }
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700659
Victor Kamensky661553b2013-11-16 02:01:04 +0200660 writel_relaxed(l, reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700661}
662
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200663static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700664{
665 void __iomem *reg = bank->base;
666 u32 l;
667
668 if (bank->regs->clr_irqenable) {
669 reg += bank->regs->clr_irqenable;
670 l = gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530671 bank->context.irqenable1 &= ~gpio_mask;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700672 } else {
673 reg += bank->regs->irqenable;
Victor Kamensky661553b2013-11-16 02:01:04 +0200674 l = readl_relaxed(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700675 if (bank->regs->irqenable_inv)
676 l |= gpio_mask;
677 else
678 l &= ~gpio_mask;
Tarun Kanti DebBarma2a900eb2012-03-06 12:08:16 +0530679 bank->context.irqenable1 = l;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700680 }
681
Victor Kamensky661553b2013-11-16 02:01:04 +0200682 writel_relaxed(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100683}
684
Grygorii Strashko9943f262015-03-23 14:18:27 +0200685static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
686 unsigned offset, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100687{
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530688 if (enable)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200689 omap_enable_gpio_irqbank(bank, BIT(offset));
Tarun Kanti DebBarma8276536c2011-11-25 15:27:37 +0530690 else
Grygorii Strashko9943f262015-03-23 14:18:27 +0200691 omap_disable_gpio_irqbank(bank, BIT(offset));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100692}
693
Tony Lindgren92105bb2005-09-07 17:20:26 +0100694/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200695static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100696{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200697 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100698
Grygorii Strashko0c0451e2016-04-12 13:52:31 +0300699 return irq_set_irq_wake(bank->irq, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100700}
701
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800702static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100703{
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100704 struct gpio_bank *bank = gpiochip_get_data(chip);
David Brownella6472532008-03-03 04:33:30 -0800705 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100706
Grygorii Strashko46748072018-09-28 16:39:50 -0500707 pm_runtime_get_sync(chip->parent);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100708
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200709 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashkoc3518172015-05-22 17:35:51 +0300710 omap_enable_gpio_module(bank, offset);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200711 bank->mod_usage |= BIT(offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200712 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100713
714 return 0;
715}
716
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800717static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100718{
Linus Walleijd99f7ae2015-12-07 11:16:00 +0100719 struct gpio_bank *bank = gpiochip_get_data(chip);
David Brownella6472532008-03-03 04:33:30 -0800720 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100721
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200722 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200723 bank->mod_usage &= ~(BIT(offset));
Grygorii Strashko5f982c72015-05-22 17:35:48 +0300724 if (!LINE_USED(bank->irq_usage, offset)) {
725 omap_set_gpio_direction(bank, offset, 1);
726 omap_clear_gpio_debounce(bank, offset);
727 }
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200728 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200729 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530730
Grygorii Strashko46748072018-09-28 16:39:50 -0500731 pm_runtime_put(chip->parent);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100732}
733
734/*
735 * We need to unmask the GPIO bank interrupt as soon as possible to
736 * avoid missing GPIO interrupts for other lines in the bank.
737 * Then we need to mask-read-clear-unmask the triggered GPIO lines
738 * in the bank to avoid missing nested interrupts for a GPIO line.
739 * If we wait to unmask individual GPIO lines in the bank after the
740 * line's interrupt handler has been run, we may miss some nested
741 * interrupts.
742 */
Grygorii Strashko450fa542015-09-25 12:28:03 -0700743static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100744{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100745 void __iomem *isr_reg = NULL;
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500746 u32 enabled, isr, level_mask;
Jon Hunter3513cde2013-04-04 15:16:14 -0500747 unsigned int bit;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700748 struct gpio_bank *bank = gpiobank;
749 unsigned long wa_lock_flags;
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300750 unsigned long lock_flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100751
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700752 isr_reg = bank->base + bank->regs->irqstatus;
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800753 if (WARN_ON(!isr_reg))
754 goto exit;
755
Tony Lindgren52845212018-09-20 12:35:32 -0700756 if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
757 "gpio irq%i while runtime suspended?\n", irq))
758 return IRQ_NONE;
Grygorii Strashko450fa542015-09-25 12:28:03 -0700759
Laurent Navete83507b2013-03-20 13:15:57 +0100760 while (1) {
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300761 raw_spin_lock_irqsave(&bank->lock, lock_flags);
762
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200763 enabled = omap_get_gpio_irqbank_mask(bank);
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500764 isr = readl_relaxed(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100765
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530766 if (bank->level_mask)
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800767 level_mask = bank->level_mask & enabled;
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500768 else
769 level_mask = 0;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100770
771 /* clear edge sensitive interrupts before handler(s) are
772 called so that we don't miss any interrupt occurred while
773 executing them */
Grygorii Strashko80ac93c2017-10-03 11:17:05 -0500774 if (isr & ~level_mask)
775 omap_clear_gpio_irqbank(bank, isr & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100776
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300777 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
778
Tony Lindgren92105bb2005-09-07 17:20:26 +0100779 if (!isr)
780 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100781
Jon Hunter3513cde2013-04-04 15:16:14 -0500782 while (isr) {
783 bit = __ffs(isr);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200784 isr &= ~(BIT(bit));
Benoit Cousson25db7112012-02-23 21:50:10 +0100785
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300786 raw_spin_lock_irqsave(&bank->lock, lock_flags);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800787 /*
788 * Some chips can't respond to both rising and falling
789 * at the same time. If this irq was requested with
790 * both flags, we need to flip the ICR data for the IRQ
791 * to respond to the IRQ for the opposite direction.
792 * This will be indicated in the bank toggle_mask.
793 */
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200794 if (bank->toggle_mask & (BIT(bit)))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200795 omap_toggle_gpio_edge_triggering(bank, bit);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800796
Grygorii Strashko235f1eb2015-08-18 14:10:55 +0300797 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
798
Grygorii Strashko450fa542015-09-25 12:28:03 -0700799 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
800
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100801 generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +0200802 bit));
Grygorii Strashko450fa542015-09-25 12:28:03 -0700803
804 raw_spin_unlock_irqrestore(&bank->wa_lock,
805 wa_lock_flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100806 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000807 }
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800808exit:
Grygorii Strashko450fa542015-09-25 12:28:03 -0700809 return IRQ_HANDLED;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100810}
811
Tony Lindgren3d009c82015-01-16 14:50:50 -0800812static unsigned int omap_gpio_irq_startup(struct irq_data *d)
813{
814 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800815 unsigned long flags;
Grygorii Strashko37e14ec2015-03-23 14:18:26 +0200816 unsigned offset = d->hwirq;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800817
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200818 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300819
820 if (!LINE_USED(bank->mod_usage, offset))
821 omap_set_gpio_direction(bank, offset, 1);
822 else if (!omap_gpio_is_input(bank, offset))
823 goto err;
824 omap_enable_gpio_module(bank, offset);
825 bank->irq_usage |= BIT(offset);
826
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200827 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren3d009c82015-01-16 14:50:50 -0800828 omap_gpio_unmask_irq(d);
829
830 return 0;
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300831err:
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200832 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashko121dcb72015-05-22 17:35:52 +0300833 return -EINVAL;
Tony Lindgren3d009c82015-01-16 14:50:50 -0800834}
835
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200836static void omap_gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300837{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200838 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700839 unsigned long flags;
Grygorii Strashko9943f262015-03-23 14:18:27 +0200840 unsigned offset = d->hwirq;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300841
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200842 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasb1e9fec2014-04-27 02:00:49 +0200843 bank->irq_usage &= ~(BIT(offset));
Grygorii Strashko6e96c1b2015-05-22 17:35:50 +0300844 omap_set_gpio_irqenable(bank, offset, 0);
845 omap_clear_gpio_irqstatus(bank, offset);
846 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
847 if (!LINE_USED(bank->mod_usage, offset))
848 omap_clear_gpio_debounce(bank, offset);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200849 omap_disable_gpio_module(bank, offset);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200850 raw_spin_unlock_irqrestore(&bank->lock, flags);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700851}
852
853static void omap_gpio_irq_bus_lock(struct irq_data *data)
854{
855 struct gpio_bank *bank = omap_irq_data_get_bank(data);
856
Grygorii Strashko46748072018-09-28 16:39:50 -0500857 pm_runtime_get_sync(bank->chip.parent);
Grygorii Strashkoaca82d12015-09-25 12:28:02 -0700858}
859
860static void gpio_irq_bus_sync_unlock(struct irq_data *data)
861{
862 struct gpio_bank *bank = omap_irq_data_get_bank(data);
Javier Martinez Canillasfac7fa12013-09-25 02:36:54 +0200863
Grygorii Strashko46748072018-09-28 16:39:50 -0500864 pm_runtime_put(bank->chip.parent);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300865}
866
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200867static void omap_gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100868{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200869 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200870 unsigned offset = d->hwirq;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100871
Grygorii Strashko9943f262015-03-23 14:18:27 +0200872 omap_clear_gpio_irqstatus(bank, offset);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100873}
874
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200875static void omap_gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100876{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200877 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200878 unsigned offset = d->hwirq;
Colin Cross85ec7b92011-06-06 13:38:18 -0700879 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100880
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200881 raw_spin_lock_irqsave(&bank->lock, flags);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200882 omap_set_gpio_irqenable(bank, offset, 0);
883 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200884 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100885}
886
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200887static void omap_gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100888{
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +0200889 struct gpio_bank *bank = omap_irq_data_get_bank(d);
Grygorii Strashko9943f262015-03-23 14:18:27 +0200890 unsigned offset = d->hwirq;
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100891 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700892 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700893
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200894 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman55b60192009-06-04 15:57:10 -0700895 if (trigger)
Grygorii Strashko9943f262015-03-23 14:18:27 +0200896 omap_set_gpio_triggering(bank, offset, trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800897
898 /* For level-triggered GPIOs, the clearing must be done after
899 * the HW source is cleared, thus after the handler has run */
Grygorii Strashko9943f262015-03-23 14:18:27 +0200900 if (bank->level_mask & BIT(offset)) {
901 omap_set_gpio_irqenable(bank, offset, 0);
902 omap_clear_gpio_irqstatus(bank, offset);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800903 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100904
Grygorii Strashko9943f262015-03-23 14:18:27 +0200905 omap_set_gpio_irqenable(bank, offset, 1);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200906 raw_spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100907}
908
Tony Lindgrenec0daae2018-09-20 12:35:30 -0700909/*
910 * Only edges can generate a wakeup event to the PRCM.
911 *
912 * Therefore, ensure any wake-up capable GPIOs have
913 * edge-detection enabled before going idle to ensure a wakeup
914 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
915 * NDA TRM 25.5.3.1)
916 *
917 * The normal values will be restored upon ->runtime_resume()
918 * by writing back the values saved in bank->context.
919 */
920static void __maybe_unused
921omap2_gpio_enable_level_quirk(struct gpio_bank *bank)
922{
923 u32 wake_low, wake_hi;
924
925 /* Enable additional edge detection for level gpios for idle */
926 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
927 if (wake_low)
928 writel_relaxed(wake_low | bank->context.fallingdetect,
929 bank->base + bank->regs->fallingdetect);
930
931 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
932 if (wake_hi)
933 writel_relaxed(wake_hi | bank->context.risingdetect,
934 bank->base + bank->regs->risingdetect);
935}
936
937static void __maybe_unused
938omap2_gpio_disable_level_quirk(struct gpio_bank *bank)
939{
940 /* Disable edge detection for level gpios after idle */
941 writel_relaxed(bank->context.fallingdetect,
942 bank->base + bank->regs->fallingdetect);
943 writel_relaxed(bank->context.risingdetect,
944 bank->base + bank->regs->risingdetect);
945}
946
947/*
948 * On omap4 and later SoC variants a level interrupt with wkup_en
949 * enabled blocks the GPIO functional clock from idling until the GPIO
950 * instance has been reset. To avoid that, we must set wkup_en only for
951 * idle for level interrupts, and clear level registers for the duration
952 * of idle. The level interrupts will be still there on wakeup by their
953 * nature.
954 */
955static void __maybe_unused
956omap4_gpio_enable_level_quirk(struct gpio_bank *bank)
957{
958 /* Update wake register for idle, edge bits might be already set */
959 writel_relaxed(bank->context.wake_en,
960 bank->base + bank->regs->wkup_en);
961
962 /* Clear level registers for idle */
963 writel_relaxed(0, bank->base + bank->regs->leveldetect0);
964 writel_relaxed(0, bank->base + bank->regs->leveldetect1);
965}
966
967static void __maybe_unused
968omap4_gpio_disable_level_quirk(struct gpio_bank *bank)
969{
970 /* Restore level registers after idle */
971 writel_relaxed(bank->context.leveldetect0,
972 bank->base + bank->regs->leveldetect0);
973 writel_relaxed(bank->context.leveldetect1,
974 bank->base + bank->regs->leveldetect1);
975
976 /* Clear saved wkup_en for level, it will be set for next idle again */
977 bank->context.wake_en &= ~(bank->context.leveldetect0 |
978 bank->context.leveldetect1);
979
980 /* Update wake with only edge configuration */
981 writel_relaxed(bank->context.wake_en,
982 bank->base + bank->regs->wkup_en);
983}
984
David Brownelle5c56ed2006-12-06 17:13:59 -0800985/*---------------------------------------------------------------------*/
986
Magnus Damm79ee0312009-07-08 13:22:04 +0200987static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800988{
Magnus Damm79ee0312009-07-08 13:22:04 +0200989 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800990 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800991 void __iomem *mask_reg = bank->base +
992 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800993 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800994
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200995 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +0200996 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +0200997 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800998
999 return 0;
1000}
1001
Magnus Damm79ee0312009-07-08 13:22:04 +02001002static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001003{
Magnus Damm79ee0312009-07-08 13:22:04 +02001004 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001005 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -08001006 void __iomem *mask_reg = bank->base +
1007 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -08001008 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001009
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001010 raw_spin_lock_irqsave(&bank->lock, flags);
Victor Kamensky661553b2013-11-16 02:01:04 +02001011 writel_relaxed(bank->context.wake_en, mask_reg);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001012 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001013
1014 return 0;
1015}
1016
Alexey Dobriyan47145212009-12-14 18:00:08 -08001017static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +02001018 .suspend_noirq = omap_mpuio_suspend_noirq,
1019 .resume_noirq = omap_mpuio_resume_noirq,
1020};
1021
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +02001022/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -08001023static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -08001024 .driver = {
1025 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +02001026 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -08001027 },
1028};
1029
1030static struct platform_device omap_mpuio_device = {
1031 .name = "mpuio",
1032 .id = -1,
1033 .dev = {
1034 .driver = &omap_mpuio_driver.driver,
1035 }
1036 /* could list the /proc/iomem resources */
1037};
1038
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001039static inline void omap_mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -08001040{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001041 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -07001042
David Brownell11a78b72006-12-06 17:14:11 -08001043 if (platform_driver_register(&omap_mpuio_driver) == 0)
1044 (void) platform_device_register(&omap_mpuio_device);
1045}
1046
David Brownelle5c56ed2006-12-06 17:13:59 -08001047/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001048
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001049static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
Yegor Yefremov93700842014-04-24 08:57:39 +02001050{
1051 struct gpio_bank *bank;
1052 unsigned long flags;
1053 void __iomem *reg;
1054 int dir;
1055
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001056 bank = gpiochip_get_data(chip);
Yegor Yefremov93700842014-04-24 08:57:39 +02001057 reg = bank->base + bank->regs->direction;
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001058 raw_spin_lock_irqsave(&bank->lock, flags);
Yegor Yefremov93700842014-04-24 08:57:39 +02001059 dir = !!(readl_relaxed(reg) & BIT(offset));
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001060 raw_spin_unlock_irqrestore(&bank->lock, flags);
Yegor Yefremov93700842014-04-24 08:57:39 +02001061 return dir;
1062}
1063
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001064static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -08001065{
1066 struct gpio_bank *bank;
1067 unsigned long flags;
1068
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001069 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001070 raw_spin_lock_irqsave(&bank->lock, flags);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001071 omap_set_gpio_direction(bank, offset, 1);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001072 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -08001073 return 0;
1074}
1075
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001076static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
David Brownell52e31342008-03-03 12:43:23 -08001077{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001078 struct gpio_bank *bank;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001079
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001080 bank = gpiochip_get_data(chip);
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001081
Grygorii Strashkob2b20042015-03-23 14:18:23 +02001082 if (omap_gpio_is_input(bank, offset))
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001083 return omap_get_gpio_datain(bank, offset);
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001084 else
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001085 return omap_get_gpio_dataout(bank, offset);
David Brownell52e31342008-03-03 12:43:23 -08001086}
1087
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001088static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -08001089{
1090 struct gpio_bank *bank;
1091 unsigned long flags;
1092
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001093 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001094 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001095 bank->set_dataout(bank, offset, value);
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001096 omap_set_gpio_direction(bank, offset, 0);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001097 raw_spin_unlock_irqrestore(&bank->lock, flags);
Javier Martinez Canillas2f56e0a2013-10-16 02:47:30 +02001098 return 0;
David Brownell52e31342008-03-03 12:43:23 -08001099}
1100
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001101static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
1102 unsigned long *bits)
1103{
1104 struct gpio_bank *bank = gpiochip_get_data(chip);
1105 void __iomem *reg = bank->base + bank->regs->direction;
1106 unsigned long in = readl_relaxed(reg), l;
1107
1108 *bits = 0;
1109
1110 l = in & *mask;
1111 if (l)
1112 *bits |= omap_get_gpio_datain_multiple(bank, &l);
1113
1114 l = ~in & *mask;
1115 if (l)
1116 *bits |= omap_get_gpio_dataout_multiple(bank, &l);
1117
1118 return 0;
1119}
1120
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001121static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
1122 unsigned debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001123{
1124 struct gpio_bank *bank;
1125 unsigned long flags;
David Rivshin83977442017-04-24 18:56:50 -04001126 int ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001127
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001128 bank = gpiochip_get_data(chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001129
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001130 raw_spin_lock_irqsave(&bank->lock, flags);
David Rivshin83977442017-04-24 18:56:50 -04001131 ret = omap2_set_gpio_debounce(bank, offset, debounce);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001132 raw_spin_unlock_irqrestore(&bank->lock, flags);
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001133
David Rivshin83977442017-04-24 18:56:50 -04001134 if (ret)
1135 dev_info(chip->parent,
1136 "Could not set line %u debounce to %u microseconds (%d)",
1137 offset, debounce, ret);
1138
1139 return ret;
Felipe Balbi168ef3d2010-05-26 14:42:23 -07001140}
1141
Mika Westerberg2956b5d2017-01-23 15:34:34 +03001142static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
1143 unsigned long config)
1144{
1145 u32 debounce;
1146
1147 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
1148 return -ENOTSUPP;
1149
1150 debounce = pinconf_to_config_argument(config);
1151 return omap_gpio_debounce(chip, offset, debounce);
1152}
1153
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001154static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
David Brownell52e31342008-03-03 12:43:23 -08001155{
1156 struct gpio_bank *bank;
1157 unsigned long flags;
1158
Linus Walleijd99f7ae2015-12-07 11:16:00 +01001159 bank = gpiochip_get_data(chip);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001160 raw_spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001161 bank->set_dataout(bank, offset, value);
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001162 raw_spin_unlock_irqrestore(&bank->lock, flags);
David Brownell52e31342008-03-03 12:43:23 -08001163}
1164
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001165static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
1166 unsigned long *bits)
1167{
1168 struct gpio_bank *bank = gpiochip_get_data(chip);
1169 unsigned long flags;
1170
1171 raw_spin_lock_irqsave(&bank->lock, flags);
1172 bank->set_dataout_multiple(bank, mask, bits);
1173 raw_spin_unlock_irqrestore(&bank->lock, flags);
1174}
1175
David Brownell52e31342008-03-03 12:43:23 -08001176/*---------------------------------------------------------------------*/
1177
Arnd Bergmanne4b2ae72017-09-16 22:42:21 +02001178static void omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001179{
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001180 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001181 u32 rev;
1182
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001183 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001184 return;
1185
Victor Kamensky661553b2013-11-16 02:01:04 +02001186 rev = readw_relaxed(bank->base + bank->regs->revision);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001187 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001188 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -07001189
1190 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001191}
1192
Charulatha V03e128c2011-05-05 19:58:01 +05301193static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001194{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301195 void __iomem *base = bank->base;
1196 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001197
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301198 if (bank->width == 16)
1199 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001200
Charulatha Vd0d665a2011-08-31 00:02:21 +05301201 if (bank->is_mpuio) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001202 writel_relaxed(l, bank->base + bank->regs->irqenable);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301203 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001204 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301205
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001206 omap_gpio_rmw(base, bank->regs->irqenable, l,
1207 bank->regs->irqenable_inv);
1208 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1209 !bank->regs->irqenable_inv);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301210 if (bank->regs->debounce_en)
Victor Kamensky661553b2013-11-16 02:01:04 +02001211 writel_relaxed(0, base + bank->regs->debounce_en);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301212
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301213 /* Save OE default value (0xffffffff) in the context */
Victor Kamensky661553b2013-11-16 02:01:04 +02001214 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301215 /* Initialize interface clk ungated, module enabled */
1216 if (bank->regs->ctrl)
Victor Kamensky661553b2013-11-16 02:01:04 +02001217 writel_relaxed(0, base + bank->regs->ctrl);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001218}
1219
Nishanth Menon46824e222014-09-05 14:52:55 -05001220static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001221{
Grygorii Strashko81930322017-11-15 12:36:33 -06001222 struct gpio_irq_chip *irq;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001223 static int gpio;
Linus Walleij088413b2017-12-29 13:22:58 +01001224 const char *label;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001225 int irq_base = 0;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001226 int ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001227
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001228 /*
1229 * REVISIT eventually switch from OMAP-specific gpio structs
1230 * over to the generic ones
1231 */
1232 bank->chip.request = omap_gpio_request;
1233 bank->chip.free = omap_gpio_free;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001234 bank->chip.get_direction = omap_gpio_get_direction;
1235 bank->chip.direction_input = omap_gpio_input;
1236 bank->chip.get = omap_gpio_get;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001237 bank->chip.get_multiple = omap_gpio_get_multiple;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001238 bank->chip.direction_output = omap_gpio_output;
Mika Westerberg2956b5d2017-01-23 15:34:34 +03001239 bank->chip.set_config = omap_gpio_set_config;
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001240 bank->chip.set = omap_gpio_set;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001241 bank->chip.set_multiple = omap_gpio_set_multiple;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301242 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001243 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301244 if (bank->regs->wkup_en)
Linus Walleij58383c782015-11-04 09:56:26 +01001245 bank->chip.parent = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001246 bank->chip.base = OMAP_MPUIO(0);
1247 } else {
Linus Walleij088413b2017-12-29 13:22:58 +01001248 label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
1249 gpio, gpio + bank->width - 1);
1250 if (!label)
1251 return -ENOMEM;
1252 bank->chip.label = label;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001253 bank->chip.base = gpio;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001254 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001255 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001256
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001257#ifdef CONFIG_ARCH_OMAP1
1258 /*
1259 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1260 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1261 */
Bartosz Golaszewski2ed36f32017-03-04 17:23:31 +01001262 irq_base = devm_irq_alloc_descs(bank->chip.parent,
1263 -1, 0, bank->width, 0);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001264 if (irq_base < 0) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001265 dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001266 return -ENODEV;
1267 }
1268#endif
1269
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001270 /* MPUIO is a bit different, reading IRQ status clears it */
1271 if (bank->is_mpuio) {
1272 irqc->irq_ack = dummy_irq_chip.irq_ack;
Tony Lindgrend2d05c62015-04-23 16:54:17 -07001273 if (!bank->regs->wkup_en)
1274 irqc->irq_set_wake = NULL;
1275 }
1276
Grygorii Strashko81930322017-11-15 12:36:33 -06001277 irq = &bank->chip.irq;
1278 irq->chip = irqc;
1279 irq->handler = handle_bad_irq;
1280 irq->default_type = IRQ_TYPE_NONE;
1281 irq->num_parents = 1;
1282 irq->parents = &bank->irq;
1283 irq->first = irq_base;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001284
Grygorii Strashko81930322017-11-15 12:36:33 -06001285 ret = gpiochip_add_data(&bank->chip, bank);
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001286 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001287 dev_err(bank->chip.parent,
Grygorii Strashko81930322017-11-15 12:36:33 -06001288 "Could not register gpio chip %d\n", ret);
1289 return ret;
Javier Martinez Canillasfb655f52014-04-06 16:58:16 +02001290 }
1291
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001292 ret = devm_request_irq(bank->chip.parent, bank->irq,
1293 omap_gpio_irq_handler,
1294 0, dev_name(bank->chip.parent), bank);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001295 if (ret)
1296 gpiochip_remove(&bank->chip);
1297
Grygorii Strashko81930322017-11-15 12:36:33 -06001298 if (!bank->is_mpuio)
1299 gpio += bank->width;
1300
Grygorii Strashko450fa542015-09-25 12:28:03 -07001301 return ret;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001302}
1303
Tony Lindgrenb764a582018-09-20 12:35:31 -07001304static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context);
1305static void omap_gpio_unidle(struct gpio_bank *bank);
1306
1307static int gpio_omap_cpu_notifier(struct notifier_block *nb,
1308 unsigned long cmd, void *v)
1309{
1310 struct gpio_bank *bank;
1311 struct device *dev;
1312 unsigned long flags;
1313
1314 bank = container_of(nb, struct gpio_bank, nb);
1315 dev = bank->chip.parent;
1316
1317 raw_spin_lock_irqsave(&bank->lock, flags);
1318 switch (cmd) {
1319 case CPU_CLUSTER_PM_ENTER:
1320 if (bank->is_suspended)
1321 break;
1322 omap_gpio_idle(bank, true);
1323 break;
1324 case CPU_CLUSTER_PM_ENTER_FAILED:
1325 case CPU_CLUSTER_PM_EXIT:
1326 if (bank->is_suspended)
1327 break;
1328 omap_gpio_unidle(bank);
1329 break;
1330 }
1331 raw_spin_unlock_irqrestore(&bank->lock, flags);
1332
1333 return NOTIFY_OK;
1334}
1335
Benoit Cousson384ebe12011-08-16 11:53:02 +02001336static const struct of_device_id omap_gpio_match[];
1337
Bill Pemberton38363092012-11-19 13:22:34 -05001338static int omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001339{
Benoit Cousson862ff642012-02-01 15:58:56 +01001340 struct device *dev = &pdev->dev;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001341 struct device_node *node = dev->of_node;
1342 const struct of_device_id *match;
Uwe Kleine-Königf6817a22012-05-21 21:57:39 +02001343 const struct omap_gpio_platform_data *pdata;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001344 struct resource *res;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001345 struct gpio_bank *bank;
Nishanth Menon46824e222014-09-05 14:52:55 -05001346 struct irq_chip *irqc;
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001347 int ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001348
Benoit Cousson384ebe12011-08-16 11:53:02 +02001349 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1350
Jingoo Hane56aee12013-07-30 17:08:05 +09001351 pdata = match ? match->data : dev_get_platdata(dev);
Benoit Cousson384ebe12011-08-16 11:53:02 +02001352 if (!pdata)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001353 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001354
Markus Elfringf97364c2018-02-10 21:49:22 +01001355 bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
Markus Elfring9117d402018-02-10 21:46:30 +01001356 if (!bank)
Benoit Cousson96751fc2012-02-01 16:01:39 +01001357 return -ENOMEM;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001358
Nishanth Menon46824e222014-09-05 14:52:55 -05001359 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1360 if (!irqc)
1361 return -ENOMEM;
1362
Tony Lindgren3d009c82015-01-16 14:50:50 -08001363 irqc->irq_startup = omap_gpio_irq_startup,
Nishanth Menon46824e222014-09-05 14:52:55 -05001364 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1365 irqc->irq_ack = omap_gpio_ack_irq,
1366 irqc->irq_mask = omap_gpio_mask_irq,
1367 irqc->irq_unmask = omap_gpio_unmask_irq,
1368 irqc->irq_set_type = omap_gpio_irq_type,
1369 irqc->irq_set_wake = omap_gpio_wake_enable,
Grygorii Strashkoaca82d12015-09-25 12:28:02 -07001370 irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
1371 irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
Nishanth Menon46824e222014-09-05 14:52:55 -05001372 irqc->name = dev_name(&pdev->dev);
Grygorii Strashko0c0451e2016-04-12 13:52:31 +03001373 irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
Grygorii Strashko46748072018-09-28 16:39:50 -05001374 irqc->parent_device = dev;
Nishanth Menon46824e222014-09-05 14:52:55 -05001375
Grygorii Strashko89d18e32015-08-18 14:10:53 +03001376 bank->irq = platform_get_irq(pdev, 0);
1377 if (bank->irq <= 0) {
1378 if (!bank->irq)
1379 bank->irq = -ENXIO;
1380 if (bank->irq != -EPROBE_DEFER)
1381 dev_err(dev,
1382 "can't get irq resource ret=%d\n", bank->irq);
1383 return bank->irq;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001384 }
1385
Linus Walleij58383c782015-11-04 09:56:26 +01001386 bank->chip.parent = dev;
Grygorii Strashkoc23837c2015-06-25 18:13:33 +03001387 bank->chip.owner = THIS_MODULE;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001388 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001389 bank->quirks = pdata->quirks;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001390 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001391 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301392 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301393 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001394 bank->regs = pdata->regs;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001395#ifdef CONFIG_OF_GPIO
1396 bank->chip.of_node = of_node_get(node);
1397#endif
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001398
Jon Huntera2797be2013-04-04 15:16:15 -05001399 if (node) {
1400 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1401 bank->loses_context = true;
1402 } else {
1403 bank->loses_context = pdata->loses_context;
Jon Hunter352a2d52013-04-15 13:06:54 -05001404
1405 if (bank->loses_context)
1406 bank->get_context_loss_count =
1407 pdata->get_context_loss_count;
Benoit Cousson384ebe12011-08-16 11:53:02 +02001408 }
1409
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001410 if (bank->regs->set_dataout && bank->regs->clr_dataout) {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001411 bank->set_dataout = omap_set_gpio_dataout_reg;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001412 bank->set_dataout_multiple = omap_set_gpio_dataout_reg_multiple;
1413 } else {
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001414 bank->set_dataout = omap_set_gpio_dataout_mask;
Janusz Krzysztofik442af142018-07-19 01:57:08 +02001415 bank->set_dataout_multiple =
1416 omap_set_gpio_dataout_mask_multiple;
1417 }
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001418
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001419 if (bank->quirks & OMAP_GPIO_QUIRK_DEFERRED_WKUP_EN) {
1420 bank->funcs.idle_enable_level_quirk =
1421 omap4_gpio_enable_level_quirk;
1422 bank->funcs.idle_disable_level_quirk =
1423 omap4_gpio_disable_level_quirk;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001424 } else if (bank->quirks & OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER) {
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001425 bank->funcs.idle_enable_level_quirk =
1426 omap2_gpio_enable_level_quirk;
1427 bank->funcs.idle_disable_level_quirk =
1428 omap2_gpio_disable_level_quirk;
1429 }
1430
Sebastian Andrzej Siewior4dbada22015-07-21 18:26:51 +02001431 raw_spin_lock_init(&bank->lock);
Grygorii Strashko450fa542015-09-25 12:28:03 -07001432 raw_spin_lock_init(&bank->wa_lock);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001433
1434 /* Static mapping, never released */
1435 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han717f70e2014-02-12 11:51:38 +09001436 bank->base = devm_ioremap_resource(dev, res);
1437 if (IS_ERR(bank->base)) {
Jingoo Han717f70e2014-02-12 11:51:38 +09001438 return PTR_ERR(bank->base);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001439 }
1440
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001441 if (bank->dbck_flag) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001442 bank->dbck = devm_clk_get(dev, "dbclk");
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001443 if (IS_ERR(bank->dbck)) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001444 dev_err(dev,
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001445 "Could not get gpio dbck. Disable debounce\n");
1446 bank->dbck_flag = false;
1447 } else {
1448 clk_prepare(bank->dbck);
1449 }
1450 }
1451
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301452 platform_set_drvdata(pdev, bank);
1453
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001454 pm_runtime_enable(dev);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001455 pm_runtime_get_sync(dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001456
Charulatha Vd0d665a2011-08-31 00:02:21 +05301457 if (bank->is_mpuio)
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001458 omap_mpuio_init(bank);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301459
Charulatha V03e128c2011-05-05 19:58:01 +05301460 omap_gpio_mod_init(bank);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001461
Nishanth Menon46824e222014-09-05 14:52:55 -05001462 ret = omap_gpio_chip_init(bank, irqc);
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001463 if (ret) {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001464 pm_runtime_put_sync(dev);
1465 pm_runtime_disable(dev);
Arvind Yadave2c3c192017-08-01 12:14:31 +05301466 if (bank->dbck_flag)
1467 clk_unprepare(bank->dbck);
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001468 return ret;
Tony Lindgren5e606ab2015-08-28 11:44:49 -07001469 }
Javier Martinez Canillas6ef7f382014-04-06 16:58:14 +02001470
Tony Lindgren9a748052010-12-07 16:26:56 -08001471 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001472
Tony Lindgrenb764a582018-09-20 12:35:31 -07001473 if (bank->funcs.idle_enable_level_quirk &&
1474 bank->funcs.idle_disable_level_quirk) {
1475 bank->nb.notifier_call = gpio_omap_cpu_notifier;
1476 cpu_pm_register_notifier(&bank->nb);
1477 }
1478
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001479 pm_runtime_put(dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301480
Charulatha V03e128c2011-05-05 19:58:01 +05301481 list_add_tail(&bank->node, &omap_gpio_list);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001482
Jon Hunter879fe322013-04-04 15:16:12 -05001483 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001484}
1485
Tony Lindgrencac089f2015-04-23 16:56:22 -07001486static int omap_gpio_remove(struct platform_device *pdev)
1487{
1488 struct gpio_bank *bank = platform_get_drvdata(pdev);
1489
Tony Lindgrenb764a582018-09-20 12:35:31 -07001490 if (bank->nb.notifier_call)
1491 cpu_pm_unregister_notifier(&bank->nb);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001492 list_del(&bank->node);
1493 gpiochip_remove(&bank->chip);
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001494 pm_runtime_disable(&pdev->dev);
Grygorii Strashko5d9452e2015-08-18 14:10:56 +03001495 if (bank->dbck_flag)
1496 clk_unprepare(bank->dbck);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001497
1498 return 0;
1499}
1500
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301501static void omap_gpio_restore_context(struct gpio_bank *bank);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001502
Tony Lindgrenb764a582018-09-20 12:35:31 -07001503static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301504{
Tony Lindgrenb764a582018-09-20 12:35:31 -07001505 struct device *dev = bank->chip.parent;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301506 u32 l1 = 0, l2 = 0;
Kevin Hilman68942ed2012-03-05 15:10:04 -08001507
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001508 if (bank->funcs.idle_enable_level_quirk)
1509 bank->funcs.idle_enable_level_quirk(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001510
Kevin Hilmanb3c64bc2012-05-17 16:42:16 -07001511 if (!bank->enabled_non_wakeup_gpios)
1512 goto update_gpio_context_count;
1513
Tony Lindgrenb764a582018-09-20 12:35:31 -07001514 if (!may_lose_context)
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301515 goto update_gpio_context_count;
Tony Lindgrenb764a582018-09-20 12:35:31 -07001516
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301517 /*
1518 * If going to OFF, remove triggering for all
1519 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1520 * generated. See OMAP2420 Errata item 1.101.
1521 */
Victor Kamensky661553b2013-11-16 02:01:04 +02001522 bank->saved_datain = readl_relaxed(bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301523 bank->regs->datain);
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301524 l1 = bank->context.fallingdetect;
1525 l2 = bank->context.risingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301526
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301527 l1 &= ~bank->enabled_non_wakeup_gpios;
1528 l2 &= ~bank->enabled_non_wakeup_gpios;
1529
Victor Kamensky661553b2013-11-16 02:01:04 +02001530 writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
1531 writel_relaxed(l2, bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301532
1533 bank->workaround_enabled = true;
1534
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301535update_gpio_context_count:
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301536 if (bank->get_context_loss_count)
1537 bank->context_loss_count =
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001538 bank->get_context_loss_count(dev);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301539
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001540 omap_gpio_dbck_disable(bank);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301541}
1542
Jon Hunter352a2d52013-04-15 13:06:54 -05001543static void omap_gpio_init_context(struct gpio_bank *p);
1544
Tony Lindgrenb764a582018-09-20 12:35:31 -07001545static void omap_gpio_unidle(struct gpio_bank *bank)
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301546{
Tony Lindgrenb764a582018-09-20 12:35:31 -07001547 struct device *dev = bank->chip.parent;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301548 u32 l = 0, gen, gen0, gen1;
Jon Huntera2797be2013-04-04 15:16:15 -05001549 int c;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301550
Jon Hunter352a2d52013-04-15 13:06:54 -05001551 /*
1552 * On the first resume during the probe, the context has not
1553 * been initialised and so initialise it now. Also initialise
1554 * the context loss count.
1555 */
1556 if (bank->loses_context && !bank->context_valid) {
1557 omap_gpio_init_context(bank);
1558
1559 if (bank->get_context_loss_count)
1560 bank->context_loss_count =
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001561 bank->get_context_loss_count(dev);
Jon Hunter352a2d52013-04-15 13:06:54 -05001562 }
1563
Javier Martinez Canillasa0e827c2014-06-27 22:17:37 +02001564 omap_gpio_dbck_enable(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001565
Tony Lindgrenec0daae2018-09-20 12:35:30 -07001566 if (bank->funcs.idle_disable_level_quirk)
1567 bank->funcs.idle_disable_level_quirk(bank);
Kevin Hilman68942ed2012-03-05 15:10:04 -08001568
Jon Huntera2797be2013-04-04 15:16:15 -05001569 if (bank->loses_context) {
1570 if (!bank->get_context_loss_count) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301571 omap_gpio_restore_context(bank);
1572 } else {
Grygorii Strashko7b1e5dc2016-03-04 17:25:35 +02001573 c = bank->get_context_loss_count(dev);
Jon Huntera2797be2013-04-04 15:16:15 -05001574 if (c != bank->context_loss_count) {
1575 omap_gpio_restore_context(bank);
1576 } else {
Tony Lindgrenb764a582018-09-20 12:35:31 -07001577 return;
Jon Huntera2797be2013-04-04 15:16:15 -05001578 }
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301579 }
1580 }
1581
Tony Lindgrenb764a582018-09-20 12:35:31 -07001582 if (!bank->workaround_enabled)
1583 return;
Tarun Kanti DebBarma1b1287032012-04-27 19:43:38 +05301584
Victor Kamensky661553b2013-11-16 02:01:04 +02001585 l = readl_relaxed(bank->base + bank->regs->datain);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301586
1587 /*
1588 * Check if any of the non-wakeup interrupt GPIOs have changed
1589 * state. If so, generate an IRQ by software. This is
1590 * horribly racy, but it's the best we can do to work around
1591 * this silicon bug.
1592 */
1593 l ^= bank->saved_datain;
1594 l &= bank->enabled_non_wakeup_gpios;
1595
1596 /*
1597 * No need to generate IRQs for the rising edge for gpio IRQs
1598 * configured with falling edge only; and vice versa.
1599 */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301600 gen0 = l & bank->context.fallingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301601 gen0 &= bank->saved_datain;
1602
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301603 gen1 = l & bank->context.risingdetect;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301604 gen1 &= ~(bank->saved_datain);
1605
1606 /* FIXME: Consider GPIO IRQs with level detections properly! */
Tarun Kanti DebBarmac6f31c92012-04-27 19:43:32 +05301607 gen = l & (~(bank->context.fallingdetect) &
1608 ~(bank->context.risingdetect));
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301609 /* Consider all GPIO IRQs needed to be updated */
1610 gen |= gen0 | gen1;
1611
1612 if (gen) {
1613 u32 old0, old1;
1614
Victor Kamensky661553b2013-11-16 02:01:04 +02001615 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1616 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301617
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301618 if (!bank->regs->irqstatus_raw0) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001619 writel_relaxed(old0 | gen, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301620 bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001621 writel_relaxed(old1 | gen, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301622 bank->regs->leveldetect1);
1623 }
1624
Tarun Kanti DebBarma4e962e82012-04-27 19:43:37 +05301625 if (bank->regs->irqstatus_raw0) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001626 writel_relaxed(old0 | l, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301627 bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001628 writel_relaxed(old1 | l, bank->base +
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301629 bank->regs->leveldetect1);
1630 }
Victor Kamensky661553b2013-11-16 02:01:04 +02001631 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1632 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301633 }
1634
1635 bank->workaround_enabled = false;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001636}
1637
Jon Hunter352a2d52013-04-15 13:06:54 -05001638static void omap_gpio_init_context(struct gpio_bank *p)
1639{
1640 struct omap_gpio_reg_offs *regs = p->regs;
1641 void __iomem *base = p->base;
1642
Victor Kamensky661553b2013-11-16 02:01:04 +02001643 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1644 p->context.oe = readl_relaxed(base + regs->direction);
1645 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1646 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1647 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1648 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1649 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1650 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1651 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
Jon Hunter352a2d52013-04-15 13:06:54 -05001652
1653 if (regs->set_dataout && p->regs->clr_dataout)
Victor Kamensky661553b2013-11-16 02:01:04 +02001654 p->context.dataout = readl_relaxed(base + regs->set_dataout);
Jon Hunter352a2d52013-04-15 13:06:54 -05001655 else
Victor Kamensky661553b2013-11-16 02:01:04 +02001656 p->context.dataout = readl_relaxed(base + regs->dataout);
Jon Hunter352a2d52013-04-15 13:06:54 -05001657
1658 p->context_valid = true;
1659}
1660
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301661static void omap_gpio_restore_context(struct gpio_bank *bank)
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301662{
Victor Kamensky661553b2013-11-16 02:01:04 +02001663 writel_relaxed(bank->context.wake_en,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301664 bank->base + bank->regs->wkup_en);
Victor Kamensky661553b2013-11-16 02:01:04 +02001665 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1666 writel_relaxed(bank->context.leveldetect0,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301667 bank->base + bank->regs->leveldetect0);
Victor Kamensky661553b2013-11-16 02:01:04 +02001668 writel_relaxed(bank->context.leveldetect1,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301669 bank->base + bank->regs->leveldetect1);
Victor Kamensky661553b2013-11-16 02:01:04 +02001670 writel_relaxed(bank->context.risingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301671 bank->base + bank->regs->risingdetect);
Victor Kamensky661553b2013-11-16 02:01:04 +02001672 writel_relaxed(bank->context.fallingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301673 bank->base + bank->regs->fallingdetect);
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301674 if (bank->regs->set_dataout && bank->regs->clr_dataout)
Victor Kamensky661553b2013-11-16 02:01:04 +02001675 writel_relaxed(bank->context.dataout,
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301676 bank->base + bank->regs->set_dataout);
1677 else
Victor Kamensky661553b2013-11-16 02:01:04 +02001678 writel_relaxed(bank->context.dataout,
Nishanth Menonf86bcc32011-09-09 19:14:08 +05301679 bank->base + bank->regs->dataout);
Victor Kamensky661553b2013-11-16 02:01:04 +02001680 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
Nishanth Menon6d13eaa2011-08-29 18:54:50 +05301681
Nishanth Menonae547352011-09-09 19:08:58 +05301682 if (bank->dbck_enable_mask) {
Victor Kamensky661553b2013-11-16 02:01:04 +02001683 writel_relaxed(bank->context.debounce, bank->base +
Nishanth Menonae547352011-09-09 19:08:58 +05301684 bank->regs->debounce);
Victor Kamensky661553b2013-11-16 02:01:04 +02001685 writel_relaxed(bank->context.debounce_en,
Nishanth Menonae547352011-09-09 19:08:58 +05301686 bank->base + bank->regs->debounce_en);
1687 }
Nishanth Menonba805be2011-08-29 18:41:08 +05301688
Victor Kamensky661553b2013-11-16 02:01:04 +02001689 writel_relaxed(bank->context.irqenable1,
Nishanth Menonba805be2011-08-29 18:41:08 +05301690 bank->base + bank->regs->irqenable);
Victor Kamensky661553b2013-11-16 02:01:04 +02001691 writel_relaxed(bank->context.irqenable2,
Nishanth Menonba805be2011-08-29 18:41:08 +05301692 bank->base + bank->regs->irqenable2);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301693}
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301694
Tony Lindgrenb764a582018-09-20 12:35:31 -07001695static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
1696{
1697 struct platform_device *pdev = to_platform_device(dev);
1698 struct gpio_bank *bank = platform_get_drvdata(pdev);
1699 unsigned long flags;
1700 int error = 0;
1701
1702 raw_spin_lock_irqsave(&bank->lock, flags);
1703 /* Must be idled only by CPU_CLUSTER_PM_ENTER? */
1704 if (bank->irq_usage) {
1705 error = -EBUSY;
1706 goto unlock;
1707 }
1708 omap_gpio_idle(bank, true);
1709 bank->is_suspended = true;
1710unlock:
1711 raw_spin_unlock_irqrestore(&bank->lock, flags);
1712
1713 return error;
1714}
1715
1716static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
1717{
1718 struct platform_device *pdev = to_platform_device(dev);
1719 struct gpio_bank *bank = platform_get_drvdata(pdev);
1720 unsigned long flags;
1721 int error = 0;
1722
1723 raw_spin_lock_irqsave(&bank->lock, flags);
1724 /* Must be unidled only by CPU_CLUSTER_PM_ENTER? */
1725 if (bank->irq_usage) {
1726 error = -EBUSY;
1727 goto unlock;
1728 }
1729 omap_gpio_unidle(bank);
1730 bank->is_suspended = false;
1731unlock:
1732 raw_spin_unlock_irqrestore(&bank->lock, flags);
1733
1734 return error;
1735}
1736
1737#ifdef CONFIG_ARCH_OMAP2PLUS
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301738static const struct dev_pm_ops gpio_pm_ops = {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301739 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1740 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301741};
Tony Lindgrenb764a582018-09-20 12:35:31 -07001742#else
1743static const struct dev_pm_ops gpio_pm_ops;
1744#endif /* CONFIG_ARCH_OMAP2PLUS */
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301745
Benoit Cousson384ebe12011-08-16 11:53:02 +02001746#if defined(CONFIG_OF)
1747static struct omap_gpio_reg_offs omap2_gpio_regs = {
1748 .revision = OMAP24XX_GPIO_REVISION,
1749 .direction = OMAP24XX_GPIO_OE,
1750 .datain = OMAP24XX_GPIO_DATAIN,
1751 .dataout = OMAP24XX_GPIO_DATAOUT,
1752 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1753 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1754 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1755 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1756 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1757 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1758 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1759 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1760 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1761 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1762 .ctrl = OMAP24XX_GPIO_CTRL,
1763 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1764 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1765 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1766 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1767 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1768};
1769
1770static struct omap_gpio_reg_offs omap4_gpio_regs = {
1771 .revision = OMAP4_GPIO_REVISION,
1772 .direction = OMAP4_GPIO_OE,
1773 .datain = OMAP4_GPIO_DATAIN,
1774 .dataout = OMAP4_GPIO_DATAOUT,
1775 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1776 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1777 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1778 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1779 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1780 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1781 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1782 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1783 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1784 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1785 .ctrl = OMAP4_GPIO_CTRL,
1786 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1787 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1788 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1789 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1790 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1791};
1792
Tony Lindgrenb764a582018-09-20 12:35:31 -07001793/*
1794 * Note that omap2 does not currently support idle modes with context loss so
1795 * no need to add OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER quirk flag to save
1796 * and restore context.
1797 */
Chen Gange9a65bb2013-02-06 18:44:32 +08001798static const struct omap_gpio_platform_data omap2_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001799 .regs = &omap2_gpio_regs,
1800 .bank_width = 32,
1801 .dbck_flag = false,
1802};
1803
Chen Gange9a65bb2013-02-06 18:44:32 +08001804static const struct omap_gpio_platform_data omap3_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001805 .regs = &omap2_gpio_regs,
1806 .bank_width = 32,
1807 .dbck_flag = true,
Tony Lindgrenb764a582018-09-20 12:35:31 -07001808 .quirks = OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER,
Benoit Cousson384ebe12011-08-16 11:53:02 +02001809};
1810
Chen Gange9a65bb2013-02-06 18:44:32 +08001811static const struct omap_gpio_platform_data omap4_pdata = {
Benoit Cousson384ebe12011-08-16 11:53:02 +02001812 .regs = &omap4_gpio_regs,
1813 .bank_width = 32,
1814 .dbck_flag = true,
Tony Lindgrenb764a582018-09-20 12:35:31 -07001815 .quirks = OMAP_GPIO_QUIRK_IDLE_REMOVE_TRIGGER |
1816 OMAP_GPIO_QUIRK_DEFERRED_WKUP_EN,
Benoit Cousson384ebe12011-08-16 11:53:02 +02001817};
1818
1819static const struct of_device_id omap_gpio_match[] = {
1820 {
1821 .compatible = "ti,omap4-gpio",
1822 .data = &omap4_pdata,
1823 },
1824 {
1825 .compatible = "ti,omap3-gpio",
1826 .data = &omap3_pdata,
1827 },
1828 {
1829 .compatible = "ti,omap2-gpio",
1830 .data = &omap2_pdata,
1831 },
1832 { },
1833};
1834MODULE_DEVICE_TABLE(of, omap_gpio_match);
1835#endif
1836
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001837static struct platform_driver omap_gpio_driver = {
1838 .probe = omap_gpio_probe,
Tony Lindgrencac089f2015-04-23 16:56:22 -07001839 .remove = omap_gpio_remove,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001840 .driver = {
1841 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301842 .pm = &gpio_pm_ops,
Benoit Cousson384ebe12011-08-16 11:53:02 +02001843 .of_match_table = of_match_ptr(omap_gpio_match),
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001844 },
1845};
1846
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001847/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001848 * gpio driver register needs to be done before
1849 * machine_init functions access gpio APIs.
1850 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001851 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001852static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001853{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001854 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001855}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001856postcore_initcall(omap_gpio_drv_reg);
Tony Lindgrencac089f2015-04-23 16:56:22 -07001857
1858static void __exit omap_gpio_exit(void)
1859{
1860 platform_driver_unregister(&omap_gpio_driver);
1861}
1862module_exit(omap_gpio_exit);
1863
1864MODULE_DESCRIPTION("omap gpio driver");
1865MODULE_ALIAS("platform:gpio-omap");
1866MODULE_LICENSE("GPL v2");