Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2 | /* |
| 3 | * omap_hwmod implementation for OMAP2/3/4 |
| 4 | * |
Paul Walmsley | 550c809 | 2011-02-28 11:58:14 -0700 | [diff] [blame] | 5 | * Copyright (C) 2009-2011 Nokia Corporation |
Paul Walmsley | 30e105c | 2012-04-19 00:49:09 -0600 | [diff] [blame] | 6 | * Copyright (C) 2011-2012 Texas Instruments, Inc. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 7 | * |
Paul Walmsley | 4788da2 | 2010-05-18 20:24:05 -0600 | [diff] [blame] | 8 | * Paul Walmsley, BenoƮt Cousson, Kevin Hilman |
| 9 | * |
| 10 | * Created in collaboration with (alphabetical order): Thara Gopinath, |
| 11 | * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand |
| 12 | * Sawant, Santosh Shilimkar, Richard Woodruff |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 13 | * |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 14 | * Introduction |
| 15 | * ------------ |
| 16 | * One way to view an OMAP SoC is as a collection of largely unrelated |
| 17 | * IP blocks connected by interconnects. The IP blocks include |
| 18 | * devices such as ARM processors, audio serial interfaces, UARTs, |
| 19 | * etc. Some of these devices, like the DSP, are created by TI; |
| 20 | * others, like the SGX, largely originate from external vendors. In |
| 21 | * TI's documentation, on-chip devices are referred to as "OMAP |
| 22 | * modules." Some of these IP blocks are identical across several |
| 23 | * OMAP versions. Others are revised frequently. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 24 | * |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 25 | * These OMAP modules are tied together by various interconnects. |
| 26 | * Most of the address and data flow between modules is via OCP-based |
| 27 | * interconnects such as the L3 and L4 buses; but there are other |
| 28 | * interconnects that distribute the hardware clock tree, handle idle |
| 29 | * and reset signaling, supply power, and connect the modules to |
| 30 | * various pads or balls on the OMAP package. |
| 31 | * |
| 32 | * OMAP hwmod provides a consistent way to describe the on-chip |
| 33 | * hardware blocks and their integration into the rest of the chip. |
| 34 | * This description can be automatically generated from the TI |
| 35 | * hardware database. OMAP hwmod provides a standard, consistent API |
| 36 | * to reset, enable, idle, and disable these hardware blocks. And |
| 37 | * hwmod provides a way for other core code, such as the Linux device |
| 38 | * code or the OMAP power management and address space mapping code, |
| 39 | * to query the hardware database. |
| 40 | * |
| 41 | * Using hwmod |
| 42 | * ----------- |
| 43 | * Drivers won't call hwmod functions directly. That is done by the |
| 44 | * omap_device code, and in rare occasions, by custom integration code |
| 45 | * in arch/arm/ *omap*. The omap_device code includes functions to |
| 46 | * build a struct platform_device using omap_hwmod data, and that is |
| 47 | * currently how hwmod data is communicated to drivers and to the |
| 48 | * Linux driver model. Most drivers will call omap_hwmod functions only |
| 49 | * indirectly, via pm_runtime*() functions. |
| 50 | * |
| 51 | * From a layering perspective, here is where the OMAP hwmod code |
| 52 | * fits into the kernel software stack: |
| 53 | * |
| 54 | * +-------------------------------+ |
| 55 | * | Device driver code | |
| 56 | * | (e.g., drivers/) | |
| 57 | * +-------------------------------+ |
| 58 | * | Linux driver model | |
| 59 | * | (platform_device / | |
| 60 | * | platform_driver data/code) | |
| 61 | * +-------------------------------+ |
| 62 | * | OMAP core-driver integration | |
| 63 | * |(arch/arm/mach-omap2/devices.c)| |
| 64 | * +-------------------------------+ |
| 65 | * | omap_device code | |
| 66 | * | (../plat-omap/omap_device.c) | |
| 67 | * +-------------------------------+ |
| 68 | * ----> | omap_hwmod code/data | <----- |
| 69 | * | (../mach-omap2/omap_hwmod*) | |
| 70 | * +-------------------------------+ |
| 71 | * | OMAP clock/PRCM/register fns | |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 72 | * | ({read,write}l_relaxed, clk*) | |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 73 | * +-------------------------------+ |
| 74 | * |
| 75 | * Device drivers should not contain any OMAP-specific code or data in |
| 76 | * them. They should only contain code to operate the IP block that |
| 77 | * the driver is responsible for. This is because these IP blocks can |
| 78 | * also appear in other SoCs, either from TI (such as DaVinci) or from |
| 79 | * other manufacturers; and drivers should be reusable across other |
| 80 | * platforms. |
| 81 | * |
| 82 | * The OMAP hwmod code also will attempt to reset and idle all on-chip |
| 83 | * devices upon boot. The goal here is for the kernel to be |
| 84 | * completely self-reliant and independent from bootloaders. This is |
| 85 | * to ensure a repeatable configuration, both to ensure consistent |
| 86 | * runtime behavior, and to make it easier for others to reproduce |
| 87 | * bugs. |
| 88 | * |
| 89 | * OMAP module activity states |
| 90 | * --------------------------- |
| 91 | * The hwmod code considers modules to be in one of several activity |
| 92 | * states. IP blocks start out in an UNKNOWN state, then once they |
| 93 | * are registered via the hwmod code, proceed to the REGISTERED state. |
| 94 | * Once their clock names are resolved to clock pointers, the module |
| 95 | * enters the CLKS_INITED state; and finally, once the module has been |
| 96 | * reset and the integration registers programmed, the INITIALIZED state |
| 97 | * is entered. The hwmod code will then place the module into either |
| 98 | * the IDLE state to save power, or in the case of a critical system |
| 99 | * module, the ENABLED state. |
| 100 | * |
| 101 | * OMAP core integration code can then call omap_hwmod*() functions |
| 102 | * directly to move the module between the IDLE, ENABLED, and DISABLED |
| 103 | * states, as needed. This is done during both the PM idle loop, and |
| 104 | * in the OMAP core integration code's implementation of the PM runtime |
| 105 | * functions. |
| 106 | * |
| 107 | * References |
| 108 | * ---------- |
| 109 | * This is a partial list. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 110 | * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064) |
| 111 | * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090) |
| 112 | * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108) |
| 113 | * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140) |
| 114 | * - Open Core Protocol Specification 2.2 |
| 115 | * |
| 116 | * To do: |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 117 | * - handle IO mapping |
| 118 | * - bus throughput & module latency measurement code |
| 119 | * |
| 120 | * XXX add tests at the beginning of each function to ensure the hwmod is |
| 121 | * in the appropriate state |
| 122 | * XXX error return values should be checked to ensure that they are |
| 123 | * appropriate |
| 124 | */ |
| 125 | #undef DEBUG |
| 126 | |
| 127 | #include <linux/kernel.h> |
| 128 | #include <linux/errno.h> |
| 129 | #include <linux/io.h> |
Stephen Boyd | f5b00f6 | 2015-06-22 17:05:21 -0700 | [diff] [blame] | 130 | #include <linux/clk.h> |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 131 | #include <linux/clk-provider.h> |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 132 | #include <linux/delay.h> |
| 133 | #include <linux/err.h> |
| 134 | #include <linux/list.h> |
| 135 | #include <linux/mutex.h> |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 136 | #include <linux/spinlock.h> |
Tero Kristo | abc2d54 | 2011-12-16 14:36:59 -0700 | [diff] [blame] | 137 | #include <linux/slab.h> |
Thomas Gleixner | f7b861b | 2013-03-21 22:49:38 +0100 | [diff] [blame] | 138 | #include <linux/cpu.h> |
Santosh Shilimkar | 079abad | 2013-01-21 18:40:57 +0530 | [diff] [blame] | 139 | #include <linux/of.h> |
| 140 | #include <linux/of_address.h> |
Mike Rapoport | 57c8a66 | 2018-10-30 15:09:49 -0700 | [diff] [blame] | 141 | #include <linux/memblock.h> |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 142 | |
Tony Lindgren | 49a0a3d | 2017-12-15 09:41:05 -0800 | [diff] [blame] | 143 | #include <linux/platform_data/ti-sysc.h> |
| 144 | |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 145 | #include <dt-bindings/bus/ti-sysc.h> |
| 146 | |
Paul Walmsley | fa20022 | 2013-01-26 00:48:56 -0700 | [diff] [blame] | 147 | #include <asm/system_misc.h> |
| 148 | |
Paul Walmsley | a135eaa | 2012-09-27 10:33:34 -0600 | [diff] [blame] | 149 | #include "clock.h" |
Tony Lindgren | 2a296c8 | 2012-10-02 17:41:35 -0700 | [diff] [blame] | 150 | #include "omap_hwmod.h" |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 151 | |
Tony Lindgren | dbc0416 | 2012-08-31 10:59:07 -0700 | [diff] [blame] | 152 | #include "soc.h" |
| 153 | #include "common.h" |
| 154 | #include "clockdomain.h" |
Tony Lindgren | 8b30919 | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 155 | #include "hdq1w.h" |
| 156 | #include "mmc.h" |
Tony Lindgren | dbc0416 | 2012-08-31 10:59:07 -0700 | [diff] [blame] | 157 | #include "powerdomain.h" |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 158 | #include "cm2xxx.h" |
| 159 | #include "cm3xxx.h" |
Vaibhav Hiremath | 1688bf1 | 2012-09-11 17:18:53 -0600 | [diff] [blame] | 160 | #include "cm33xx.h" |
Paul Walmsley | b13159a | 2012-10-29 20:57:44 -0600 | [diff] [blame] | 161 | #include "prm.h" |
Paul Walmsley | 139563a | 2012-10-21 01:01:10 -0600 | [diff] [blame] | 162 | #include "prm3xxx.h" |
Paul Walmsley | d198b51 | 2010-12-21 15:30:54 -0700 | [diff] [blame] | 163 | #include "prm44xx.h" |
Vaibhav Hiremath | 1688bf1 | 2012-09-11 17:18:53 -0600 | [diff] [blame] | 164 | #include "prm33xx.h" |
Benoit Cousson | eaac329 | 2011-07-10 05:56:31 -0600 | [diff] [blame] | 165 | #include "prminst44xx.h" |
Vishwanath BS | 5165882 | 2012-06-22 08:40:04 -0600 | [diff] [blame] | 166 | #include "pm.h" |
Tony Lindgren | 8b30919 | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 167 | #include "wd_timer.h" |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 168 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 169 | /* Name of the OMAP hwmod for the MPU */ |
Benoit Cousson | 5c2c029 | 2010-05-20 12:31:10 -0600 | [diff] [blame] | 170 | #define MPU_INITIATOR_NAME "mpu" |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 171 | |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 172 | /* |
| 173 | * Number of struct omap_hwmod_link records per struct |
| 174 | * omap_hwmod_ocp_if record (master->slave and slave->master) |
| 175 | */ |
| 176 | #define LINKS_PER_OCP_IF 2 |
| 177 | |
Tero Kristo | 4ebf5b2 | 2015-05-05 16:33:04 +0300 | [diff] [blame] | 178 | /* |
| 179 | * Address offset (in bytes) between the reset control and the reset |
| 180 | * status registers: 4 bytes on OMAP4 |
| 181 | */ |
| 182 | #define OMAP4_RST_CTRL_ST_OFFSET 4 |
| 183 | |
Tero Kristo | 9fabc1a | 2016-07-04 14:11:48 +0300 | [diff] [blame] | 184 | /* |
| 185 | * Maximum length for module clock handle names |
| 186 | */ |
| 187 | #define MOD_CLK_MAX_NAME_LEN 32 |
| 188 | |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 189 | /** |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 190 | * struct clkctrl_provider - clkctrl provider mapping data |
Tero Kristo | 1b9c30f | 2018-08-31 18:01:23 +0300 | [diff] [blame] | 191 | * @num_addrs: number of base address ranges for the provider |
| 192 | * @addr: base address(es) for the provider |
| 193 | * @size: size(s) of the provider address space(s) |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 194 | * @node: device node associated with the provider |
| 195 | * @link: list link |
| 196 | */ |
| 197 | struct clkctrl_provider { |
Tero Kristo | 1b9c30f | 2018-08-31 18:01:23 +0300 | [diff] [blame] | 198 | int num_addrs; |
| 199 | u32 *addr; |
| 200 | u32 *size; |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 201 | struct device_node *node; |
| 202 | struct list_head link; |
| 203 | }; |
| 204 | |
| 205 | static LIST_HEAD(clkctrl_providers); |
| 206 | |
| 207 | /** |
Tony Lindgren | 8b30919 | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 208 | * struct omap_hwmod_reset - IP specific reset functions |
| 209 | * @match: string to match against the module name |
| 210 | * @len: number of characters to match |
| 211 | * @reset: IP specific reset function |
| 212 | * |
| 213 | * Used only in cases where struct omap_hwmod is dynamically allocated. |
| 214 | */ |
| 215 | struct omap_hwmod_reset { |
| 216 | const char *match; |
| 217 | int len; |
| 218 | int (*reset)(struct omap_hwmod *oh); |
| 219 | }; |
| 220 | |
| 221 | /** |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 222 | * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations |
| 223 | * @enable_module: function to enable a module (via MODULEMODE) |
| 224 | * @disable_module: function to disable a module (via MODULEMODE) |
| 225 | * |
| 226 | * XXX Eventually this functionality will be hidden inside the PRM/CM |
| 227 | * device drivers. Until then, this should avoid huge blocks of cpu_is_*() |
| 228 | * conditionals in this code. |
| 229 | */ |
| 230 | struct omap_hwmod_soc_ops { |
| 231 | void (*enable_module)(struct omap_hwmod *oh); |
| 232 | int (*disable_module)(struct omap_hwmod *oh); |
Kevin Hilman | 8f6aa8e | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 233 | int (*wait_target_ready)(struct omap_hwmod *oh); |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 234 | int (*assert_hardreset)(struct omap_hwmod *oh, |
| 235 | struct omap_hwmod_rst_info *ohri); |
| 236 | int (*deassert_hardreset)(struct omap_hwmod *oh, |
| 237 | struct omap_hwmod_rst_info *ohri); |
| 238 | int (*is_hardreset_asserted)(struct omap_hwmod *oh, |
| 239 | struct omap_hwmod_rst_info *ohri); |
Kevin Hilman | 0a179ea | 2012-06-18 12:12:25 -0600 | [diff] [blame] | 240 | int (*init_clkdm)(struct omap_hwmod *oh); |
Rajendra Nayak | e6d3a8b | 2012-11-21 16:15:17 -0700 | [diff] [blame] | 241 | void (*update_context_lost)(struct omap_hwmod *oh); |
| 242 | int (*get_context_lost)(struct omap_hwmod *oh); |
Tero Kristo | 9fabc1a | 2016-07-04 14:11:48 +0300 | [diff] [blame] | 243 | int (*disable_direct_prcm)(struct omap_hwmod *oh); |
Tero Kristo | 6e83eca | 2017-08-04 17:41:50 +0300 | [diff] [blame] | 244 | u32 (*xlate_clkctrl)(struct omap_hwmod *oh); |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 245 | }; |
| 246 | |
| 247 | /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */ |
| 248 | static struct omap_hwmod_soc_ops soc_ops; |
| 249 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 250 | /* omap_hwmod_list contains all registered struct omap_hwmods */ |
| 251 | static LIST_HEAD(omap_hwmod_list); |
Tony Lindgren | b57250f | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 252 | static DEFINE_MUTEX(list_lock); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 253 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 254 | /* mpu_oh: used to add/remove MPU initiator from sleepdep list */ |
| 255 | static struct omap_hwmod *mpu_oh; |
| 256 | |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 257 | /* inited: set to true once the hwmod code is initialized */ |
| 258 | static bool inited; |
| 259 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 260 | /* Private functions */ |
| 261 | |
| 262 | /** |
| 263 | * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy |
| 264 | * @oh: struct omap_hwmod * |
| 265 | * |
| 266 | * Load the current value of the hwmod OCP_SYSCONFIG register into the |
| 267 | * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no |
| 268 | * OCP_SYSCONFIG register or 0 upon success. |
| 269 | */ |
| 270 | static int _update_sysc_cache(struct omap_hwmod *oh) |
| 271 | { |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 272 | if (!oh->class->sysc) { |
| 273 | WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 274 | return -EINVAL; |
| 275 | } |
| 276 | |
| 277 | /* XXX ensure module interface clock is up */ |
| 278 | |
Rajendra Nayak | cc7a1d2 | 2010-10-08 10:23:22 -0700 | [diff] [blame] | 279 | oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 280 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 281 | if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE)) |
Thara Gopinath | 883edfd | 2010-01-19 17:30:51 -0700 | [diff] [blame] | 282 | oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 283 | |
| 284 | return 0; |
| 285 | } |
| 286 | |
| 287 | /** |
| 288 | * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register |
| 289 | * @v: OCP_SYSCONFIG value to write |
| 290 | * @oh: struct omap_hwmod * |
| 291 | * |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 292 | * Write @v into the module class' OCP_SYSCONFIG register, if it has |
| 293 | * one. No return value. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 294 | */ |
| 295 | static void _write_sysconfig(u32 v, struct omap_hwmod *oh) |
| 296 | { |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 297 | if (!oh->class->sysc) { |
| 298 | WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 299 | return; |
| 300 | } |
| 301 | |
| 302 | /* XXX ensure module interface clock is up */ |
| 303 | |
Rajendra Nayak | 233cbe5 | 2010-12-14 12:42:36 -0700 | [diff] [blame] | 304 | /* Module might have lost context, always update cache and register */ |
| 305 | oh->_sysc_cache = v; |
Lokesh Vutla | aaf2c0f | 2015-06-10 14:56:24 +0530 | [diff] [blame] | 306 | |
| 307 | /* |
| 308 | * Some IP blocks (such as RTC) require unlocking of IP before |
| 309 | * accessing its registers. If a function pointer is present |
| 310 | * to unlock, then call it before accessing sysconfig and |
| 311 | * call lock after writing sysconfig. |
| 312 | */ |
| 313 | if (oh->class->unlock) |
| 314 | oh->class->unlock(oh); |
| 315 | |
Rajendra Nayak | 233cbe5 | 2010-12-14 12:42:36 -0700 | [diff] [blame] | 316 | omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs); |
Lokesh Vutla | aaf2c0f | 2015-06-10 14:56:24 +0530 | [diff] [blame] | 317 | |
| 318 | if (oh->class->lock) |
| 319 | oh->class->lock(oh); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 320 | } |
| 321 | |
| 322 | /** |
| 323 | * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v |
| 324 | * @oh: struct omap_hwmod * |
| 325 | * @standbymode: MIDLEMODE field bits |
| 326 | * @v: pointer to register contents to modify |
| 327 | * |
| 328 | * Update the master standby mode bits in @v to be @standbymode for |
| 329 | * the @oh hwmod. Does not write to the hardware. Returns -EINVAL |
| 330 | * upon error or 0 upon success. |
| 331 | */ |
| 332 | static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode, |
| 333 | u32 *v) |
| 334 | { |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 335 | u32 mstandby_mask; |
| 336 | u8 mstandby_shift; |
| 337 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 338 | if (!oh->class->sysc || |
| 339 | !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE)) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 340 | return -EINVAL; |
| 341 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 342 | if (!oh->class->sysc->sysc_fields) { |
| 343 | WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 344 | return -EINVAL; |
| 345 | } |
| 346 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 347 | mstandby_shift = oh->class->sysc->sysc_fields->midle_shift; |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 348 | mstandby_mask = (0x3 << mstandby_shift); |
| 349 | |
| 350 | *v &= ~mstandby_mask; |
| 351 | *v |= __ffs(standbymode) << mstandby_shift; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 352 | |
| 353 | return 0; |
| 354 | } |
| 355 | |
| 356 | /** |
| 357 | * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v |
| 358 | * @oh: struct omap_hwmod * |
| 359 | * @idlemode: SIDLEMODE field bits |
| 360 | * @v: pointer to register contents to modify |
| 361 | * |
| 362 | * Update the slave idle mode bits in @v to be @idlemode for the @oh |
| 363 | * hwmod. Does not write to the hardware. Returns -EINVAL upon error |
| 364 | * or 0 upon success. |
| 365 | */ |
| 366 | static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v) |
| 367 | { |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 368 | u32 sidle_mask; |
| 369 | u8 sidle_shift; |
| 370 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 371 | if (!oh->class->sysc || |
| 372 | !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE)) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 373 | return -EINVAL; |
| 374 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 375 | if (!oh->class->sysc->sysc_fields) { |
| 376 | WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 377 | return -EINVAL; |
| 378 | } |
| 379 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 380 | sidle_shift = oh->class->sysc->sysc_fields->sidle_shift; |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 381 | sidle_mask = (0x3 << sidle_shift); |
| 382 | |
| 383 | *v &= ~sidle_mask; |
| 384 | *v |= __ffs(idlemode) << sidle_shift; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 385 | |
| 386 | return 0; |
| 387 | } |
| 388 | |
| 389 | /** |
| 390 | * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v |
| 391 | * @oh: struct omap_hwmod * |
| 392 | * @clockact: CLOCKACTIVITY field bits |
| 393 | * @v: pointer to register contents to modify |
| 394 | * |
| 395 | * Update the clockactivity mode bits in @v to be @clockact for the |
| 396 | * @oh hwmod. Used for additional powersaving on some modules. Does |
| 397 | * not write to the hardware. Returns -EINVAL upon error or 0 upon |
| 398 | * success. |
| 399 | */ |
| 400 | static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v) |
| 401 | { |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 402 | u32 clkact_mask; |
| 403 | u8 clkact_shift; |
| 404 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 405 | if (!oh->class->sysc || |
| 406 | !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY)) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 407 | return -EINVAL; |
| 408 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 409 | if (!oh->class->sysc->sysc_fields) { |
| 410 | WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 411 | return -EINVAL; |
| 412 | } |
| 413 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 414 | clkact_shift = oh->class->sysc->sysc_fields->clkact_shift; |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 415 | clkact_mask = (0x3 << clkact_shift); |
| 416 | |
| 417 | *v &= ~clkact_mask; |
| 418 | *v |= clockact << clkact_shift; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 419 | |
| 420 | return 0; |
| 421 | } |
| 422 | |
| 423 | /** |
Roger Quadros | 313a76e | 2013-12-08 18:39:02 -0700 | [diff] [blame] | 424 | * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 425 | * @oh: struct omap_hwmod * |
| 426 | * @v: pointer to register contents to modify |
| 427 | * |
| 428 | * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon |
| 429 | * error or 0 upon success. |
| 430 | */ |
| 431 | static int _set_softreset(struct omap_hwmod *oh, u32 *v) |
| 432 | { |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 433 | u32 softrst_mask; |
| 434 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 435 | if (!oh->class->sysc || |
| 436 | !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET)) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 437 | return -EINVAL; |
| 438 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 439 | if (!oh->class->sysc->sysc_fields) { |
| 440 | WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 441 | return -EINVAL; |
| 442 | } |
| 443 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 444 | softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift); |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 445 | |
| 446 | *v |= softrst_mask; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 447 | |
| 448 | return 0; |
| 449 | } |
| 450 | |
| 451 | /** |
Roger Quadros | 313a76e | 2013-12-08 18:39:02 -0700 | [diff] [blame] | 452 | * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v |
| 453 | * @oh: struct omap_hwmod * |
| 454 | * @v: pointer to register contents to modify |
| 455 | * |
| 456 | * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon |
| 457 | * error or 0 upon success. |
| 458 | */ |
| 459 | static int _clear_softreset(struct omap_hwmod *oh, u32 *v) |
| 460 | { |
| 461 | u32 softrst_mask; |
| 462 | |
| 463 | if (!oh->class->sysc || |
| 464 | !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET)) |
| 465 | return -EINVAL; |
| 466 | |
| 467 | if (!oh->class->sysc->sysc_fields) { |
| 468 | WARN(1, |
| 469 | "omap_hwmod: %s: sysc_fields absent for sysconfig class\n", |
| 470 | oh->name); |
| 471 | return -EINVAL; |
| 472 | } |
| 473 | |
| 474 | softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift); |
| 475 | |
| 476 | *v &= ~softrst_mask; |
| 477 | |
| 478 | return 0; |
| 479 | } |
| 480 | |
| 481 | /** |
Tero Kristo | 613ad0e | 2012-10-29 22:02:13 -0600 | [diff] [blame] | 482 | * _wait_softreset_complete - wait for an OCP softreset to complete |
| 483 | * @oh: struct omap_hwmod * to wait on |
| 484 | * |
| 485 | * Wait until the IP block represented by @oh reports that its OCP |
| 486 | * softreset is complete. This can be triggered by software (see |
| 487 | * _ocp_softreset()) or by hardware upon returning from off-mode (one |
| 488 | * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT |
| 489 | * microseconds. Returns the number of microseconds waited. |
| 490 | */ |
| 491 | static int _wait_softreset_complete(struct omap_hwmod *oh) |
| 492 | { |
| 493 | struct omap_hwmod_class_sysconfig *sysc; |
| 494 | u32 softrst_mask; |
| 495 | int c = 0; |
| 496 | |
| 497 | sysc = oh->class->sysc; |
| 498 | |
Tony Lindgren | 103fd8e | 2018-04-16 10:21:15 -0700 | [diff] [blame] | 499 | if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS && sysc->syss_offs > 0) |
Tero Kristo | 613ad0e | 2012-10-29 22:02:13 -0600 | [diff] [blame] | 500 | omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs) |
| 501 | & SYSS_RESETDONE_MASK), |
| 502 | MAX_MODULE_SOFTRESET_WAIT, c); |
| 503 | else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) { |
| 504 | softrst_mask = (0x1 << sysc->sysc_fields->srst_shift); |
| 505 | omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs) |
| 506 | & softrst_mask), |
| 507 | MAX_MODULE_SOFTRESET_WAIT, c); |
| 508 | } |
| 509 | |
| 510 | return c; |
| 511 | } |
| 512 | |
| 513 | /** |
Kishon Vijay Abraham I | 6668546 | 2012-07-04 05:09:21 -0600 | [diff] [blame] | 514 | * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v |
| 515 | * @oh: struct omap_hwmod * |
| 516 | * |
| 517 | * The DMADISABLE bit is a semi-automatic bit present in sysconfig register |
| 518 | * of some modules. When the DMA must perform read/write accesses, the |
| 519 | * DMADISABLE bit is cleared by the hardware. But when the DMA must stop |
| 520 | * for power management, software must set the DMADISABLE bit back to 1. |
| 521 | * |
| 522 | * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon |
| 523 | * error or 0 upon success. |
| 524 | */ |
| 525 | static int _set_dmadisable(struct omap_hwmod *oh) |
| 526 | { |
| 527 | u32 v; |
| 528 | u32 dmadisable_mask; |
| 529 | |
| 530 | if (!oh->class->sysc || |
| 531 | !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE)) |
| 532 | return -EINVAL; |
| 533 | |
| 534 | if (!oh->class->sysc->sysc_fields) { |
| 535 | WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); |
| 536 | return -EINVAL; |
| 537 | } |
| 538 | |
| 539 | /* clocks must be on for this operation */ |
| 540 | if (oh->_state != _HWMOD_STATE_ENABLED) { |
| 541 | pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name); |
| 542 | return -EINVAL; |
| 543 | } |
| 544 | |
| 545 | pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name); |
| 546 | |
| 547 | v = oh->_sysc_cache; |
| 548 | dmadisable_mask = |
| 549 | (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift); |
| 550 | v |= dmadisable_mask; |
| 551 | _write_sysconfig(v, oh); |
| 552 | |
| 553 | return 0; |
| 554 | } |
| 555 | |
| 556 | /** |
Paul Walmsley | 726072e | 2009-12-08 16:34:15 -0700 | [diff] [blame] | 557 | * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v |
| 558 | * @oh: struct omap_hwmod * |
| 559 | * @autoidle: desired AUTOIDLE bitfield value (0 or 1) |
| 560 | * @v: pointer to register contents to modify |
| 561 | * |
| 562 | * Update the module autoidle bit in @v to be @autoidle for the @oh |
| 563 | * hwmod. The autoidle bit controls whether the module can gate |
| 564 | * internal clocks automatically when it isn't doing anything; the |
| 565 | * exact function of this bit varies on a per-module basis. This |
| 566 | * function does not write to the hardware. Returns -EINVAL upon |
| 567 | * error or 0 upon success. |
| 568 | */ |
| 569 | static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle, |
| 570 | u32 *v) |
| 571 | { |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 572 | u32 autoidle_mask; |
| 573 | u8 autoidle_shift; |
| 574 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 575 | if (!oh->class->sysc || |
| 576 | !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE)) |
Paul Walmsley | 726072e | 2009-12-08 16:34:15 -0700 | [diff] [blame] | 577 | return -EINVAL; |
| 578 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 579 | if (!oh->class->sysc->sysc_fields) { |
| 580 | WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 581 | return -EINVAL; |
| 582 | } |
| 583 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 584 | autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift; |
Tarun Kanti DebBarma | 8985b63 | 2011-03-03 14:22:46 -0700 | [diff] [blame] | 585 | autoidle_mask = (0x1 << autoidle_shift); |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 586 | |
| 587 | *v &= ~autoidle_mask; |
| 588 | *v |= autoidle << autoidle_shift; |
Paul Walmsley | 726072e | 2009-12-08 16:34:15 -0700 | [diff] [blame] | 589 | |
| 590 | return 0; |
| 591 | } |
| 592 | |
| 593 | /** |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 594 | * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware |
| 595 | * @oh: struct omap_hwmod * |
| 596 | * |
| 597 | * Allow the hardware module @oh to send wakeups. Returns -EINVAL |
| 598 | * upon error or 0 upon success. |
| 599 | */ |
Kevin Hilman | 5a7ddcb | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 600 | static int _enable_wakeup(struct omap_hwmod *oh, u32 *v) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 601 | { |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 602 | if (!oh->class->sysc || |
Benoit Cousson | 86009eb | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 603 | !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) || |
Benoit Cousson | 724019b | 2011-07-01 22:54:00 +0200 | [diff] [blame] | 604 | (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) || |
| 605 | (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP))) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 606 | return -EINVAL; |
| 607 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 608 | if (!oh->class->sysc->sysc_fields) { |
| 609 | WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 610 | return -EINVAL; |
| 611 | } |
| 612 | |
Benoit Cousson | 1fe7411 | 2011-07-01 22:54:03 +0200 | [diff] [blame] | 613 | if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) |
| 614 | *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 615 | |
Benoit Cousson | 86009eb | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 616 | if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) |
| 617 | _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v); |
Benoit Cousson | 724019b | 2011-07-01 22:54:00 +0200 | [diff] [blame] | 618 | if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP) |
| 619 | _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v); |
Benoit Cousson | 86009eb | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 620 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 621 | /* XXX test pwrdm_get_wken for this hwmod's subsystem */ |
| 622 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 623 | return 0; |
| 624 | } |
| 625 | |
| 626 | /** |
| 627 | * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware |
| 628 | * @oh: struct omap_hwmod * |
| 629 | * |
| 630 | * Prevent the hardware module @oh to send wakeups. Returns -EINVAL |
| 631 | * upon error or 0 upon success. |
| 632 | */ |
Kevin Hilman | 5a7ddcb | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 633 | static int _disable_wakeup(struct omap_hwmod *oh, u32 *v) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 634 | { |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 635 | if (!oh->class->sysc || |
Benoit Cousson | 86009eb | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 636 | !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) || |
Benoit Cousson | 724019b | 2011-07-01 22:54:00 +0200 | [diff] [blame] | 637 | (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) || |
| 638 | (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP))) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 639 | return -EINVAL; |
| 640 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 641 | if (!oh->class->sysc->sysc_fields) { |
| 642 | WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name); |
Thara Gopinath | 358f0e6 | 2010-02-24 12:05:58 -0700 | [diff] [blame] | 643 | return -EINVAL; |
| 644 | } |
| 645 | |
Benoit Cousson | 1fe7411 | 2011-07-01 22:54:03 +0200 | [diff] [blame] | 646 | if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) |
| 647 | *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 648 | |
Benoit Cousson | 86009eb | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 649 | if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) |
| 650 | _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v); |
Benoit Cousson | 724019b | 2011-07-01 22:54:00 +0200 | [diff] [blame] | 651 | if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP) |
Djamil Elaidi | 561038f | 2012-06-17 11:57:51 -0600 | [diff] [blame] | 652 | _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v); |
Benoit Cousson | 86009eb | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 653 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 654 | /* XXX test pwrdm_get_wken for this hwmod's subsystem */ |
| 655 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 656 | return 0; |
| 657 | } |
| 658 | |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 659 | static struct clockdomain *_get_clkdm(struct omap_hwmod *oh) |
| 660 | { |
Rajendra Nayak | c4a1ea2 | 2012-04-27 16:32:53 +0530 | [diff] [blame] | 661 | struct clk_hw_omap *clk; |
| 662 | |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 663 | if (oh->clkdm) { |
| 664 | return oh->clkdm; |
| 665 | } else if (oh->_clk) { |
Tero Kristo | a348f05 | 2019-04-04 11:11:03 +0300 | [diff] [blame] | 666 | if (!omap2_clk_is_hw_omap(__clk_get_hw(oh->_clk))) |
Tero Kristo | 924f949 | 2013-07-12 12:26:41 +0300 | [diff] [blame] | 667 | return NULL; |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 668 | clk = to_clk_hw_omap(__clk_get_hw(oh->_clk)); |
Tero Kristo | a348f05 | 2019-04-04 11:11:03 +0300 | [diff] [blame] | 669 | return clk->clkdm; |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 670 | } |
| 671 | return NULL; |
| 672 | } |
| 673 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 674 | /** |
| 675 | * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active |
| 676 | * @oh: struct omap_hwmod * |
| 677 | * |
| 678 | * Prevent the hardware module @oh from entering idle while the |
| 679 | * hardare module initiator @init_oh is active. Useful when a module |
| 680 | * will be accessed by a particular initiator (e.g., if a module will |
| 681 | * be accessed by the IVA, there should be a sleepdep between the IVA |
| 682 | * initiator and the module). Only applies to modules in smart-idle |
Paul Walmsley | 570b54c | 2011-03-10 03:50:09 -0700 | [diff] [blame] | 683 | * mode. If the clockdomain is marked as not needing autodeps, return |
| 684 | * 0 without doing anything. Otherwise, returns -EINVAL upon error or |
| 685 | * passes along clkdm_add_sleepdep() value upon success. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 686 | */ |
| 687 | static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh) |
| 688 | { |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 689 | struct clockdomain *clkdm, *init_clkdm; |
| 690 | |
| 691 | clkdm = _get_clkdm(oh); |
| 692 | init_clkdm = _get_clkdm(init_oh); |
| 693 | |
| 694 | if (!clkdm || !init_clkdm) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 695 | return -EINVAL; |
| 696 | |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 697 | if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS) |
Paul Walmsley | 570b54c | 2011-03-10 03:50:09 -0700 | [diff] [blame] | 698 | return 0; |
| 699 | |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 700 | return clkdm_add_sleepdep(clkdm, init_clkdm); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 701 | } |
| 702 | |
| 703 | /** |
| 704 | * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active |
| 705 | * @oh: struct omap_hwmod * |
| 706 | * |
| 707 | * Allow the hardware module @oh to enter idle while the hardare |
| 708 | * module initiator @init_oh is active. Useful when a module will not |
| 709 | * be accessed by a particular initiator (e.g., if a module will not |
| 710 | * be accessed by the IVA, there should be no sleepdep between the IVA |
| 711 | * initiator and the module). Only applies to modules in smart-idle |
Paul Walmsley | 570b54c | 2011-03-10 03:50:09 -0700 | [diff] [blame] | 712 | * mode. If the clockdomain is marked as not needing autodeps, return |
| 713 | * 0 without doing anything. Returns -EINVAL upon error or passes |
| 714 | * along clkdm_del_sleepdep() value upon success. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 715 | */ |
| 716 | static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh) |
| 717 | { |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 718 | struct clockdomain *clkdm, *init_clkdm; |
| 719 | |
| 720 | clkdm = _get_clkdm(oh); |
| 721 | init_clkdm = _get_clkdm(init_oh); |
| 722 | |
| 723 | if (!clkdm || !init_clkdm) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 724 | return -EINVAL; |
| 725 | |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 726 | if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS) |
Paul Walmsley | 570b54c | 2011-03-10 03:50:09 -0700 | [diff] [blame] | 727 | return 0; |
| 728 | |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 729 | return clkdm_del_sleepdep(clkdm, init_clkdm); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 730 | } |
| 731 | |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 732 | static const struct of_device_id ti_clkctrl_match_table[] __initconst = { |
| 733 | { .compatible = "ti,clkctrl" }, |
| 734 | { } |
| 735 | }; |
| 736 | |
Arnd Bergmann | 0ca14cd | 2017-09-14 14:50:58 +0200 | [diff] [blame] | 737 | static int __init _setup_clkctrl_provider(struct device_node *np) |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 738 | { |
| 739 | const __be32 *addrp; |
| 740 | struct clkctrl_provider *provider; |
Tero Kristo | 6e83eca | 2017-08-04 17:41:50 +0300 | [diff] [blame] | 741 | u64 size; |
Tero Kristo | 1b9c30f | 2018-08-31 18:01:23 +0300 | [diff] [blame] | 742 | int i; |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 743 | |
Mike Rapoport | 7e1c4e2 | 2018-10-30 15:09:57 -0700 | [diff] [blame] | 744 | provider = memblock_alloc(sizeof(*provider), SMP_CACHE_BYTES); |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 745 | if (!provider) |
| 746 | return -ENOMEM; |
| 747 | |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 748 | provider->node = np; |
| 749 | |
Tero Kristo | 1b9c30f | 2018-08-31 18:01:23 +0300 | [diff] [blame] | 750 | provider->num_addrs = |
| 751 | of_property_count_elems_of_size(np, "reg", sizeof(u32)) / 2; |
| 752 | |
| 753 | provider->addr = |
Mike Rapoport | 7e1c4e2 | 2018-10-30 15:09:57 -0700 | [diff] [blame] | 754 | memblock_alloc(sizeof(void *) * provider->num_addrs, |
| 755 | SMP_CACHE_BYTES); |
Tero Kristo | 1b9c30f | 2018-08-31 18:01:23 +0300 | [diff] [blame] | 756 | if (!provider->addr) |
| 757 | return -ENOMEM; |
| 758 | |
| 759 | provider->size = |
Mike Rapoport | 7e1c4e2 | 2018-10-30 15:09:57 -0700 | [diff] [blame] | 760 | memblock_alloc(sizeof(u32) * provider->num_addrs, |
| 761 | SMP_CACHE_BYTES); |
Tero Kristo | 1b9c30f | 2018-08-31 18:01:23 +0300 | [diff] [blame] | 762 | if (!provider->size) |
| 763 | return -ENOMEM; |
| 764 | |
| 765 | for (i = 0; i < provider->num_addrs; i++) { |
| 766 | addrp = of_get_address(np, i, &size, NULL); |
| 767 | provider->addr[i] = (u32)of_translate_address(np, addrp); |
| 768 | provider->size[i] = size; |
| 769 | pr_debug("%s: %pOF: %x...%x\n", __func__, np, provider->addr[i], |
| 770 | provider->addr[i] + provider->size[i]); |
| 771 | } |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 772 | |
| 773 | list_add(&provider->link, &clkctrl_providers); |
| 774 | |
| 775 | return 0; |
| 776 | } |
| 777 | |
Arnd Bergmann | 0ca14cd | 2017-09-14 14:50:58 +0200 | [diff] [blame] | 778 | static int __init _init_clkctrl_providers(void) |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 779 | { |
| 780 | struct device_node *np; |
| 781 | int ret = 0; |
| 782 | |
| 783 | for_each_matching_node(np, ti_clkctrl_match_table) { |
| 784 | ret = _setup_clkctrl_provider(np); |
| 785 | if (ret) |
| 786 | break; |
| 787 | } |
| 788 | |
| 789 | return ret; |
| 790 | } |
| 791 | |
Tero Kristo | 6e83eca | 2017-08-04 17:41:50 +0300 | [diff] [blame] | 792 | static u32 _omap4_xlate_clkctrl(struct omap_hwmod *oh) |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 793 | { |
Tero Kristo | 6e83eca | 2017-08-04 17:41:50 +0300 | [diff] [blame] | 794 | if (!oh->prcm.omap4.modulemode) |
| 795 | return 0; |
| 796 | |
| 797 | return omap_cm_xlate_clkctrl(oh->clkdm->prcm_partition, |
| 798 | oh->clkdm->cm_inst, |
| 799 | oh->prcm.omap4.clkctrl_offs); |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 800 | } |
| 801 | |
| 802 | static struct clk *_lookup_clkctrl_clk(struct omap_hwmod *oh) |
| 803 | { |
| 804 | struct clkctrl_provider *provider; |
| 805 | struct clk *clk; |
Tero Kristo | 6e83eca | 2017-08-04 17:41:50 +0300 | [diff] [blame] | 806 | u32 addr; |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 807 | |
| 808 | if (!soc_ops.xlate_clkctrl) |
| 809 | return NULL; |
| 810 | |
Tero Kristo | 6e83eca | 2017-08-04 17:41:50 +0300 | [diff] [blame] | 811 | addr = soc_ops.xlate_clkctrl(oh); |
| 812 | if (!addr) |
| 813 | return NULL; |
| 814 | |
| 815 | pr_debug("%s: %s: addr=%x\n", __func__, oh->name, addr); |
| 816 | |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 817 | list_for_each_entry(provider, &clkctrl_providers, link) { |
Tero Kristo | 1b9c30f | 2018-08-31 18:01:23 +0300 | [diff] [blame] | 818 | int i; |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 819 | |
Tero Kristo | 1b9c30f | 2018-08-31 18:01:23 +0300 | [diff] [blame] | 820 | for (i = 0; i < provider->num_addrs; i++) { |
| 821 | if (provider->addr[i] <= addr && |
| 822 | provider->addr[i] + provider->size[i] > addr) { |
| 823 | struct of_phandle_args clkspec; |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 824 | |
Tero Kristo | 1b9c30f | 2018-08-31 18:01:23 +0300 | [diff] [blame] | 825 | clkspec.np = provider->node; |
| 826 | clkspec.args_count = 2; |
| 827 | clkspec.args[0] = addr - provider->addr[0]; |
| 828 | clkspec.args[1] = 0; |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 829 | |
Tero Kristo | 1b9c30f | 2018-08-31 18:01:23 +0300 | [diff] [blame] | 830 | clk = of_clk_get_from_provider(&clkspec); |
Tero Kristo | 6e83eca | 2017-08-04 17:41:50 +0300 | [diff] [blame] | 831 | |
Tero Kristo | 1b9c30f | 2018-08-31 18:01:23 +0300 | [diff] [blame] | 832 | pr_debug("%s: %s got %p (offset=%x, provider=%pOF)\n", |
| 833 | __func__, oh->name, clk, |
| 834 | clkspec.args[0], provider->node); |
| 835 | |
| 836 | return clk; |
| 837 | } |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 838 | } |
| 839 | } |
| 840 | |
| 841 | return NULL; |
| 842 | } |
| 843 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 844 | /** |
| 845 | * _init_main_clk - get a struct clk * for the the hwmod's main functional clk |
| 846 | * @oh: struct omap_hwmod * |
| 847 | * |
| 848 | * Called from _init_clocks(). Populates the @oh _clk (main |
Tero Kristo | 9fabc1a | 2016-07-04 14:11:48 +0300 | [diff] [blame] | 849 | * functional clock pointer) if a clock matching the hwmod name is found, |
| 850 | * or a main_clk is present. Returns 0 on success or -EINVAL on error. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 851 | */ |
| 852 | static int _init_main_clk(struct omap_hwmod *oh) |
| 853 | { |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 854 | int ret = 0; |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 855 | struct clk *clk = NULL; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 856 | |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 857 | clk = _lookup_clkctrl_clk(oh); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 858 | |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 859 | if (!IS_ERR_OR_NULL(clk)) { |
| 860 | pr_debug("%s: mapped main_clk %s for %s\n", __func__, |
| 861 | __clk_get_name(clk), oh->name); |
| 862 | oh->main_clk = __clk_get_name(clk); |
Tero Kristo | 9fabc1a | 2016-07-04 14:11:48 +0300 | [diff] [blame] | 863 | oh->_clk = clk; |
| 864 | soc_ops.disable_direct_prcm(oh); |
Tero Kristo | 9fabc1a | 2016-07-04 14:11:48 +0300 | [diff] [blame] | 865 | } else { |
| 866 | if (!oh->main_clk) |
| 867 | return 0; |
| 868 | |
| 869 | oh->_clk = clk_get(NULL, oh->main_clk); |
| 870 | } |
| 871 | |
Rajendra Nayak | 6ea74cb | 2012-09-22 02:24:16 -0600 | [diff] [blame] | 872 | if (IS_ERR(oh->_clk)) { |
Joe Perches | 3d0cb73 | 2014-09-13 11:31:16 -0700 | [diff] [blame] | 873 | pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n", |
| 874 | oh->name, oh->main_clk); |
Benoit Cousson | 6340338 | 2010-05-20 12:31:10 -0600 | [diff] [blame] | 875 | return -EINVAL; |
Benoit Cousson | dc75925 | 2010-06-23 18:15:12 -0600 | [diff] [blame] | 876 | } |
Rajendra Nayak | 4d7cb45 | 2012-09-22 02:24:16 -0600 | [diff] [blame] | 877 | /* |
| 878 | * HACK: This needs a re-visit once clk_prepare() is implemented |
| 879 | * to do something meaningful. Today its just a no-op. |
| 880 | * If clk_prepare() is used at some point to do things like |
| 881 | * voltage scaling etc, then this would have to be moved to |
| 882 | * some point where subsystems like i2c and pmic become |
| 883 | * available. |
| 884 | */ |
| 885 | clk_prepare(oh->_clk); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 886 | |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 887 | if (!_get_clkdm(oh)) |
Paul Walmsley | 3bb05db | 2012-09-23 17:28:18 -0600 | [diff] [blame] | 888 | pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n", |
Rajendra Nayak | 5dcc3b9 | 2012-09-22 02:24:17 -0600 | [diff] [blame] | 889 | oh->name, oh->main_clk); |
Kevin Hilman | 81d7c6f | 2009-12-08 16:34:24 -0700 | [diff] [blame] | 890 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 891 | return ret; |
| 892 | } |
| 893 | |
| 894 | /** |
Paul Walmsley | 887adea | 2010-07-26 16:34:33 -0600 | [diff] [blame] | 895 | * _init_interface_clks - get a struct clk * for the the hwmod's interface clks |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 896 | * @oh: struct omap_hwmod * |
| 897 | * |
| 898 | * Called from _init_clocks(). Populates the @oh OCP slave interface |
| 899 | * clock pointers. Returns 0 on success or -EINVAL on error. |
| 900 | */ |
| 901 | static int _init_interface_clks(struct omap_hwmod *oh) |
| 902 | { |
Paul Walmsley | 5d95dde | 2012-04-19 04:04:28 -0600 | [diff] [blame] | 903 | struct omap_hwmod_ocp_if *os; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 904 | struct clk *c; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 905 | int ret = 0; |
| 906 | |
Tony Lindgren | b8e1bdd | 2017-03-14 13:13:19 -0700 | [diff] [blame] | 907 | list_for_each_entry(os, &oh->slave_ports, node) { |
Paul Walmsley | 50ebdac | 2010-02-22 22:09:31 -0700 | [diff] [blame] | 908 | if (!os->clk) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 909 | continue; |
| 910 | |
Rajendra Nayak | 6ea74cb | 2012-09-22 02:24:16 -0600 | [diff] [blame] | 911 | c = clk_get(NULL, os->clk); |
| 912 | if (IS_ERR(c)) { |
Joe Perches | 3d0cb73 | 2014-09-13 11:31:16 -0700 | [diff] [blame] | 913 | pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n", |
| 914 | oh->name, os->clk); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 915 | ret = -EINVAL; |
Nishanth Menon | 0e7dc86 | 2013-12-08 18:39:03 -0700 | [diff] [blame] | 916 | continue; |
Benoit Cousson | dc75925 | 2010-06-23 18:15:12 -0600 | [diff] [blame] | 917 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 918 | os->_clk = c; |
Rajendra Nayak | 4d7cb45 | 2012-09-22 02:24:16 -0600 | [diff] [blame] | 919 | /* |
| 920 | * HACK: This needs a re-visit once clk_prepare() is implemented |
| 921 | * to do something meaningful. Today its just a no-op. |
| 922 | * If clk_prepare() is used at some point to do things like |
| 923 | * voltage scaling etc, then this would have to be moved to |
| 924 | * some point where subsystems like i2c and pmic become |
| 925 | * available. |
| 926 | */ |
| 927 | clk_prepare(os->_clk); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 928 | } |
| 929 | |
| 930 | return ret; |
| 931 | } |
| 932 | |
| 933 | /** |
| 934 | * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks |
| 935 | * @oh: struct omap_hwmod * |
| 936 | * |
| 937 | * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk |
| 938 | * clock pointers. Returns 0 on success or -EINVAL on error. |
| 939 | */ |
| 940 | static int _init_opt_clks(struct omap_hwmod *oh) |
| 941 | { |
| 942 | struct omap_hwmod_opt_clk *oc; |
| 943 | struct clk *c; |
| 944 | int i; |
| 945 | int ret = 0; |
| 946 | |
| 947 | for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) { |
Rajendra Nayak | 6ea74cb | 2012-09-22 02:24:16 -0600 | [diff] [blame] | 948 | c = clk_get(NULL, oc->clk); |
| 949 | if (IS_ERR(c)) { |
Joe Perches | 3d0cb73 | 2014-09-13 11:31:16 -0700 | [diff] [blame] | 950 | pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n", |
| 951 | oh->name, oc->clk); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 952 | ret = -EINVAL; |
Nishanth Menon | 0e7dc86 | 2013-12-08 18:39:03 -0700 | [diff] [blame] | 953 | continue; |
Benoit Cousson | dc75925 | 2010-06-23 18:15:12 -0600 | [diff] [blame] | 954 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 955 | oc->_clk = c; |
Rajendra Nayak | 4d7cb45 | 2012-09-22 02:24:16 -0600 | [diff] [blame] | 956 | /* |
| 957 | * HACK: This needs a re-visit once clk_prepare() is implemented |
| 958 | * to do something meaningful. Today its just a no-op. |
| 959 | * If clk_prepare() is used at some point to do things like |
| 960 | * voltage scaling etc, then this would have to be moved to |
| 961 | * some point where subsystems like i2c and pmic become |
| 962 | * available. |
| 963 | */ |
| 964 | clk_prepare(oc->_clk); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 965 | } |
| 966 | |
| 967 | return ret; |
| 968 | } |
| 969 | |
Peter Ujfalusi | c12ba8c | 2015-11-12 09:32:58 +0200 | [diff] [blame] | 970 | static void _enable_optional_clocks(struct omap_hwmod *oh) |
| 971 | { |
| 972 | struct omap_hwmod_opt_clk *oc; |
| 973 | int i; |
| 974 | |
| 975 | pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name); |
| 976 | |
| 977 | for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) |
| 978 | if (oc->_clk) { |
| 979 | pr_debug("omap_hwmod: enable %s:%s\n", oc->role, |
| 980 | __clk_get_name(oc->_clk)); |
| 981 | clk_enable(oc->_clk); |
| 982 | } |
| 983 | } |
| 984 | |
| 985 | static void _disable_optional_clocks(struct omap_hwmod *oh) |
| 986 | { |
| 987 | struct omap_hwmod_opt_clk *oc; |
| 988 | int i; |
| 989 | |
| 990 | pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name); |
| 991 | |
| 992 | for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) |
| 993 | if (oc->_clk) { |
| 994 | pr_debug("omap_hwmod: disable %s:%s\n", oc->role, |
| 995 | __clk_get_name(oc->_clk)); |
| 996 | clk_disable(oc->_clk); |
| 997 | } |
| 998 | } |
| 999 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1000 | /** |
| 1001 | * _enable_clocks - enable hwmod main clock and interface clocks |
| 1002 | * @oh: struct omap_hwmod * |
| 1003 | * |
| 1004 | * Enables all clocks necessary for register reads and writes to succeed |
| 1005 | * on the hwmod @oh. Returns 0. |
| 1006 | */ |
| 1007 | static int _enable_clocks(struct omap_hwmod *oh) |
| 1008 | { |
Paul Walmsley | 5d95dde | 2012-04-19 04:04:28 -0600 | [diff] [blame] | 1009 | struct omap_hwmod_ocp_if *os; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1010 | |
| 1011 | pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name); |
| 1012 | |
Tero Kristo | 392ea5d | 2017-12-22 11:26:03 +0200 | [diff] [blame] | 1013 | if (oh->flags & HWMOD_OPT_CLKS_NEEDED) |
| 1014 | _enable_optional_clocks(oh); |
| 1015 | |
Benoit Cousson | 4d3ae5a | 2010-05-20 12:31:09 -0600 | [diff] [blame] | 1016 | if (oh->_clk) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1017 | clk_enable(oh->_clk); |
| 1018 | |
Tony Lindgren | b8e1bdd | 2017-03-14 13:13:19 -0700 | [diff] [blame] | 1019 | list_for_each_entry(os, &oh->slave_ports, node) { |
Andreas Kemnade | 12af39c | 2019-01-16 23:04:29 +0100 | [diff] [blame] | 1020 | if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE)) { |
| 1021 | omap2_clk_deny_idle(os->_clk); |
Paul Walmsley | 5d95dde | 2012-04-19 04:04:28 -0600 | [diff] [blame] | 1022 | clk_enable(os->_clk); |
Andreas Kemnade | 12af39c | 2019-01-16 23:04:29 +0100 | [diff] [blame] | 1023 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1024 | } |
| 1025 | |
| 1026 | /* The opt clocks are controlled by the device driver. */ |
| 1027 | |
| 1028 | return 0; |
| 1029 | } |
| 1030 | |
| 1031 | /** |
Tony Lindgren | 8823ddf | 2017-08-29 10:03:33 -0700 | [diff] [blame] | 1032 | * _omap4_clkctrl_managed_by_clkfwk - true if clkctrl managed by clock framework |
| 1033 | * @oh: struct omap_hwmod * |
| 1034 | */ |
| 1035 | static bool _omap4_clkctrl_managed_by_clkfwk(struct omap_hwmod *oh) |
| 1036 | { |
| 1037 | if (oh->prcm.omap4.flags & HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK) |
| 1038 | return true; |
| 1039 | |
| 1040 | return false; |
| 1041 | } |
| 1042 | |
| 1043 | /** |
| 1044 | * _omap4_has_clkctrl_clock - returns true if a module has clkctrl clock |
| 1045 | * @oh: struct omap_hwmod * |
| 1046 | */ |
| 1047 | static bool _omap4_has_clkctrl_clock(struct omap_hwmod *oh) |
| 1048 | { |
| 1049 | if (oh->prcm.omap4.clkctrl_offs) |
| 1050 | return true; |
| 1051 | |
| 1052 | if (!oh->prcm.omap4.clkctrl_offs && |
| 1053 | oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET) |
| 1054 | return true; |
| 1055 | |
| 1056 | return false; |
| 1057 | } |
| 1058 | |
| 1059 | /** |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1060 | * _disable_clocks - disable hwmod main clock and interface clocks |
| 1061 | * @oh: struct omap_hwmod * |
| 1062 | * |
| 1063 | * Disables the hwmod @oh main functional and interface clocks. Returns 0. |
| 1064 | */ |
| 1065 | static int _disable_clocks(struct omap_hwmod *oh) |
| 1066 | { |
Paul Walmsley | 5d95dde | 2012-04-19 04:04:28 -0600 | [diff] [blame] | 1067 | struct omap_hwmod_ocp_if *os; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1068 | |
| 1069 | pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name); |
| 1070 | |
Benoit Cousson | 4d3ae5a | 2010-05-20 12:31:09 -0600 | [diff] [blame] | 1071 | if (oh->_clk) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1072 | clk_disable(oh->_clk); |
| 1073 | |
Tony Lindgren | b8e1bdd | 2017-03-14 13:13:19 -0700 | [diff] [blame] | 1074 | list_for_each_entry(os, &oh->slave_ports, node) { |
Andreas Kemnade | 12af39c | 2019-01-16 23:04:29 +0100 | [diff] [blame] | 1075 | if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE)) { |
Paul Walmsley | 5d95dde | 2012-04-19 04:04:28 -0600 | [diff] [blame] | 1076 | clk_disable(os->_clk); |
Andreas Kemnade | 12af39c | 2019-01-16 23:04:29 +0100 | [diff] [blame] | 1077 | omap2_clk_allow_idle(os->_clk); |
| 1078 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1079 | } |
| 1080 | |
Peter Ujfalusi | c12ba8c | 2015-11-12 09:32:58 +0200 | [diff] [blame] | 1081 | if (oh->flags & HWMOD_OPT_CLKS_NEEDED) |
| 1082 | _disable_optional_clocks(oh); |
| 1083 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1084 | /* The opt clocks are controlled by the device driver. */ |
| 1085 | |
| 1086 | return 0; |
| 1087 | } |
| 1088 | |
| 1089 | /** |
Kevin Hilman | 3d9f032 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 1090 | * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4 |
Benoit Cousson | 45c3825 | 2011-07-10 05:56:33 -0600 | [diff] [blame] | 1091 | * @oh: struct omap_hwmod * |
| 1092 | * |
| 1093 | * Enables the PRCM module mode related to the hwmod @oh. |
| 1094 | * No return value. |
| 1095 | */ |
Kevin Hilman | 3d9f032 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 1096 | static void _omap4_enable_module(struct omap_hwmod *oh) |
Benoit Cousson | 45c3825 | 2011-07-10 05:56:33 -0600 | [diff] [blame] | 1097 | { |
Tony Lindgren | 8823ddf | 2017-08-29 10:03:33 -0700 | [diff] [blame] | 1098 | if (!oh->clkdm || !oh->prcm.omap4.modulemode || |
| 1099 | _omap4_clkctrl_managed_by_clkfwk(oh)) |
Benoit Cousson | 45c3825 | 2011-07-10 05:56:33 -0600 | [diff] [blame] | 1100 | return; |
| 1101 | |
Kevin Hilman | 3d9f032 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 1102 | pr_debug("omap_hwmod: %s: %s: %d\n", |
| 1103 | oh->name, __func__, oh->prcm.omap4.modulemode); |
Benoit Cousson | 45c3825 | 2011-07-10 05:56:33 -0600 | [diff] [blame] | 1104 | |
Tero Kristo | 128603f | 2014-10-27 08:39:24 -0700 | [diff] [blame] | 1105 | omap_cm_module_enable(oh->prcm.omap4.modulemode, |
| 1106 | oh->clkdm->prcm_partition, |
| 1107 | oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs); |
Vaibhav Hiremath | 1688bf1 | 2012-09-11 17:18:53 -0600 | [diff] [blame] | 1108 | } |
| 1109 | |
| 1110 | /** |
Benoit Cousson | bfc141e | 2011-12-16 16:09:11 -0800 | [diff] [blame] | 1111 | * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4 |
| 1112 | * @oh: struct omap_hwmod * |
| 1113 | * |
| 1114 | * Wait for a module @oh to enter slave idle. Returns 0 if the module |
| 1115 | * does not have an IDLEST bit or if the module successfully enters |
| 1116 | * slave idle; otherwise, pass along the return value of the |
| 1117 | * appropriate *_cm*_wait_module_idle() function. |
| 1118 | */ |
| 1119 | static int _omap4_wait_target_disable(struct omap_hwmod *oh) |
| 1120 | { |
Paul Walmsley | 2b026d1 | 2012-09-23 17:28:18 -0600 | [diff] [blame] | 1121 | if (!oh) |
Benoit Cousson | bfc141e | 2011-12-16 16:09:11 -0800 | [diff] [blame] | 1122 | return -EINVAL; |
| 1123 | |
Paul Walmsley | 2b026d1 | 2012-09-23 17:28:18 -0600 | [diff] [blame] | 1124 | if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm) |
Benoit Cousson | bfc141e | 2011-12-16 16:09:11 -0800 | [diff] [blame] | 1125 | return 0; |
| 1126 | |
| 1127 | if (oh->flags & HWMOD_NO_IDLEST) |
| 1128 | return 0; |
| 1129 | |
Tony Lindgren | 8823ddf | 2017-08-29 10:03:33 -0700 | [diff] [blame] | 1130 | if (_omap4_clkctrl_managed_by_clkfwk(oh)) |
| 1131 | return 0; |
| 1132 | |
| 1133 | if (!_omap4_has_clkctrl_clock(oh)) |
Dave Gerlach | 428929c | 2016-07-12 12:50:33 -0500 | [diff] [blame] | 1134 | return 0; |
| 1135 | |
Tero Kristo | a8ae5af | 2014-10-27 08:39:23 -0700 | [diff] [blame] | 1136 | return omap_cm_wait_module_idle(oh->clkdm->prcm_partition, |
| 1137 | oh->clkdm->cm_inst, |
| 1138 | oh->prcm.omap4.clkctrl_offs, 0); |
Vaibhav Hiremath | 1688bf1 | 2012-09-11 17:18:53 -0600 | [diff] [blame] | 1139 | } |
| 1140 | |
| 1141 | /** |
Paul Walmsley | 24dbc21 | 2012-04-19 04:04:29 -0600 | [diff] [blame] | 1142 | * _save_mpu_port_index - find and save the index to @oh's MPU port |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1143 | * @oh: struct omap_hwmod * |
| 1144 | * |
Paul Walmsley | 24dbc21 | 2012-04-19 04:04:29 -0600 | [diff] [blame] | 1145 | * Determines the array index of the OCP slave port that the MPU uses |
| 1146 | * to address the device, and saves it into the struct omap_hwmod. |
| 1147 | * Intended to be called during hwmod registration only. No return |
| 1148 | * value. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1149 | */ |
Paul Walmsley | 24dbc21 | 2012-04-19 04:04:29 -0600 | [diff] [blame] | 1150 | static void __init _save_mpu_port_index(struct omap_hwmod *oh) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1151 | { |
Paul Walmsley | 24dbc21 | 2012-04-19 04:04:29 -0600 | [diff] [blame] | 1152 | struct omap_hwmod_ocp_if *os = NULL; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1153 | |
Paul Walmsley | 5d95dde | 2012-04-19 04:04:28 -0600 | [diff] [blame] | 1154 | if (!oh) |
Paul Walmsley | 24dbc21 | 2012-04-19 04:04:29 -0600 | [diff] [blame] | 1155 | return; |
| 1156 | |
| 1157 | oh->_int_flags |= _HWMOD_NO_MPU_PORT; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1158 | |
Tony Lindgren | b8e1bdd | 2017-03-14 13:13:19 -0700 | [diff] [blame] | 1159 | list_for_each_entry(os, &oh->slave_ports, node) { |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1160 | if (os->user & OCP_USER_MPU) { |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 1161 | oh->_mpu_port = os; |
Paul Walmsley | 24dbc21 | 2012-04-19 04:04:29 -0600 | [diff] [blame] | 1162 | oh->_int_flags &= ~_HWMOD_NO_MPU_PORT; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1163 | break; |
| 1164 | } |
| 1165 | } |
| 1166 | |
Paul Walmsley | 24dbc21 | 2012-04-19 04:04:29 -0600 | [diff] [blame] | 1167 | return; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1168 | } |
| 1169 | |
| 1170 | /** |
Paul Walmsley | 2d6141b | 2012-04-19 04:04:27 -0600 | [diff] [blame] | 1171 | * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU |
| 1172 | * @oh: struct omap_hwmod * |
| 1173 | * |
| 1174 | * Given a pointer to a struct omap_hwmod record @oh, return a pointer |
| 1175 | * to the struct omap_hwmod_ocp_if record that is used by the MPU to |
| 1176 | * communicate with the IP block. This interface need not be directly |
| 1177 | * connected to the MPU (and almost certainly is not), but is directly |
| 1178 | * connected to the IP block represented by @oh. Returns a pointer |
| 1179 | * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon |
| 1180 | * error or if there does not appear to be a path from the MPU to this |
| 1181 | * IP block. |
| 1182 | */ |
| 1183 | static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh) |
| 1184 | { |
| 1185 | if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0) |
| 1186 | return NULL; |
| 1187 | |
Paul Walmsley | 11cd4b9 | 2012-04-19 04:04:32 -0600 | [diff] [blame] | 1188 | return oh->_mpu_port; |
Paul Walmsley | 2d6141b | 2012-04-19 04:04:27 -0600 | [diff] [blame] | 1189 | }; |
| 1190 | |
| 1191 | /** |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 1192 | * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1193 | * @oh: struct omap_hwmod * |
| 1194 | * |
Paul Walmsley | 006c7f1 | 2012-07-04 05:22:53 -0600 | [diff] [blame] | 1195 | * Ensure that the OCP_SYSCONFIG register for the IP block represented |
| 1196 | * by @oh is set to indicate to the PRCM that the IP block is active. |
| 1197 | * Usually this means placing the module into smart-idle mode and |
| 1198 | * smart-standby, but if there is a bug in the automatic idle handling |
| 1199 | * for the IP block, it may need to be placed into the force-idle or |
| 1200 | * no-idle variants of these modes. No return value. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1201 | */ |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 1202 | static void _enable_sysc(struct omap_hwmod *oh) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1203 | { |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1204 | u8 idlemode, sf; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1205 | u32 v; |
Paul Walmsley | 006c7f1 | 2012-07-04 05:22:53 -0600 | [diff] [blame] | 1206 | bool clkdm_act; |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 1207 | struct clockdomain *clkdm; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1208 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1209 | if (!oh->class->sysc) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1210 | return; |
| 1211 | |
Tero Kristo | 613ad0e | 2012-10-29 22:02:13 -0600 | [diff] [blame] | 1212 | /* |
| 1213 | * Wait until reset has completed, this is needed as the IP |
| 1214 | * block is reset automatically by hardware in some cases |
| 1215 | * (off-mode for example), and the drivers require the |
| 1216 | * IP to be ready when they access it |
| 1217 | */ |
| 1218 | if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET) |
| 1219 | _enable_optional_clocks(oh); |
| 1220 | _wait_softreset_complete(oh); |
| 1221 | if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET) |
| 1222 | _disable_optional_clocks(oh); |
| 1223 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1224 | v = oh->_sysc_cache; |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1225 | sf = oh->class->sysc->sysc_flags; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1226 | |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 1227 | clkdm = _get_clkdm(oh); |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1228 | if (sf & SYSC_HAS_SIDLEMODE) { |
Rajendra Nayak | ca43ea3 | 2013-05-15 20:18:38 +0530 | [diff] [blame] | 1229 | if (oh->flags & HWMOD_SWSUP_SIDLE || |
| 1230 | oh->flags & HWMOD_SWSUP_SIDLE_ACT) { |
Rajendra Nayak | 35513171 | 2013-05-15 20:18:37 +0530 | [diff] [blame] | 1231 | idlemode = HWMOD_IDLEMODE_NO; |
| 1232 | } else { |
| 1233 | if (sf & SYSC_HAS_ENAWAKEUP) |
| 1234 | _enable_wakeup(oh, &v); |
| 1235 | if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) |
| 1236 | idlemode = HWMOD_IDLEMODE_SMART_WKUP; |
| 1237 | else |
| 1238 | idlemode = HWMOD_IDLEMODE_SMART; |
| 1239 | } |
| 1240 | |
| 1241 | /* |
| 1242 | * This is special handling for some IPs like |
| 1243 | * 32k sync timer. Force them to idle! |
| 1244 | */ |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 1245 | clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU); |
Paul Walmsley | 006c7f1 | 2012-07-04 05:22:53 -0600 | [diff] [blame] | 1246 | if (clkdm_act && !(oh->class->sysc->idlemodes & |
| 1247 | (SIDLE_SMART | SIDLE_SMART_WKUP))) |
| 1248 | idlemode = HWMOD_IDLEMODE_FORCE; |
Rajendra Nayak | 35513171 | 2013-05-15 20:18:37 +0530 | [diff] [blame] | 1249 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1250 | _set_slave_idlemode(oh, idlemode, &v); |
| 1251 | } |
| 1252 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1253 | if (sf & SYSC_HAS_MIDLEMODE) { |
Grazvydas Ignotas | 092bc08 | 2013-03-11 21:49:00 +0200 | [diff] [blame] | 1254 | if (oh->flags & HWMOD_FORCE_MSTANDBY) { |
| 1255 | idlemode = HWMOD_IDLEMODE_FORCE; |
| 1256 | } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) { |
Benoit Cousson | 724019b | 2011-07-01 22:54:00 +0200 | [diff] [blame] | 1257 | idlemode = HWMOD_IDLEMODE_NO; |
| 1258 | } else { |
| 1259 | if (sf & SYSC_HAS_ENAWAKEUP) |
| 1260 | _enable_wakeup(oh, &v); |
| 1261 | if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP) |
| 1262 | idlemode = HWMOD_IDLEMODE_SMART_WKUP; |
| 1263 | else |
| 1264 | idlemode = HWMOD_IDLEMODE_SMART; |
| 1265 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1266 | _set_master_standbymode(oh, idlemode, &v); |
| 1267 | } |
| 1268 | |
Paul Walmsley | a16b1f7 | 2009-12-08 16:34:17 -0700 | [diff] [blame] | 1269 | /* |
| 1270 | * XXX The clock framework should handle this, by |
| 1271 | * calling into this code. But this must wait until the |
| 1272 | * clock structures are tagged with omap_hwmod entries |
| 1273 | */ |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1274 | if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) && |
| 1275 | (sf & SYSC_HAS_CLOCKACTIVITY)) |
Tony Lindgren | ca5339b | 2017-03-14 13:13:19 -0700 | [diff] [blame] | 1276 | _set_clockactivity(oh, CLOCKACT_TEST_ICLK, &v); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1277 | |
Lokesh Vutla | 3ca4a23 | 2016-03-26 23:08:55 -0600 | [diff] [blame] | 1278 | _write_sysconfig(v, oh); |
Hema HK | 78f26e8 | 2010-09-24 10:23:19 -0600 | [diff] [blame] | 1279 | |
| 1280 | /* |
| 1281 | * Set the autoidle bit only after setting the smartidle bit |
| 1282 | * Setting this will not have any impact on the other modules. |
| 1283 | */ |
| 1284 | if (sf & SYSC_HAS_AUTOIDLE) { |
| 1285 | idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ? |
| 1286 | 0 : 1; |
| 1287 | _set_module_autoidle(oh, idlemode, &v); |
| 1288 | _write_sysconfig(v, oh); |
| 1289 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1290 | } |
| 1291 | |
| 1292 | /** |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 1293 | * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1294 | * @oh: struct omap_hwmod * |
| 1295 | * |
| 1296 | * If module is marked as SWSUP_SIDLE, force the module into slave |
| 1297 | * idle; otherwise, configure it for smart-idle. If module is marked |
| 1298 | * as SWSUP_MSUSPEND, force the module into master standby; otherwise, |
| 1299 | * configure it for smart-standby. No return value. |
| 1300 | */ |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 1301 | static void _idle_sysc(struct omap_hwmod *oh) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1302 | { |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1303 | u8 idlemode, sf; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1304 | u32 v; |
| 1305 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1306 | if (!oh->class->sysc) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1307 | return; |
| 1308 | |
| 1309 | v = oh->_sysc_cache; |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1310 | sf = oh->class->sysc->sysc_flags; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1311 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1312 | if (sf & SYSC_HAS_SIDLEMODE) { |
Rajendra Nayak | 35513171 | 2013-05-15 20:18:37 +0530 | [diff] [blame] | 1313 | if (oh->flags & HWMOD_SWSUP_SIDLE) { |
Paul Walmsley | 006c7f1 | 2012-07-04 05:22:53 -0600 | [diff] [blame] | 1314 | idlemode = HWMOD_IDLEMODE_FORCE; |
Rajendra Nayak | 35513171 | 2013-05-15 20:18:37 +0530 | [diff] [blame] | 1315 | } else { |
| 1316 | if (sf & SYSC_HAS_ENAWAKEUP) |
| 1317 | _enable_wakeup(oh, &v); |
| 1318 | if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) |
| 1319 | idlemode = HWMOD_IDLEMODE_SMART_WKUP; |
| 1320 | else |
| 1321 | idlemode = HWMOD_IDLEMODE_SMART; |
| 1322 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1323 | _set_slave_idlemode(oh, idlemode, &v); |
| 1324 | } |
| 1325 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1326 | if (sf & SYSC_HAS_MIDLEMODE) { |
Grazvydas Ignotas | 092bc08 | 2013-03-11 21:49:00 +0200 | [diff] [blame] | 1327 | if ((oh->flags & HWMOD_SWSUP_MSTANDBY) || |
| 1328 | (oh->flags & HWMOD_FORCE_MSTANDBY)) { |
Benoit Cousson | 724019b | 2011-07-01 22:54:00 +0200 | [diff] [blame] | 1329 | idlemode = HWMOD_IDLEMODE_FORCE; |
| 1330 | } else { |
| 1331 | if (sf & SYSC_HAS_ENAWAKEUP) |
| 1332 | _enable_wakeup(oh, &v); |
| 1333 | if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP) |
| 1334 | idlemode = HWMOD_IDLEMODE_SMART_WKUP; |
| 1335 | else |
| 1336 | idlemode = HWMOD_IDLEMODE_SMART; |
| 1337 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1338 | _set_master_standbymode(oh, idlemode, &v); |
| 1339 | } |
| 1340 | |
Lokesh Vutla | 3ca4a23 | 2016-03-26 23:08:55 -0600 | [diff] [blame] | 1341 | /* If the cached value is the same as the new value, skip the write */ |
| 1342 | if (oh->_sysc_cache != v) |
| 1343 | _write_sysconfig(v, oh); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1344 | } |
| 1345 | |
| 1346 | /** |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 1347 | * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1348 | * @oh: struct omap_hwmod * |
| 1349 | * |
| 1350 | * Force the module into slave idle and master suspend. No return |
| 1351 | * value. |
| 1352 | */ |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 1353 | static void _shutdown_sysc(struct omap_hwmod *oh) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1354 | { |
| 1355 | u32 v; |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1356 | u8 sf; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1357 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1358 | if (!oh->class->sysc) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1359 | return; |
| 1360 | |
| 1361 | v = oh->_sysc_cache; |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1362 | sf = oh->class->sysc->sysc_flags; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1363 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1364 | if (sf & SYSC_HAS_SIDLEMODE) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1365 | _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v); |
| 1366 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1367 | if (sf & SYSC_HAS_MIDLEMODE) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1368 | _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v); |
| 1369 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1370 | if (sf & SYSC_HAS_AUTOIDLE) |
Paul Walmsley | 726072e | 2009-12-08 16:34:15 -0700 | [diff] [blame] | 1371 | _set_module_autoidle(oh, 1, &v); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1372 | |
| 1373 | _write_sysconfig(v, oh); |
| 1374 | } |
| 1375 | |
| 1376 | /** |
| 1377 | * _lookup - find an omap_hwmod by name |
| 1378 | * @name: find an omap_hwmod by name |
| 1379 | * |
| 1380 | * Return a pointer to an omap_hwmod by name, or NULL if not found. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1381 | */ |
| 1382 | static struct omap_hwmod *_lookup(const char *name) |
| 1383 | { |
| 1384 | struct omap_hwmod *oh, *temp_oh; |
| 1385 | |
| 1386 | oh = NULL; |
| 1387 | |
| 1388 | list_for_each_entry(temp_oh, &omap_hwmod_list, node) { |
| 1389 | if (!strcmp(name, temp_oh->name)) { |
| 1390 | oh = temp_oh; |
| 1391 | break; |
| 1392 | } |
| 1393 | } |
| 1394 | |
| 1395 | return oh; |
| 1396 | } |
Paul Walmsley | 868c157 | 2012-06-19 15:01:02 -0600 | [diff] [blame] | 1397 | |
Benoit Cousson | 6ae7699 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1398 | /** |
| 1399 | * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod |
| 1400 | * @oh: struct omap_hwmod * |
| 1401 | * |
| 1402 | * Convert a clockdomain name stored in a struct omap_hwmod into a |
| 1403 | * clockdomain pointer, and save it into the struct omap_hwmod. |
Paul Walmsley | 868c157 | 2012-06-19 15:01:02 -0600 | [diff] [blame] | 1404 | * Return -EINVAL if the clkdm_name lookup failed. |
Benoit Cousson | 6ae7699 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1405 | */ |
| 1406 | static int _init_clkdm(struct omap_hwmod *oh) |
| 1407 | { |
Paul Walmsley | 3bb05db | 2012-09-23 17:28:18 -0600 | [diff] [blame] | 1408 | if (!oh->clkdm_name) { |
| 1409 | pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name); |
Benoit Cousson | 6ae7699 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1410 | return 0; |
Paul Walmsley | 3bb05db | 2012-09-23 17:28:18 -0600 | [diff] [blame] | 1411 | } |
Benoit Cousson | 6ae7699 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1412 | |
Benoit Cousson | 6ae7699 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1413 | oh->clkdm = clkdm_lookup(oh->clkdm_name); |
| 1414 | if (!oh->clkdm) { |
Joe Perches | 3d0cb73 | 2014-09-13 11:31:16 -0700 | [diff] [blame] | 1415 | pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n", |
Benoit Cousson | 6ae7699 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1416 | oh->name, oh->clkdm_name); |
Tero Kristo | 0385c58 | 2013-07-17 18:03:25 +0300 | [diff] [blame] | 1417 | return 0; |
Benoit Cousson | 6ae7699 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1418 | } |
| 1419 | |
| 1420 | pr_debug("omap_hwmod: %s: associated to clkdm %s\n", |
| 1421 | oh->name, oh->clkdm_name); |
| 1422 | |
| 1423 | return 0; |
| 1424 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1425 | |
| 1426 | /** |
Benoit Cousson | 6ae7699 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1427 | * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as |
| 1428 | * well the clockdomain. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1429 | * @oh: struct omap_hwmod * |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 1430 | * @np: device_node mapped to this hwmod |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1431 | * |
Paul Walmsley | a2debdb | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 1432 | * Called by omap_hwmod_setup_*() (after omap2_clk_init()). |
Paul Walmsley | 48d54f3 | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 1433 | * Resolves all clock names embedded in the hwmod. Returns 0 on |
| 1434 | * success, or a negative error code on failure. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1435 | */ |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 1436 | static int _init_clocks(struct omap_hwmod *oh, struct device_node *np) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1437 | { |
| 1438 | int ret = 0; |
| 1439 | |
Paul Walmsley | 48d54f3 | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 1440 | if (oh->_state != _HWMOD_STATE_REGISTERED) |
| 1441 | return 0; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1442 | |
| 1443 | pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name); |
| 1444 | |
Vaibhav Hiremath | b797be1d | 2012-07-09 18:24:30 +0530 | [diff] [blame] | 1445 | if (soc_ops.init_clkdm) |
| 1446 | ret |= soc_ops.init_clkdm(oh); |
| 1447 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1448 | ret |= _init_main_clk(oh); |
| 1449 | ret |= _init_interface_clks(oh); |
| 1450 | ret |= _init_opt_clks(oh); |
| 1451 | |
Benoit Cousson | f5c1f84 | 2010-05-20 12:31:10 -0600 | [diff] [blame] | 1452 | if (!ret) |
| 1453 | oh->_state = _HWMOD_STATE_CLKS_INITED; |
Benoit Cousson | 6652271 | 2011-07-01 22:54:06 +0200 | [diff] [blame] | 1454 | else |
Joe Perches | 3d0cb73 | 2014-09-13 11:31:16 -0700 | [diff] [blame] | 1455 | pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1456 | |
Rajendra Nayak | 09c35f2 | 2011-02-16 12:11:24 +0000 | [diff] [blame] | 1457 | return ret; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1458 | } |
| 1459 | |
| 1460 | /** |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1461 | * _lookup_hardreset - fill register bit info for this hwmod/reset line |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1462 | * @oh: struct omap_hwmod * |
| 1463 | * @name: name of the reset line in the context of this hwmod |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1464 | * @ohri: struct omap_hwmod_rst_info * that this function will fill in |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1465 | * |
| 1466 | * Return the bit position of the reset line that match the |
| 1467 | * input name. Return -ENOENT if not found. |
| 1468 | */ |
Paul Walmsley | a032d33 | 2012-08-03 09:21:10 -0600 | [diff] [blame] | 1469 | static int _lookup_hardreset(struct omap_hwmod *oh, const char *name, |
| 1470 | struct omap_hwmod_rst_info *ohri) |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1471 | { |
| 1472 | int i; |
| 1473 | |
| 1474 | for (i = 0; i < oh->rst_lines_cnt; i++) { |
| 1475 | const char *rst_line = oh->rst_lines[i].name; |
| 1476 | if (!strcmp(rst_line, name)) { |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1477 | ohri->rst_shift = oh->rst_lines[i].rst_shift; |
| 1478 | ohri->st_shift = oh->rst_lines[i].st_shift; |
| 1479 | pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n", |
| 1480 | oh->name, __func__, rst_line, ohri->rst_shift, |
| 1481 | ohri->st_shift); |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1482 | |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1483 | return 0; |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1484 | } |
| 1485 | } |
| 1486 | |
| 1487 | return -ENOENT; |
| 1488 | } |
| 1489 | |
| 1490 | /** |
| 1491 | * _assert_hardreset - assert the HW reset line of submodules |
| 1492 | * contained in the hwmod module. |
| 1493 | * @oh: struct omap_hwmod * |
| 1494 | * @name: name of the reset line to lookup and assert |
| 1495 | * |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 1496 | * Some IP like dsp, ipu or iva contain processor that require an HW |
| 1497 | * reset line to be assert / deassert in order to enable fully the IP. |
| 1498 | * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of |
| 1499 | * asserting the hardreset line on the currently-booted SoC, or passes |
| 1500 | * along the return value from _lookup_hardreset() or the SoC's |
| 1501 | * assert_hardreset code. |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1502 | */ |
| 1503 | static int _assert_hardreset(struct omap_hwmod *oh, const char *name) |
| 1504 | { |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1505 | struct omap_hwmod_rst_info ohri; |
Paul Walmsley | a032d33 | 2012-08-03 09:21:10 -0600 | [diff] [blame] | 1506 | int ret = -EINVAL; |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1507 | |
| 1508 | if (!oh) |
| 1509 | return -EINVAL; |
| 1510 | |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 1511 | if (!soc_ops.assert_hardreset) |
| 1512 | return -ENOSYS; |
| 1513 | |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1514 | ret = _lookup_hardreset(oh, name, &ohri); |
Paul Walmsley | a032d33 | 2012-08-03 09:21:10 -0600 | [diff] [blame] | 1515 | if (ret < 0) |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1516 | return ret; |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1517 | |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 1518 | ret = soc_ops.assert_hardreset(oh, &ohri); |
| 1519 | |
| 1520 | return ret; |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1521 | } |
| 1522 | |
| 1523 | /** |
| 1524 | * _deassert_hardreset - deassert the HW reset line of submodules contained |
| 1525 | * in the hwmod module. |
| 1526 | * @oh: struct omap_hwmod * |
| 1527 | * @name: name of the reset line to look up and deassert |
| 1528 | * |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 1529 | * Some IP like dsp, ipu or iva contain processor that require an HW |
| 1530 | * reset line to be assert / deassert in order to enable fully the IP. |
| 1531 | * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of |
| 1532 | * deasserting the hardreset line on the currently-booted SoC, or passes |
| 1533 | * along the return value from _lookup_hardreset() or the SoC's |
| 1534 | * deassert_hardreset code. |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1535 | */ |
| 1536 | static int _deassert_hardreset(struct omap_hwmod *oh, const char *name) |
| 1537 | { |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1538 | struct omap_hwmod_rst_info ohri; |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 1539 | int ret = -EINVAL; |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1540 | |
| 1541 | if (!oh) |
| 1542 | return -EINVAL; |
| 1543 | |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 1544 | if (!soc_ops.deassert_hardreset) |
| 1545 | return -ENOSYS; |
| 1546 | |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1547 | ret = _lookup_hardreset(oh, name, &ohri); |
Russell King | c48cd65 | 2013-03-13 20:44:21 +0000 | [diff] [blame] | 1548 | if (ret < 0) |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1549 | return ret; |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1550 | |
Omar Ramirez Luna | e8e96df | 2012-09-23 17:28:21 -0600 | [diff] [blame] | 1551 | if (oh->clkdm) { |
| 1552 | /* |
| 1553 | * A clockdomain must be in SW_SUP otherwise reset |
| 1554 | * might not be completed. The clockdomain can be set |
| 1555 | * in HW_AUTO only when the module become ready. |
| 1556 | */ |
Tero Kristo | 1d9a542 | 2016-06-30 16:15:02 +0300 | [diff] [blame] | 1557 | clkdm_deny_idle(oh->clkdm); |
Omar Ramirez Luna | e8e96df | 2012-09-23 17:28:21 -0600 | [diff] [blame] | 1558 | ret = clkdm_hwmod_enable(oh->clkdm, oh); |
| 1559 | if (ret) { |
| 1560 | WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n", |
| 1561 | oh->name, oh->clkdm->name, ret); |
| 1562 | return ret; |
| 1563 | } |
| 1564 | } |
| 1565 | |
| 1566 | _enable_clocks(oh); |
| 1567 | if (soc_ops.enable_module) |
| 1568 | soc_ops.enable_module(oh); |
| 1569 | |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 1570 | ret = soc_ops.deassert_hardreset(oh, &ohri); |
Omar Ramirez Luna | e8e96df | 2012-09-23 17:28:21 -0600 | [diff] [blame] | 1571 | |
| 1572 | if (soc_ops.disable_module) |
| 1573 | soc_ops.disable_module(oh); |
| 1574 | _disable_clocks(oh); |
| 1575 | |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1576 | if (ret == -EBUSY) |
Joe Perches | 3d0cb73 | 2014-09-13 11:31:16 -0700 | [diff] [blame] | 1577 | pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name); |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1578 | |
Tero Kristo | 80d2518 | 2015-02-26 18:06:00 +0200 | [diff] [blame] | 1579 | if (oh->clkdm) { |
Omar Ramirez Luna | e8e96df | 2012-09-23 17:28:21 -0600 | [diff] [blame] | 1580 | /* |
| 1581 | * Set the clockdomain to HW_AUTO, assuming that the |
| 1582 | * previous state was HW_AUTO. |
| 1583 | */ |
Tero Kristo | 1d9a542 | 2016-06-30 16:15:02 +0300 | [diff] [blame] | 1584 | clkdm_allow_idle(oh->clkdm); |
Tero Kristo | 80d2518 | 2015-02-26 18:06:00 +0200 | [diff] [blame] | 1585 | |
| 1586 | clkdm_hwmod_disable(oh->clkdm, oh); |
Omar Ramirez Luna | e8e96df | 2012-09-23 17:28:21 -0600 | [diff] [blame] | 1587 | } |
| 1588 | |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1589 | return ret; |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1590 | } |
| 1591 | |
| 1592 | /** |
| 1593 | * _read_hardreset - read the HW reset line state of submodules |
| 1594 | * contained in the hwmod module |
| 1595 | * @oh: struct omap_hwmod * |
| 1596 | * @name: name of the reset line to look up and read |
| 1597 | * |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 1598 | * Return the state of the reset line. Returns -EINVAL if @oh is |
| 1599 | * null, -ENOSYS if we have no way of reading the hardreset line |
| 1600 | * status on the currently-booted SoC, or passes along the return |
| 1601 | * value from _lookup_hardreset() or the SoC's is_hardreset_asserted |
| 1602 | * code. |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1603 | */ |
| 1604 | static int _read_hardreset(struct omap_hwmod *oh, const char *name) |
| 1605 | { |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1606 | struct omap_hwmod_rst_info ohri; |
Paul Walmsley | a032d33 | 2012-08-03 09:21:10 -0600 | [diff] [blame] | 1607 | int ret = -EINVAL; |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1608 | |
| 1609 | if (!oh) |
| 1610 | return -EINVAL; |
| 1611 | |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 1612 | if (!soc_ops.is_hardreset_asserted) |
| 1613 | return -ENOSYS; |
| 1614 | |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1615 | ret = _lookup_hardreset(oh, name, &ohri); |
Paul Walmsley | a032d33 | 2012-08-03 09:21:10 -0600 | [diff] [blame] | 1616 | if (ret < 0) |
omar ramirez | cc1226e | 2011-03-04 13:32:44 -0700 | [diff] [blame] | 1617 | return ret; |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1618 | |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 1619 | return soc_ops.is_hardreset_asserted(oh, &ohri); |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 1620 | } |
| 1621 | |
| 1622 | /** |
Omar Ramirez Luna | eb05f69 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1623 | * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1624 | * @oh: struct omap_hwmod * |
| 1625 | * |
Omar Ramirez Luna | eb05f69 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1626 | * If all hardreset lines associated with @oh are asserted, then return true. |
| 1627 | * Otherwise, if part of @oh is out hardreset or if no hardreset lines |
| 1628 | * associated with @oh are asserted, then return false. |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1629 | * This function is used to avoid executing some parts of the IP block |
Omar Ramirez Luna | eb05f69 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1630 | * enable/disable sequence if its hardreset line is set. |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1631 | */ |
Omar Ramirez Luna | eb05f69 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1632 | static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh) |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1633 | { |
Omar Ramirez Luna | eb05f69 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1634 | int i, rst_cnt = 0; |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1635 | |
| 1636 | if (oh->rst_lines_cnt == 0) |
| 1637 | return false; |
| 1638 | |
| 1639 | for (i = 0; i < oh->rst_lines_cnt; i++) |
| 1640 | if (_read_hardreset(oh, oh->rst_lines[i].name) > 0) |
Omar Ramirez Luna | eb05f69 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1641 | rst_cnt++; |
| 1642 | |
| 1643 | if (oh->rst_lines_cnt == rst_cnt) |
| 1644 | return true; |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1645 | |
| 1646 | return false; |
| 1647 | } |
| 1648 | |
| 1649 | /** |
Paul Walmsley | e9332b6 | 2012-10-08 23:08:15 -0600 | [diff] [blame] | 1650 | * _are_any_hardreset_lines_asserted - return true if any part of @oh is |
| 1651 | * hard-reset |
| 1652 | * @oh: struct omap_hwmod * |
| 1653 | * |
| 1654 | * If any hardreset lines associated with @oh are asserted, then |
| 1655 | * return true. Otherwise, if no hardreset lines associated with @oh |
| 1656 | * are asserted, or if @oh has no hardreset lines, then return false. |
| 1657 | * This function is used to avoid executing some parts of the IP block |
| 1658 | * enable/disable sequence if any hardreset line is set. |
| 1659 | */ |
| 1660 | static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh) |
| 1661 | { |
| 1662 | int rst_cnt = 0; |
| 1663 | int i; |
| 1664 | |
| 1665 | for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++) |
| 1666 | if (_read_hardreset(oh, oh->rst_lines[i].name) > 0) |
| 1667 | rst_cnt++; |
| 1668 | |
| 1669 | return (rst_cnt) ? true : false; |
| 1670 | } |
| 1671 | |
| 1672 | /** |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1673 | * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4 |
| 1674 | * @oh: struct omap_hwmod * |
| 1675 | * |
| 1676 | * Disable the PRCM module mode related to the hwmod @oh. |
| 1677 | * Return EINVAL if the modulemode is not supported and 0 in case of success. |
| 1678 | */ |
| 1679 | static int _omap4_disable_module(struct omap_hwmod *oh) |
| 1680 | { |
| 1681 | int v; |
| 1682 | |
Tony Lindgren | 8823ddf | 2017-08-29 10:03:33 -0700 | [diff] [blame] | 1683 | if (!oh->clkdm || !oh->prcm.omap4.modulemode || |
| 1684 | _omap4_clkctrl_managed_by_clkfwk(oh)) |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1685 | return -EINVAL; |
| 1686 | |
Omar Ramirez Luna | eb05f69 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1687 | /* |
| 1688 | * Since integration code might still be doing something, only |
| 1689 | * disable if all lines are under hardreset. |
| 1690 | */ |
Paul Walmsley | e9332b6 | 2012-10-08 23:08:15 -0600 | [diff] [blame] | 1691 | if (_are_any_hardreset_lines_asserted(oh)) |
Omar Ramirez Luna | eb05f69 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1692 | return 0; |
| 1693 | |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1694 | pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__); |
| 1695 | |
Tero Kristo | 128603f | 2014-10-27 08:39:24 -0700 | [diff] [blame] | 1696 | omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst, |
| 1697 | oh->prcm.omap4.clkctrl_offs); |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1698 | |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1699 | v = _omap4_wait_target_disable(oh); |
| 1700 | if (v) |
| 1701 | pr_warn("omap_hwmod: %s: _wait_target_disable failed\n", |
| 1702 | oh->name); |
| 1703 | |
| 1704 | return 0; |
| 1705 | } |
| 1706 | |
| 1707 | /** |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1708 | * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1709 | * @oh: struct omap_hwmod * |
| 1710 | * |
| 1711 | * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be |
Paul Walmsley | 30e105c | 2012-04-19 00:49:09 -0600 | [diff] [blame] | 1712 | * enabled for this to work. Returns -ENOENT if the hwmod cannot be |
| 1713 | * reset this way, -EINVAL if the hwmod is in the wrong state, |
| 1714 | * -ETIMEDOUT if the module did not reset in time, or 0 upon success. |
Benoit Cousson | 2cb0681 | 2010-09-21 18:57:59 +0200 | [diff] [blame] | 1715 | * |
| 1716 | * In OMAP3 a specific SYSSTATUS register is used to get the reset status. |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1717 | * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead |
Benoit Cousson | 2cb0681 | 2010-09-21 18:57:59 +0200 | [diff] [blame] | 1718 | * use the SYSCONFIG softreset bit to provide the status. |
| 1719 | * |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1720 | * Note that some IP like McBSP do have reset control but don't have |
| 1721 | * reset status. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1722 | */ |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1723 | static int _ocp_softreset(struct omap_hwmod *oh) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1724 | { |
Tero Kristo | 613ad0e | 2012-10-29 22:02:13 -0600 | [diff] [blame] | 1725 | u32 v; |
Paul Walmsley | 6f8b7ff | 2009-12-08 16:33:16 -0700 | [diff] [blame] | 1726 | int c = 0; |
Benoit Cousson | 96835af | 2010-09-21 18:57:58 +0200 | [diff] [blame] | 1727 | int ret = 0; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1728 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 1729 | if (!oh->class->sysc || |
Benoit Cousson | 2cb0681 | 2010-09-21 18:57:59 +0200 | [diff] [blame] | 1730 | !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET)) |
Paul Walmsley | 30e105c | 2012-04-19 00:49:09 -0600 | [diff] [blame] | 1731 | return -ENOENT; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1732 | |
| 1733 | /* clocks must be on for this operation */ |
| 1734 | if (oh->_state != _HWMOD_STATE_ENABLED) { |
Paul Walmsley | 7852ec0 | 2012-07-26 00:54:26 -0600 | [diff] [blame] | 1735 | pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n", |
| 1736 | oh->name); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1737 | return -EINVAL; |
| 1738 | } |
| 1739 | |
Benoit Cousson | 96835af | 2010-09-21 18:57:58 +0200 | [diff] [blame] | 1740 | /* For some modules, all optionnal clocks need to be enabled as well */ |
| 1741 | if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET) |
| 1742 | _enable_optional_clocks(oh); |
| 1743 | |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1744 | pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1745 | |
| 1746 | v = oh->_sysc_cache; |
Benoit Cousson | 96835af | 2010-09-21 18:57:58 +0200 | [diff] [blame] | 1747 | ret = _set_softreset(oh, &v); |
| 1748 | if (ret) |
| 1749 | goto dis_opt_clks; |
Roger Quadros | 313a76e | 2013-12-08 18:39:02 -0700 | [diff] [blame] | 1750 | |
| 1751 | _write_sysconfig(v, oh); |
Illia Smyrnov | 0114251 | 2014-02-05 17:06:09 +0200 | [diff] [blame] | 1752 | |
| 1753 | if (oh->class->sysc->srst_udelay) |
| 1754 | udelay(oh->class->sysc->srst_udelay); |
| 1755 | |
| 1756 | c = _wait_softreset_complete(oh); |
| 1757 | if (c == MAX_MODULE_SOFTRESET_WAIT) { |
Joe Perches | 3d0cb73 | 2014-09-13 11:31:16 -0700 | [diff] [blame] | 1758 | pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n", |
| 1759 | oh->name, MAX_MODULE_SOFTRESET_WAIT); |
Illia Smyrnov | 0114251 | 2014-02-05 17:06:09 +0200 | [diff] [blame] | 1760 | ret = -ETIMEDOUT; |
| 1761 | goto dis_opt_clks; |
| 1762 | } else { |
| 1763 | pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c); |
| 1764 | } |
| 1765 | |
Roger Quadros | 313a76e | 2013-12-08 18:39:02 -0700 | [diff] [blame] | 1766 | ret = _clear_softreset(oh, &v); |
| 1767 | if (ret) |
| 1768 | goto dis_opt_clks; |
| 1769 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1770 | _write_sysconfig(v, oh); |
| 1771 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1772 | /* |
| 1773 | * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from |
| 1774 | * _wait_target_ready() or _reset() |
| 1775 | */ |
| 1776 | |
Benoit Cousson | 96835af | 2010-09-21 18:57:58 +0200 | [diff] [blame] | 1777 | dis_opt_clks: |
| 1778 | if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET) |
| 1779 | _disable_optional_clocks(oh); |
| 1780 | |
| 1781 | return ret; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1782 | } |
| 1783 | |
| 1784 | /** |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1785 | * _reset - reset an omap_hwmod |
| 1786 | * @oh: struct omap_hwmod * |
| 1787 | * |
Paul Walmsley | 30e105c | 2012-04-19 00:49:09 -0600 | [diff] [blame] | 1788 | * Resets an omap_hwmod @oh. If the module has a custom reset |
| 1789 | * function pointer defined, then call it to reset the IP block, and |
| 1790 | * pass along its return value to the caller. Otherwise, if the IP |
| 1791 | * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield |
| 1792 | * associated with it, call a function to reset the IP block via that |
| 1793 | * method, and pass along the return value to the caller. Finally, if |
| 1794 | * the IP block has some hardreset lines associated with it, assert |
| 1795 | * all of those, but do _not_ deassert them. (This is because driver |
| 1796 | * authors have expressed an apparent requirement to control the |
| 1797 | * deassertion of the hardreset lines themselves.) |
| 1798 | * |
| 1799 | * The default software reset mechanism for most OMAP IP blocks is |
| 1800 | * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some |
| 1801 | * hwmods cannot be reset via this method. Some are not targets and |
| 1802 | * therefore have no OCP header registers to access. Others (like the |
| 1803 | * IVA) have idiosyncratic reset sequences. So for these relatively |
| 1804 | * rare cases, custom reset code can be supplied in the struct |
Kishon Vijay Abraham I | 6668546 | 2012-07-04 05:09:21 -0600 | [diff] [blame] | 1805 | * omap_hwmod_class .reset function pointer. |
| 1806 | * |
| 1807 | * _set_dmadisable() is called to set the DMADISABLE bit so that it |
| 1808 | * does not prevent idling of the system. This is necessary for cases |
| 1809 | * where ROMCODE/BOOTLOADER uses dma and transfers control to the |
| 1810 | * kernel without disabling dma. |
| 1811 | * |
| 1812 | * Passes along the return value from either _ocp_softreset() or the |
| 1813 | * custom reset function - these must return -EINVAL if the hwmod |
| 1814 | * cannot be reset this way or if the hwmod is in the wrong state, |
| 1815 | * -ETIMEDOUT if the module did not reset in time, or 0 upon success. |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1816 | */ |
| 1817 | static int _reset(struct omap_hwmod *oh) |
| 1818 | { |
Paul Walmsley | 30e105c | 2012-04-19 00:49:09 -0600 | [diff] [blame] | 1819 | int i, r; |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1820 | |
| 1821 | pr_debug("omap_hwmod: %s: resetting\n", oh->name); |
| 1822 | |
Paul Walmsley | 30e105c | 2012-04-19 00:49:09 -0600 | [diff] [blame] | 1823 | if (oh->class->reset) { |
| 1824 | r = oh->class->reset(oh); |
| 1825 | } else { |
| 1826 | if (oh->rst_lines_cnt > 0) { |
| 1827 | for (i = 0; i < oh->rst_lines_cnt; i++) |
| 1828 | _assert_hardreset(oh, oh->rst_lines[i].name); |
| 1829 | return 0; |
| 1830 | } else { |
| 1831 | r = _ocp_softreset(oh); |
| 1832 | if (r == -ENOENT) |
| 1833 | r = 0; |
| 1834 | } |
| 1835 | } |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1836 | |
Kishon Vijay Abraham I | 6668546 | 2012-07-04 05:09:21 -0600 | [diff] [blame] | 1837 | _set_dmadisable(oh); |
| 1838 | |
Paul Walmsley | 30e105c | 2012-04-19 00:49:09 -0600 | [diff] [blame] | 1839 | /* |
| 1840 | * OCP_SYSCONFIG bits need to be reprogrammed after a |
| 1841 | * softreset. The _enable() function should be split to avoid |
| 1842 | * the rewrite of the OCP_SYSCONFIG register. |
| 1843 | */ |
Rajendra Nayak | 2800852 | 2012-03-13 22:55:23 +0530 | [diff] [blame] | 1844 | if (oh->class->sysc) { |
| 1845 | _update_sysc_cache(oh); |
| 1846 | _enable_sysc(oh); |
| 1847 | } |
| 1848 | |
Paul Walmsley | 30e105c | 2012-04-19 00:49:09 -0600 | [diff] [blame] | 1849 | return r; |
Paul Walmsley | bd36179 | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1850 | } |
| 1851 | |
| 1852 | /** |
Rajendra Nayak | e6d3a8b | 2012-11-21 16:15:17 -0700 | [diff] [blame] | 1853 | * _omap4_update_context_lost - increment hwmod context loss counter if |
| 1854 | * hwmod context was lost, and clear hardware context loss reg |
| 1855 | * @oh: hwmod to check for context loss |
| 1856 | * |
| 1857 | * If the PRCM indicates that the hwmod @oh lost context, increment |
| 1858 | * our in-memory context loss counter, and clear the RM_*_CONTEXT |
| 1859 | * bits. No return value. |
| 1860 | */ |
| 1861 | static void _omap4_update_context_lost(struct omap_hwmod *oh) |
| 1862 | { |
| 1863 | if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT) |
| 1864 | return; |
| 1865 | |
| 1866 | if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition, |
| 1867 | oh->clkdm->pwrdm.ptr->prcm_offs, |
| 1868 | oh->prcm.omap4.context_offs)) |
| 1869 | return; |
| 1870 | |
| 1871 | oh->prcm.omap4.context_lost_counter++; |
| 1872 | prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition, |
| 1873 | oh->clkdm->pwrdm.ptr->prcm_offs, |
| 1874 | oh->prcm.omap4.context_offs); |
| 1875 | } |
| 1876 | |
| 1877 | /** |
| 1878 | * _omap4_get_context_lost - get context loss counter for a hwmod |
| 1879 | * @oh: hwmod to get context loss counter for |
| 1880 | * |
| 1881 | * Returns the in-memory context loss counter for a hwmod. |
| 1882 | */ |
| 1883 | static int _omap4_get_context_lost(struct omap_hwmod *oh) |
| 1884 | { |
| 1885 | return oh->prcm.omap4.context_lost_counter; |
| 1886 | } |
| 1887 | |
| 1888 | /** |
Paul Walmsley | 6d266f6 | 2013-02-10 11:22:22 -0700 | [diff] [blame] | 1889 | * _enable_preprogram - Pre-program an IP block during the _enable() process |
| 1890 | * @oh: struct omap_hwmod * |
| 1891 | * |
| 1892 | * Some IP blocks (such as AESS) require some additional programming |
| 1893 | * after enable before they can enter idle. If a function pointer to |
| 1894 | * do so is present in the hwmod data, then call it and pass along the |
| 1895 | * return value; otherwise, return 0. |
| 1896 | */ |
jean-philippe francois | 0f49703 | 2013-05-16 11:25:07 -0700 | [diff] [blame] | 1897 | static int _enable_preprogram(struct omap_hwmod *oh) |
Paul Walmsley | 6d266f6 | 2013-02-10 11:22:22 -0700 | [diff] [blame] | 1898 | { |
| 1899 | if (!oh->class->enable_preprogram) |
| 1900 | return 0; |
| 1901 | |
| 1902 | return oh->class->enable_preprogram(oh); |
| 1903 | } |
| 1904 | |
| 1905 | /** |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1906 | * _enable - enable an omap_hwmod |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1907 | * @oh: struct omap_hwmod * |
| 1908 | * |
| 1909 | * Enables an omap_hwmod @oh such that the MPU can access the hwmod's |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1910 | * register target. Returns -EINVAL if the hwmod is in the wrong |
| 1911 | * state or passes along the return value of _wait_target_ready(). |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1912 | */ |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 1913 | static int _enable(struct omap_hwmod *oh) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1914 | { |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1915 | int r; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1916 | |
Benoit Cousson | 34617e2 | 2011-07-01 22:54:07 +0200 | [diff] [blame] | 1917 | pr_debug("omap_hwmod: %s: enabling\n", oh->name); |
| 1918 | |
Rajendra Nayak | aacf094 | 2011-12-16 05:50:12 -0700 | [diff] [blame] | 1919 | /* |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 1920 | * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled |
Tony Lindgren | b428145 | 2016-10-20 06:35:21 -0700 | [diff] [blame] | 1921 | * state at init. |
Rajendra Nayak | aacf094 | 2011-12-16 05:50:12 -0700 | [diff] [blame] | 1922 | */ |
| 1923 | if (oh->_int_flags & _HWMOD_SKIP_ENABLE) { |
Rajendra Nayak | aacf094 | 2011-12-16 05:50:12 -0700 | [diff] [blame] | 1924 | oh->_int_flags &= ~_HWMOD_SKIP_ENABLE; |
| 1925 | return 0; |
| 1926 | } |
| 1927 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1928 | if (oh->_state != _HWMOD_STATE_INITIALIZED && |
| 1929 | oh->_state != _HWMOD_STATE_IDLE && |
| 1930 | oh->_state != _HWMOD_STATE_DISABLED) { |
Russell King | 4f8a428 | 2012-02-07 10:59:37 +0000 | [diff] [blame] | 1931 | WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n", |
| 1932 | oh->name); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1933 | return -EINVAL; |
| 1934 | } |
| 1935 | |
Benoit Cousson | 31f6286 | 2011-07-01 22:54:05 +0200 | [diff] [blame] | 1936 | /* |
Omar Ramirez Luna | eb05f69 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1937 | * If an IP block contains HW reset lines and all of them are |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1938 | * asserted, we let integration code associated with that |
| 1939 | * block handle the enable. We've received very little |
| 1940 | * information on what those driver authors need, and until |
| 1941 | * detailed information is provided and the driver code is |
| 1942 | * posted to the public lists, this is probably the best we |
| 1943 | * can do. |
Benoit Cousson | 31f6286 | 2011-07-01 22:54:05 +0200 | [diff] [blame] | 1944 | */ |
Omar Ramirez Luna | eb05f69 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1945 | if (_are_all_hardreset_lines_asserted(oh)) |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 1946 | return 0; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 1947 | |
Rajendra Nayak | 665d001 | 2011-07-10 05:57:07 -0600 | [diff] [blame] | 1948 | _add_initiator_dep(oh, mpu_oh); |
| 1949 | |
| 1950 | if (oh->clkdm) { |
| 1951 | /* |
| 1952 | * A clockdomain must be in SW_SUP before enabling |
| 1953 | * completely the module. The clockdomain can be set |
| 1954 | * in HW_AUTO only when the module become ready. |
| 1955 | */ |
Tero Kristo | 1d9a542 | 2016-06-30 16:15:02 +0300 | [diff] [blame] | 1956 | clkdm_deny_idle(oh->clkdm); |
Rajendra Nayak | 665d001 | 2011-07-10 05:57:07 -0600 | [diff] [blame] | 1957 | r = clkdm_hwmod_enable(oh->clkdm, oh); |
| 1958 | if (r) { |
| 1959 | WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n", |
| 1960 | oh->name, oh->clkdm->name, r); |
| 1961 | return r; |
| 1962 | } |
Benoit Cousson | 34617e2 | 2011-07-01 22:54:07 +0200 | [diff] [blame] | 1963 | } |
Rajendra Nayak | 665d001 | 2011-07-10 05:57:07 -0600 | [diff] [blame] | 1964 | |
| 1965 | _enable_clocks(oh); |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 1966 | if (soc_ops.enable_module) |
| 1967 | soc_ops.enable_module(oh); |
Paul Walmsley | fa20022 | 2013-01-26 00:48:56 -0700 | [diff] [blame] | 1968 | if (oh->flags & HWMOD_BLOCK_WFI) |
Thomas Gleixner | f7b861b | 2013-03-21 22:49:38 +0100 | [diff] [blame] | 1969 | cpu_idle_poll_ctrl(true); |
Benoit Cousson | 34617e2 | 2011-07-01 22:54:07 +0200 | [diff] [blame] | 1970 | |
Rajendra Nayak | e6d3a8b | 2012-11-21 16:15:17 -0700 | [diff] [blame] | 1971 | if (soc_ops.update_context_lost) |
| 1972 | soc_ops.update_context_lost(oh); |
| 1973 | |
Kevin Hilman | 8f6aa8e | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 1974 | r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) : |
| 1975 | -EINVAL; |
Roger Quadros | 8ff42da | 2017-03-17 10:58:18 +0200 | [diff] [blame] | 1976 | if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO)) |
Tero Kristo | 1d9a542 | 2016-06-30 16:15:02 +0300 | [diff] [blame] | 1977 | clkdm_allow_idle(oh->clkdm); |
Benoit Cousson | 34617e2 | 2011-07-01 22:54:07 +0200 | [diff] [blame] | 1978 | |
Tero Kristo | 1d9a542 | 2016-06-30 16:15:02 +0300 | [diff] [blame] | 1979 | if (!r) { |
Rajendra Nayak | 665d001 | 2011-07-10 05:57:07 -0600 | [diff] [blame] | 1980 | oh->_state = _HWMOD_STATE_ENABLED; |
| 1981 | |
| 1982 | /* Access the sysconfig only if the target is ready */ |
| 1983 | if (oh->class->sysc) { |
| 1984 | if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED)) |
| 1985 | _update_sysc_cache(oh); |
| 1986 | _enable_sysc(oh); |
| 1987 | } |
Paul Walmsley | 6d266f6 | 2013-02-10 11:22:22 -0700 | [diff] [blame] | 1988 | r = _enable_preprogram(oh); |
Rajendra Nayak | 665d001 | 2011-07-10 05:57:07 -0600 | [diff] [blame] | 1989 | } else { |
Paul Walmsley | 2577a4a | 2012-10-29 20:57:55 -0600 | [diff] [blame] | 1990 | if (soc_ops.disable_module) |
| 1991 | soc_ops.disable_module(oh); |
Rajendra Nayak | 665d001 | 2011-07-10 05:57:07 -0600 | [diff] [blame] | 1992 | _disable_clocks(oh); |
Lokesh Vutla | 812ce9d | 2014-12-19 18:04:50 +0530 | [diff] [blame] | 1993 | pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n", |
| 1994 | oh->name, r); |
Rajendra Nayak | 665d001 | 2011-07-10 05:57:07 -0600 | [diff] [blame] | 1995 | |
| 1996 | if (oh->clkdm) |
| 1997 | clkdm_hwmod_disable(oh->clkdm, oh); |
Benoit Cousson | 9a23dfe | 2010-05-20 12:31:08 -0600 | [diff] [blame] | 1998 | } |
| 1999 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2000 | return r; |
| 2001 | } |
| 2002 | |
| 2003 | /** |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 2004 | * _idle - idle an omap_hwmod |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2005 | * @oh: struct omap_hwmod * |
| 2006 | * |
| 2007 | * Idles an omap_hwmod @oh. This should be called once the hwmod has |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 2008 | * no further work. Returns -EINVAL if the hwmod is in the wrong |
| 2009 | * state or returns 0. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2010 | */ |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 2011 | static int _idle(struct omap_hwmod *oh) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2012 | { |
Lokesh Vutla | 2e18f5a | 2016-03-07 01:41:21 -0700 | [diff] [blame] | 2013 | if (oh->flags & HWMOD_NO_IDLE) { |
| 2014 | oh->_int_flags |= _HWMOD_SKIP_ENABLE; |
| 2015 | return 0; |
| 2016 | } |
| 2017 | |
Benoit Cousson | 34617e2 | 2011-07-01 22:54:07 +0200 | [diff] [blame] | 2018 | pr_debug("omap_hwmod: %s: idling\n", oh->name); |
| 2019 | |
Suman Anna | c20c8f7 | 2016-04-10 13:20:11 -0600 | [diff] [blame] | 2020 | if (_are_all_hardreset_lines_asserted(oh)) |
| 2021 | return 0; |
| 2022 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2023 | if (oh->_state != _HWMOD_STATE_ENABLED) { |
Russell King | 4f8a428 | 2012-02-07 10:59:37 +0000 | [diff] [blame] | 2024 | WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n", |
| 2025 | oh->name); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2026 | return -EINVAL; |
| 2027 | } |
| 2028 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 2029 | if (oh->class->sysc) |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 2030 | _idle_sysc(oh); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2031 | _del_initiator_dep(oh, mpu_oh); |
Benoit Cousson | bfc141e | 2011-12-16 16:09:11 -0800 | [diff] [blame] | 2032 | |
Roger Quadros | 8ff42da | 2017-03-17 10:58:18 +0200 | [diff] [blame] | 2033 | /* |
| 2034 | * If HWMOD_CLKDM_NOAUTO is set then we don't |
| 2035 | * deny idle the clkdm again since idle was already denied |
| 2036 | * in _enable() |
| 2037 | */ |
| 2038 | if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO)) |
Tero Kristo | 1d9a542 | 2016-06-30 16:15:02 +0300 | [diff] [blame] | 2039 | clkdm_deny_idle(oh->clkdm); |
| 2040 | |
Paul Walmsley | fa20022 | 2013-01-26 00:48:56 -0700 | [diff] [blame] | 2041 | if (oh->flags & HWMOD_BLOCK_WFI) |
Thomas Gleixner | f7b861b | 2013-03-21 22:49:38 +0100 | [diff] [blame] | 2042 | cpu_idle_poll_ctrl(false); |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 2043 | if (soc_ops.disable_module) |
| 2044 | soc_ops.disable_module(oh); |
Benoit Cousson | bfc141e | 2011-12-16 16:09:11 -0800 | [diff] [blame] | 2045 | |
Benoit Cousson | 45c3825 | 2011-07-10 05:56:33 -0600 | [diff] [blame] | 2046 | /* |
| 2047 | * The module must be in idle mode before disabling any parents |
| 2048 | * clocks. Otherwise, the parent clock might be disabled before |
| 2049 | * the module transition is done, and thus will prevent the |
| 2050 | * transition to complete properly. |
| 2051 | */ |
| 2052 | _disable_clocks(oh); |
Tero Kristo | 1d9a542 | 2016-06-30 16:15:02 +0300 | [diff] [blame] | 2053 | if (oh->clkdm) { |
| 2054 | clkdm_allow_idle(oh->clkdm); |
Rajendra Nayak | 665d001 | 2011-07-10 05:57:07 -0600 | [diff] [blame] | 2055 | clkdm_hwmod_disable(oh->clkdm, oh); |
Tero Kristo | 1d9a542 | 2016-06-30 16:15:02 +0300 | [diff] [blame] | 2056 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2057 | |
| 2058 | oh->_state = _HWMOD_STATE_IDLE; |
| 2059 | |
| 2060 | return 0; |
| 2061 | } |
| 2062 | |
| 2063 | /** |
| 2064 | * _shutdown - shutdown an omap_hwmod |
| 2065 | * @oh: struct omap_hwmod * |
| 2066 | * |
| 2067 | * Shut down an omap_hwmod @oh. This should be called when the driver |
| 2068 | * used for the hwmod is removed or unloaded or if the driver is not |
| 2069 | * used by the system. Returns -EINVAL if the hwmod is in the wrong |
| 2070 | * state or returns 0. |
| 2071 | */ |
| 2072 | static int _shutdown(struct omap_hwmod *oh) |
| 2073 | { |
Paul Walmsley | 9c8b0ec | 2012-04-18 19:10:02 -0600 | [diff] [blame] | 2074 | int ret, i; |
Paul Walmsley | e4dc8f5 | 2010-12-14 12:42:34 -0700 | [diff] [blame] | 2075 | u8 prev_state; |
| 2076 | |
Suman Anna | c20c8f7 | 2016-04-10 13:20:11 -0600 | [diff] [blame] | 2077 | if (_are_all_hardreset_lines_asserted(oh)) |
| 2078 | return 0; |
| 2079 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2080 | if (oh->_state != _HWMOD_STATE_IDLE && |
| 2081 | oh->_state != _HWMOD_STATE_ENABLED) { |
Russell King | 4f8a428 | 2012-02-07 10:59:37 +0000 | [diff] [blame] | 2082 | WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n", |
| 2083 | oh->name); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2084 | return -EINVAL; |
| 2085 | } |
| 2086 | |
| 2087 | pr_debug("omap_hwmod: %s: disabling\n", oh->name); |
| 2088 | |
Paul Walmsley | e4dc8f5 | 2010-12-14 12:42:34 -0700 | [diff] [blame] | 2089 | if (oh->class->pre_shutdown) { |
| 2090 | prev_state = oh->_state; |
| 2091 | if (oh->_state == _HWMOD_STATE_IDLE) |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 2092 | _enable(oh); |
Paul Walmsley | e4dc8f5 | 2010-12-14 12:42:34 -0700 | [diff] [blame] | 2093 | ret = oh->class->pre_shutdown(oh); |
| 2094 | if (ret) { |
| 2095 | if (prev_state == _HWMOD_STATE_IDLE) |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 2096 | _idle(oh); |
Paul Walmsley | e4dc8f5 | 2010-12-14 12:42:34 -0700 | [diff] [blame] | 2097 | return ret; |
| 2098 | } |
| 2099 | } |
| 2100 | |
Miguel Vadillo | 6481c73 | 2011-07-01 22:54:02 +0200 | [diff] [blame] | 2101 | if (oh->class->sysc) { |
| 2102 | if (oh->_state == _HWMOD_STATE_IDLE) |
| 2103 | _enable(oh); |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 2104 | _shutdown_sysc(oh); |
Miguel Vadillo | 6481c73 | 2011-07-01 22:54:02 +0200 | [diff] [blame] | 2105 | } |
BenoƮt Cousson | 5365efb | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 2106 | |
Benoit Cousson | 3827f94 | 2010-09-21 10:34:08 -0600 | [diff] [blame] | 2107 | /* clocks and deps are already disabled in idle */ |
| 2108 | if (oh->_state == _HWMOD_STATE_ENABLED) { |
| 2109 | _del_initiator_dep(oh, mpu_oh); |
| 2110 | /* XXX what about the other system initiators here? dma, dsp */ |
Paul Walmsley | fa20022 | 2013-01-26 00:48:56 -0700 | [diff] [blame] | 2111 | if (oh->flags & HWMOD_BLOCK_WFI) |
Thomas Gleixner | f7b861b | 2013-03-21 22:49:38 +0100 | [diff] [blame] | 2112 | cpu_idle_poll_ctrl(false); |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 2113 | if (soc_ops.disable_module) |
| 2114 | soc_ops.disable_module(oh); |
Benoit Cousson | 45c3825 | 2011-07-10 05:56:33 -0600 | [diff] [blame] | 2115 | _disable_clocks(oh); |
Rajendra Nayak | 665d001 | 2011-07-10 05:57:07 -0600 | [diff] [blame] | 2116 | if (oh->clkdm) |
| 2117 | clkdm_hwmod_disable(oh->clkdm, oh); |
Benoit Cousson | 3827f94 | 2010-09-21 10:34:08 -0600 | [diff] [blame] | 2118 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2119 | /* XXX Should this code also force-disable the optional clocks? */ |
| 2120 | |
Paul Walmsley | 9c8b0ec | 2012-04-18 19:10:02 -0600 | [diff] [blame] | 2121 | for (i = 0; i < oh->rst_lines_cnt; i++) |
| 2122 | _assert_hardreset(oh, oh->rst_lines[i].name); |
Benoit Cousson | 31f6286 | 2011-07-01 22:54:05 +0200 | [diff] [blame] | 2123 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2124 | oh->_state = _HWMOD_STATE_DISABLED; |
| 2125 | |
| 2126 | return 0; |
| 2127 | } |
| 2128 | |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2129 | static int of_dev_find_hwmod(struct device_node *np, |
| 2130 | struct omap_hwmod *oh) |
| 2131 | { |
| 2132 | int count, i, res; |
| 2133 | const char *p; |
| 2134 | |
| 2135 | count = of_property_count_strings(np, "ti,hwmods"); |
| 2136 | if (count < 1) |
| 2137 | return -ENODEV; |
| 2138 | |
| 2139 | for (i = 0; i < count; i++) { |
| 2140 | res = of_property_read_string_index(np, "ti,hwmods", |
| 2141 | i, &p); |
| 2142 | if (res) |
| 2143 | continue; |
| 2144 | if (!strcmp(p, oh->name)) { |
Rob Herring | 6e771379 | 2018-08-28 10:44:27 -0500 | [diff] [blame] | 2145 | pr_debug("omap_hwmod: dt %pOFn[%i] uses hwmod %s\n", |
| 2146 | np, i, oh->name); |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2147 | return i; |
| 2148 | } |
| 2149 | } |
| 2150 | |
| 2151 | return -ENODEV; |
| 2152 | } |
| 2153 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2154 | /** |
Santosh Shilimkar | 079abad | 2013-01-21 18:40:57 +0530 | [diff] [blame] | 2155 | * of_dev_hwmod_lookup - look up needed hwmod from dt blob |
| 2156 | * @np: struct device_node * |
| 2157 | * @oh: struct omap_hwmod * |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2158 | * @index: index of the entry found |
| 2159 | * @found: struct device_node * found or NULL |
Santosh Shilimkar | 079abad | 2013-01-21 18:40:57 +0530 | [diff] [blame] | 2160 | * |
| 2161 | * Parse the dt blob and find out needed hwmod. Recursive function is |
| 2162 | * implemented to take care hierarchical dt blob parsing. |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2163 | * Return: Returns 0 on success, -ENODEV when not found. |
Santosh Shilimkar | 079abad | 2013-01-21 18:40:57 +0530 | [diff] [blame] | 2164 | */ |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2165 | static int of_dev_hwmod_lookup(struct device_node *np, |
| 2166 | struct omap_hwmod *oh, |
| 2167 | int *index, |
| 2168 | struct device_node **found) |
Santosh Shilimkar | 079abad | 2013-01-21 18:40:57 +0530 | [diff] [blame] | 2169 | { |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2170 | struct device_node *np0 = NULL; |
| 2171 | int res; |
| 2172 | |
| 2173 | res = of_dev_find_hwmod(np, oh); |
| 2174 | if (res >= 0) { |
| 2175 | *found = np; |
| 2176 | *index = res; |
| 2177 | return 0; |
| 2178 | } |
Santosh Shilimkar | 079abad | 2013-01-21 18:40:57 +0530 | [diff] [blame] | 2179 | |
| 2180 | for_each_child_of_node(np, np0) { |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2181 | struct device_node *fc; |
| 2182 | int i; |
| 2183 | |
| 2184 | res = of_dev_hwmod_lookup(np0, oh, &i, &fc); |
| 2185 | if (res == 0) { |
| 2186 | *found = fc; |
| 2187 | *index = i; |
| 2188 | return 0; |
Santosh Shilimkar | 079abad | 2013-01-21 18:40:57 +0530 | [diff] [blame] | 2189 | } |
| 2190 | } |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2191 | |
| 2192 | *found = NULL; |
| 2193 | *index = 0; |
| 2194 | |
| 2195 | return -ENODEV; |
Santosh Shilimkar | 079abad | 2013-01-21 18:40:57 +0530 | [diff] [blame] | 2196 | } |
| 2197 | |
| 2198 | /** |
Tony Lindgren | 1dbcb97 | 2018-08-08 01:07:04 -0700 | [diff] [blame] | 2199 | * omap_hwmod_fix_mpu_rt_idx - fix up mpu_rt_idx register offsets |
| 2200 | * |
| 2201 | * @oh: struct omap_hwmod * |
| 2202 | * @np: struct device_node * |
| 2203 | * |
| 2204 | * Fix up module register offsets for modules with mpu_rt_idx. |
| 2205 | * Only needed for cpsw with interconnect target module defined |
| 2206 | * in device tree while still using legacy hwmod platform data |
| 2207 | * for rev, sysc and syss registers. |
| 2208 | * |
| 2209 | * Can be removed when all cpsw hwmod platform data has been |
| 2210 | * dropped. |
| 2211 | */ |
| 2212 | static void omap_hwmod_fix_mpu_rt_idx(struct omap_hwmod *oh, |
| 2213 | struct device_node *np, |
| 2214 | struct resource *res) |
| 2215 | { |
| 2216 | struct device_node *child = NULL; |
| 2217 | int error; |
| 2218 | |
| 2219 | child = of_get_next_child(np, child); |
| 2220 | if (!child) |
| 2221 | return; |
| 2222 | |
| 2223 | error = of_address_to_resource(child, oh->mpu_rt_idx, res); |
| 2224 | if (error) |
| 2225 | pr_err("%s: error mapping mpu_rt_idx: %i\n", |
| 2226 | __func__, error); |
| 2227 | } |
| 2228 | |
| 2229 | /** |
Tony Lindgren | 6c72b35 | 2017-10-10 14:23:27 -0700 | [diff] [blame] | 2230 | * omap_hwmod_parse_module_range - map module IO range from device tree |
| 2231 | * @oh: struct omap_hwmod * |
| 2232 | * @np: struct device_node * |
| 2233 | * |
| 2234 | * Parse the device tree range an interconnect target module provides |
| 2235 | * for it's child device IP blocks. This way we can support the old |
| 2236 | * "ti,hwmods" property with just dts data without a need for platform |
| 2237 | * data for IO resources. And we don't need all the child IP device |
| 2238 | * nodes available in the dts. |
| 2239 | */ |
| 2240 | int omap_hwmod_parse_module_range(struct omap_hwmod *oh, |
| 2241 | struct device_node *np, |
| 2242 | struct resource *res) |
| 2243 | { |
| 2244 | struct property *prop; |
| 2245 | const __be32 *ranges; |
| 2246 | const char *name; |
| 2247 | u32 nr_addr, nr_size; |
| 2248 | u64 base, size; |
| 2249 | int len, error; |
| 2250 | |
| 2251 | if (!res) |
| 2252 | return -EINVAL; |
| 2253 | |
| 2254 | ranges = of_get_property(np, "ranges", &len); |
| 2255 | if (!ranges) |
| 2256 | return -ENOENT; |
| 2257 | |
| 2258 | len /= sizeof(*ranges); |
| 2259 | |
| 2260 | if (len < 3) |
| 2261 | return -EINVAL; |
| 2262 | |
| 2263 | of_property_for_each_string(np, "compatible", prop, name) |
| 2264 | if (!strncmp("ti,sysc-", name, 8)) |
| 2265 | break; |
| 2266 | |
| 2267 | if (!name) |
| 2268 | return -ENOENT; |
| 2269 | |
| 2270 | error = of_property_read_u32(np, "#address-cells", &nr_addr); |
| 2271 | if (error) |
| 2272 | return -ENOENT; |
| 2273 | |
| 2274 | error = of_property_read_u32(np, "#size-cells", &nr_size); |
| 2275 | if (error) |
| 2276 | return -ENOENT; |
| 2277 | |
| 2278 | if (nr_addr != 1 || nr_size != 1) { |
Rob Herring | 6e771379 | 2018-08-28 10:44:27 -0500 | [diff] [blame] | 2279 | pr_err("%s: invalid range for %s->%pOFn\n", __func__, |
| 2280 | oh->name, np); |
Tony Lindgren | 6c72b35 | 2017-10-10 14:23:27 -0700 | [diff] [blame] | 2281 | return -EINVAL; |
| 2282 | } |
| 2283 | |
| 2284 | ranges++; |
| 2285 | base = of_translate_address(np, ranges++); |
| 2286 | size = be32_to_cpup(ranges); |
| 2287 | |
Rob Herring | 6e771379 | 2018-08-28 10:44:27 -0500 | [diff] [blame] | 2288 | pr_debug("omap_hwmod: %s %pOFn at 0x%llx size 0x%llx\n", |
| 2289 | oh->name, np, base, size); |
Tony Lindgren | 6c72b35 | 2017-10-10 14:23:27 -0700 | [diff] [blame] | 2290 | |
Tony Lindgren | 1dbcb97 | 2018-08-08 01:07:04 -0700 | [diff] [blame] | 2291 | if (oh && oh->mpu_rt_idx) { |
| 2292 | omap_hwmod_fix_mpu_rt_idx(oh, np, res); |
| 2293 | |
| 2294 | return 0; |
| 2295 | } |
| 2296 | |
Tony Lindgren | 6c72b35 | 2017-10-10 14:23:27 -0700 | [diff] [blame] | 2297 | res->start = base; |
| 2298 | res->end = base + size - 1; |
| 2299 | res->flags = IORESOURCE_MEM; |
| 2300 | |
| 2301 | return 0; |
| 2302 | } |
| 2303 | |
| 2304 | /** |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2305 | * _init_mpu_rt_base - populate the virtual address for a hwmod |
| 2306 | * @oh: struct omap_hwmod * to locate the virtual address |
Rajendra Nayak | f92d959 | 2013-10-09 01:26:55 -0600 | [diff] [blame] | 2307 | * @data: (unused, caller should pass NULL) |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2308 | * @index: index of the reg entry iospace in device tree |
Rajendra Nayak | f92d959 | 2013-10-09 01:26:55 -0600 | [diff] [blame] | 2309 | * @np: struct device_node * of the IP block's device node in the DT data |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2310 | * |
| 2311 | * Cache the virtual address used by the MPU to access this IP block's |
| 2312 | * registers. This address is needed early so the OCP registers that |
| 2313 | * are part of the device's address space can be ioremapped properly. |
Suman Anna | 6423d6d | 2013-10-08 23:46:49 -0600 | [diff] [blame] | 2314 | * |
Roger Quadros | 9a258af | 2015-07-16 16:16:44 +0300 | [diff] [blame] | 2315 | * If SYSC access is not needed, the registers will not be remapped |
| 2316 | * and non-availability of MPU access is not treated as an error. |
| 2317 | * |
Suman Anna | 6423d6d | 2013-10-08 23:46:49 -0600 | [diff] [blame] | 2318 | * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and |
| 2319 | * -ENXIO on absent or invalid register target address space. |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2320 | */ |
Rajendra Nayak | f92d959 | 2013-10-09 01:26:55 -0600 | [diff] [blame] | 2321 | static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data, |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2322 | int index, struct device_node *np) |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2323 | { |
Santosh Shilimkar | 079abad | 2013-01-21 18:40:57 +0530 | [diff] [blame] | 2324 | void __iomem *va_start = NULL; |
Tony Lindgren | 6c72b35 | 2017-10-10 14:23:27 -0700 | [diff] [blame] | 2325 | struct resource res; |
| 2326 | int error; |
Paul Walmsley | c9aafd2 | 2012-04-18 19:10:05 -0600 | [diff] [blame] | 2327 | |
| 2328 | if (!oh) |
Suman Anna | 6423d6d | 2013-10-08 23:46:49 -0600 | [diff] [blame] | 2329 | return -EINVAL; |
Paul Walmsley | c9aafd2 | 2012-04-18 19:10:05 -0600 | [diff] [blame] | 2330 | |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 2331 | _save_mpu_port_index(oh); |
| 2332 | |
Roger Quadros | 9a258af | 2015-07-16 16:16:44 +0300 | [diff] [blame] | 2333 | /* if we don't need sysc access we don't need to ioremap */ |
| 2334 | if (!oh->class->sysc) |
| 2335 | return 0; |
| 2336 | |
| 2337 | /* we can't continue without MPU PORT if we need sysc access */ |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2338 | if (oh->_int_flags & _HWMOD_NO_MPU_PORT) |
Suman Anna | 6423d6d | 2013-10-08 23:46:49 -0600 | [diff] [blame] | 2339 | return -ENXIO; |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2340 | |
Tony Lindgren | 9cffb1a | 2017-10-10 14:27:33 -0700 | [diff] [blame] | 2341 | if (!np) { |
| 2342 | pr_err("omap_hwmod: %s: no dt node\n", oh->name); |
| 2343 | return -ENXIO; |
Paul Walmsley | c9aafd2 | 2012-04-18 19:10:05 -0600 | [diff] [blame] | 2344 | } |
| 2345 | |
Tony Lindgren | 9cffb1a | 2017-10-10 14:27:33 -0700 | [diff] [blame] | 2346 | /* Do we have a dts range for the interconnect target module? */ |
| 2347 | error = omap_hwmod_parse_module_range(oh, np, &res); |
| 2348 | if (!error) |
| 2349 | va_start = ioremap(res.start, resource_size(&res)); |
| 2350 | |
| 2351 | /* No ranges, rely on device reg entry */ |
| 2352 | if (!va_start) |
| 2353 | va_start = of_iomap(np, index + oh->mpu_rt_idx); |
Paul Walmsley | c9aafd2 | 2012-04-18 19:10:05 -0600 | [diff] [blame] | 2354 | if (!va_start) { |
Tony Lindgren | 9cffb1a | 2017-10-10 14:27:33 -0700 | [diff] [blame] | 2355 | pr_err("omap_hwmod: %s: Missing dt reg%i for %pOF\n", |
| 2356 | oh->name, index, np); |
Suman Anna | 6423d6d | 2013-10-08 23:46:49 -0600 | [diff] [blame] | 2357 | return -ENXIO; |
Paul Walmsley | c9aafd2 | 2012-04-18 19:10:05 -0600 | [diff] [blame] | 2358 | } |
| 2359 | |
| 2360 | pr_debug("omap_hwmod: %s: MPU register target at va %p\n", |
| 2361 | oh->name, va_start); |
| 2362 | |
| 2363 | oh->_mpu_rt_va = va_start; |
Suman Anna | 6423d6d | 2013-10-08 23:46:49 -0600 | [diff] [blame] | 2364 | return 0; |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2365 | } |
| 2366 | |
Tony Lindgren | 4f21224 | 2018-12-10 14:11:10 -0800 | [diff] [blame] | 2367 | static void __init parse_module_flags(struct omap_hwmod *oh, |
| 2368 | struct device_node *np) |
| 2369 | { |
| 2370 | if (of_find_property(np, "ti,no-reset-on-init", NULL)) |
| 2371 | oh->flags |= HWMOD_INIT_NO_RESET; |
| 2372 | if (of_find_property(np, "ti,no-idle-on-init", NULL)) |
| 2373 | oh->flags |= HWMOD_INIT_NO_IDLE; |
| 2374 | if (of_find_property(np, "ti,no-idle", NULL)) |
| 2375 | oh->flags |= HWMOD_NO_IDLE; |
| 2376 | } |
| 2377 | |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2378 | /** |
| 2379 | * _init - initialize internal data for the hwmod @oh |
| 2380 | * @oh: struct omap_hwmod * |
| 2381 | * @n: (unused) |
| 2382 | * |
| 2383 | * Look up the clocks and the address space used by the MPU to access |
| 2384 | * registers belonging to the hwmod @oh. @oh must already be |
| 2385 | * registered at this point. This is the first of two phases for |
| 2386 | * hwmod initialization. Code called here does not touch any hardware |
| 2387 | * registers, it simply prepares internal data structures. Returns 0 |
Suman Anna | 6423d6d | 2013-10-08 23:46:49 -0600 | [diff] [blame] | 2388 | * upon success or if the hwmod isn't registered or if the hwmod's |
| 2389 | * address space is not defined, or -EINVAL upon failure. |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2390 | */ |
| 2391 | static int __init _init(struct omap_hwmod *oh, void *data) |
| 2392 | { |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2393 | int r, index; |
Rajendra Nayak | f92d959 | 2013-10-09 01:26:55 -0600 | [diff] [blame] | 2394 | struct device_node *np = NULL; |
Tony Lindgren | 1aa8f0c | 2017-05-31 15:51:37 -0700 | [diff] [blame] | 2395 | struct device_node *bus; |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2396 | |
| 2397 | if (oh->_state != _HWMOD_STATE_REGISTERED) |
| 2398 | return 0; |
| 2399 | |
Tony Lindgren | 1aa8f0c | 2017-05-31 15:51:37 -0700 | [diff] [blame] | 2400 | bus = of_find_node_by_name(NULL, "ocp"); |
| 2401 | if (!bus) |
| 2402 | return -ENODEV; |
Tony Lindgren | 5e863c5 | 2013-12-06 14:20:16 -0800 | [diff] [blame] | 2403 | |
Tony Lindgren | 1aa8f0c | 2017-05-31 15:51:37 -0700 | [diff] [blame] | 2404 | r = of_dev_hwmod_lookup(bus, oh, &index, &np); |
| 2405 | if (r) |
| 2406 | pr_debug("omap_hwmod: %s missing dt data\n", oh->name); |
| 2407 | else if (np && index) |
Rob Herring | 6e771379 | 2018-08-28 10:44:27 -0500 | [diff] [blame] | 2408 | pr_warn("omap_hwmod: %s using broken dt data from %pOFn\n", |
| 2409 | oh->name, np); |
Rajendra Nayak | f92d959 | 2013-10-09 01:26:55 -0600 | [diff] [blame] | 2410 | |
Roger Quadros | 9a258af | 2015-07-16 16:16:44 +0300 | [diff] [blame] | 2411 | r = _init_mpu_rt_base(oh, NULL, index, np); |
| 2412 | if (r < 0) { |
| 2413 | WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n", |
| 2414 | oh->name); |
| 2415 | return 0; |
Suman Anna | 6423d6d | 2013-10-08 23:46:49 -0600 | [diff] [blame] | 2416 | } |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2417 | |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 2418 | r = _init_clocks(oh, np); |
Russell King | c48cd65 | 2013-03-13 20:44:21 +0000 | [diff] [blame] | 2419 | if (r < 0) { |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2420 | WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name); |
| 2421 | return -EINVAL; |
| 2422 | } |
| 2423 | |
Suman Anna | 3d36ad7 | 2014-03-14 14:45:17 +0530 | [diff] [blame] | 2424 | if (np) { |
Tony Lindgren | 4f21224 | 2018-12-10 14:11:10 -0800 | [diff] [blame] | 2425 | struct device_node *child; |
| 2426 | |
| 2427 | parse_module_flags(oh, np); |
| 2428 | child = of_get_next_child(np, NULL); |
| 2429 | if (child) |
| 2430 | parse_module_flags(oh, child); |
Suman Anna | 3d36ad7 | 2014-03-14 14:45:17 +0530 | [diff] [blame] | 2431 | } |
Rajendra Nayak | f92d959 | 2013-10-09 01:26:55 -0600 | [diff] [blame] | 2432 | |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2433 | oh->_state = _HWMOD_STATE_INITIALIZED; |
| 2434 | |
| 2435 | return 0; |
| 2436 | } |
| 2437 | |
| 2438 | /** |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2439 | * _setup_iclk_autoidle - configure an IP block's interface clocks |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2440 | * @oh: struct omap_hwmod * |
| 2441 | * |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2442 | * Set up the module's interface clocks. XXX This function is still mostly |
| 2443 | * a stub; implementing this properly requires iclk autoidle usecounting in |
| 2444 | * the clock code. No return value. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2445 | */ |
Nathan Chancellor | c10b26a | 2018-10-17 17:52:07 -0700 | [diff] [blame] | 2446 | static void _setup_iclk_autoidle(struct omap_hwmod *oh) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2447 | { |
Paul Walmsley | 5d95dde | 2012-04-19 04:04:28 -0600 | [diff] [blame] | 2448 | struct omap_hwmod_ocp_if *os; |
Tony Lindgren | b8e1bdd | 2017-03-14 13:13:19 -0700 | [diff] [blame] | 2449 | |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 2450 | if (oh->_state != _HWMOD_STATE_INITIALIZED) |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2451 | return; |
Paul Walmsley | 48d54f3 | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 2452 | |
Tony Lindgren | b8e1bdd | 2017-03-14 13:13:19 -0700 | [diff] [blame] | 2453 | list_for_each_entry(os, &oh->slave_ports, node) { |
Paul Walmsley | 5d95dde | 2012-04-19 04:04:28 -0600 | [diff] [blame] | 2454 | if (!os->_clk) |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2455 | continue; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2456 | |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2457 | if (os->flags & OCPIF_SWSUP_IDLE) { |
Andreas Kemnade | 12af39c | 2019-01-16 23:04:29 +0100 | [diff] [blame] | 2458 | /* |
| 2459 | * we might have multiple users of one iclk with |
| 2460 | * different requirements, disable autoidle when |
| 2461 | * the module is enabled, e.g. dss iclk |
| 2462 | */ |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2463 | } else { |
Andreas Kemnade | 12af39c | 2019-01-16 23:04:29 +0100 | [diff] [blame] | 2464 | /* we are enabling autoidle afterwards anyways */ |
Paul Walmsley | 5d95dde | 2012-04-19 04:04:28 -0600 | [diff] [blame] | 2465 | clk_enable(os->_clk); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2466 | } |
| 2467 | } |
| 2468 | |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2469 | return; |
| 2470 | } |
| 2471 | |
| 2472 | /** |
| 2473 | * _setup_reset - reset an IP block during the setup process |
| 2474 | * @oh: struct omap_hwmod * |
| 2475 | * |
| 2476 | * Reset the IP block corresponding to the hwmod @oh during the setup |
| 2477 | * process. The IP block is first enabled so it can be successfully |
| 2478 | * reset. Returns 0 upon success or a negative error code upon |
| 2479 | * failure. |
| 2480 | */ |
Nathan Chancellor | c10b26a | 2018-10-17 17:52:07 -0700 | [diff] [blame] | 2481 | static int _setup_reset(struct omap_hwmod *oh) |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2482 | { |
Tony Lindgren | 7f0d078 | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 2483 | int r = 0; |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2484 | |
| 2485 | if (oh->_state != _HWMOD_STATE_INITIALIZED) |
| 2486 | return -EINVAL; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2487 | |
Paul Walmsley | 5fb3d52 | 2012-10-29 22:11:50 -0600 | [diff] [blame] | 2488 | if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK) |
| 2489 | return -EPERM; |
| 2490 | |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 2491 | if (oh->rst_lines_cnt == 0) { |
| 2492 | r = _enable(oh); |
| 2493 | if (r) { |
Joe Perches | 3d0cb73 | 2014-09-13 11:31:16 -0700 | [diff] [blame] | 2494 | pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n", |
| 2495 | oh->name, oh->_state); |
Paul Walmsley | 747834a | 2012-04-18 19:10:04 -0600 | [diff] [blame] | 2496 | return -EINVAL; |
| 2497 | } |
Benoit Cousson | 9a23dfe | 2010-05-20 12:31:08 -0600 | [diff] [blame] | 2498 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2499 | |
Rajendra Nayak | 2800852 | 2012-03-13 22:55:23 +0530 | [diff] [blame] | 2500 | if (!(oh->flags & HWMOD_INIT_NO_RESET)) |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2501 | r = _reset(oh); |
| 2502 | |
| 2503 | return r; |
| 2504 | } |
| 2505 | |
| 2506 | /** |
| 2507 | * _setup_postsetup - transition to the appropriate state after _setup |
| 2508 | * @oh: struct omap_hwmod * |
| 2509 | * |
| 2510 | * Place an IP block represented by @oh into a "post-setup" state -- |
| 2511 | * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that |
| 2512 | * this function is called at the end of _setup().) The postsetup |
| 2513 | * state for an IP block can be changed by calling |
| 2514 | * omap_hwmod_enter_postsetup_state() early in the boot process, |
| 2515 | * before one of the omap_hwmod_setup*() functions are called for the |
| 2516 | * IP block. |
| 2517 | * |
| 2518 | * The IP block stays in this state until a PM runtime-based driver is |
| 2519 | * loaded for that IP block. A post-setup state of IDLE is |
| 2520 | * appropriate for almost all IP blocks with runtime PM-enabled |
| 2521 | * drivers, since those drivers are able to enable the IP block. A |
| 2522 | * post-setup state of ENABLED is appropriate for kernels with PM |
| 2523 | * runtime disabled. The DISABLED state is appropriate for unusual IP |
| 2524 | * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers |
| 2525 | * included, since the WDTIMER starts running on reset and will reset |
| 2526 | * the MPU if left active. |
| 2527 | * |
| 2528 | * This post-setup mechanism is deprecated. Once all of the OMAP |
| 2529 | * drivers have been converted to use PM runtime, and all of the IP |
| 2530 | * block data and interconnect data is available to the hwmod code, it |
| 2531 | * should be possible to replace this mechanism with a "lazy reset" |
| 2532 | * arrangement. In a "lazy reset" setup, each IP block is enabled |
| 2533 | * when the driver first probes, then all remaining IP blocks without |
| 2534 | * drivers are either shut down or enabled after the drivers have |
| 2535 | * loaded. However, this cannot take place until the above |
| 2536 | * preconditions have been met, since otherwise the late reset code |
| 2537 | * has no way of knowing which IP blocks are in use by drivers, and |
| 2538 | * which ones are unused. |
| 2539 | * |
| 2540 | * No return value. |
| 2541 | */ |
Nathan Chancellor | c10b26a | 2018-10-17 17:52:07 -0700 | [diff] [blame] | 2542 | static void _setup_postsetup(struct omap_hwmod *oh) |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2543 | { |
| 2544 | u8 postsetup_state; |
| 2545 | |
| 2546 | if (oh->rst_lines_cnt > 0) |
| 2547 | return; |
Benoit Cousson | 76e5589 | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 2548 | |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 2549 | postsetup_state = oh->_postsetup_state; |
| 2550 | if (postsetup_state == _HWMOD_STATE_UNKNOWN) |
| 2551 | postsetup_state = _HWMOD_STATE_ENABLED; |
| 2552 | |
| 2553 | /* |
| 2554 | * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data - |
| 2555 | * it should be set by the core code as a runtime flag during startup |
| 2556 | */ |
Lokesh Vutla | 2e18f5a | 2016-03-07 01:41:21 -0700 | [diff] [blame] | 2557 | if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) && |
Rajendra Nayak | aacf094 | 2011-12-16 05:50:12 -0700 | [diff] [blame] | 2558 | (postsetup_state == _HWMOD_STATE_IDLE)) { |
| 2559 | oh->_int_flags |= _HWMOD_SKIP_ENABLE; |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 2560 | postsetup_state = _HWMOD_STATE_ENABLED; |
Rajendra Nayak | aacf094 | 2011-12-16 05:50:12 -0700 | [diff] [blame] | 2561 | } |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 2562 | |
| 2563 | if (postsetup_state == _HWMOD_STATE_IDLE) |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 2564 | _idle(oh); |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 2565 | else if (postsetup_state == _HWMOD_STATE_DISABLED) |
| 2566 | _shutdown(oh); |
| 2567 | else if (postsetup_state != _HWMOD_STATE_ENABLED) |
| 2568 | WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n", |
| 2569 | oh->name, postsetup_state); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2570 | |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2571 | return; |
| 2572 | } |
| 2573 | |
| 2574 | /** |
| 2575 | * _setup - prepare IP block hardware for use |
| 2576 | * @oh: struct omap_hwmod * |
| 2577 | * @n: (unused, pass NULL) |
| 2578 | * |
| 2579 | * Configure the IP block represented by @oh. This may include |
| 2580 | * enabling the IP block, resetting it, and placing it into a |
| 2581 | * post-setup state, depending on the type of IP block and applicable |
| 2582 | * flags. IP blocks are reset to prevent any previous configuration |
| 2583 | * by the bootloader or previous operating system from interfering |
| 2584 | * with power management or other parts of the system. The reset can |
| 2585 | * be avoided; see omap_hwmod_no_setup_reset(). This is the second of |
| 2586 | * two phases for hwmod initialization. Code called here generally |
| 2587 | * affects the IP block hardware, or system integration hardware |
| 2588 | * associated with the IP block. Returns 0. |
| 2589 | */ |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 2590 | static int _setup(struct omap_hwmod *oh, void *data) |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2591 | { |
| 2592 | if (oh->_state != _HWMOD_STATE_INITIALIZED) |
| 2593 | return 0; |
| 2594 | |
Tomi Valkeinen | f22d2545 | 2014-10-09 17:03:14 +0300 | [diff] [blame] | 2595 | if (oh->parent_hwmod) { |
| 2596 | int r; |
| 2597 | |
| 2598 | r = _enable(oh->parent_hwmod); |
| 2599 | WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n", |
| 2600 | oh->name, oh->parent_hwmod->name); |
| 2601 | } |
| 2602 | |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 2603 | _setup_iclk_autoidle(oh); |
| 2604 | |
| 2605 | if (!_setup_reset(oh)) |
| 2606 | _setup_postsetup(oh); |
| 2607 | |
Tomi Valkeinen | f22d2545 | 2014-10-09 17:03:14 +0300 | [diff] [blame] | 2608 | if (oh->parent_hwmod) { |
| 2609 | u8 postsetup_state; |
| 2610 | |
| 2611 | postsetup_state = oh->parent_hwmod->_postsetup_state; |
| 2612 | |
| 2613 | if (postsetup_state == _HWMOD_STATE_IDLE) |
| 2614 | _idle(oh->parent_hwmod); |
| 2615 | else if (postsetup_state == _HWMOD_STATE_DISABLED) |
| 2616 | _shutdown(oh->parent_hwmod); |
| 2617 | else if (postsetup_state != _HWMOD_STATE_ENABLED) |
| 2618 | WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n", |
| 2619 | oh->parent_hwmod->name, postsetup_state); |
| 2620 | } |
| 2621 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2622 | return 0; |
| 2623 | } |
| 2624 | |
Benoit Cousson | 0102b62 | 2010-12-21 21:31:27 -0700 | [diff] [blame] | 2625 | /** |
| 2626 | * _register - register a struct omap_hwmod |
| 2627 | * @oh: struct omap_hwmod * |
| 2628 | * |
| 2629 | * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod |
| 2630 | * already has been registered by the same name; -EINVAL if the |
| 2631 | * omap_hwmod is in the wrong state, if @oh is NULL, if the |
| 2632 | * omap_hwmod's class field is NULL; if the omap_hwmod is missing a |
| 2633 | * name, or if the omap_hwmod's class is missing a name; or 0 upon |
| 2634 | * success. |
| 2635 | * |
| 2636 | * XXX The data should be copied into bootmem, so the original data |
| 2637 | * should be marked __initdata and freed after init. This would allow |
| 2638 | * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note |
| 2639 | * that the copy process would be relatively complex due to the large number |
| 2640 | * of substructures. |
| 2641 | */ |
Tony Lindgren | b57250f | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 2642 | static int _register(struct omap_hwmod *oh) |
Benoit Cousson | 0102b62 | 2010-12-21 21:31:27 -0700 | [diff] [blame] | 2643 | { |
Benoit Cousson | 0102b62 | 2010-12-21 21:31:27 -0700 | [diff] [blame] | 2644 | if (!oh || !oh->name || !oh->class || !oh->class->name || |
| 2645 | (oh->_state != _HWMOD_STATE_UNKNOWN)) |
| 2646 | return -EINVAL; |
| 2647 | |
Benoit Cousson | 0102b62 | 2010-12-21 21:31:27 -0700 | [diff] [blame] | 2648 | pr_debug("omap_hwmod: %s: registering\n", oh->name); |
| 2649 | |
Benoit Cousson | ce35b24 | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 2650 | if (_lookup(oh->name)) |
| 2651 | return -EEXIST; |
Benoit Cousson | 0102b62 | 2010-12-21 21:31:27 -0700 | [diff] [blame] | 2652 | |
Benoit Cousson | 0102b62 | 2010-12-21 21:31:27 -0700 | [diff] [blame] | 2653 | list_add_tail(&oh->node, &omap_hwmod_list); |
| 2654 | |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 2655 | INIT_LIST_HEAD(&oh->slave_ports); |
Benoit Cousson | 0102b62 | 2010-12-21 21:31:27 -0700 | [diff] [blame] | 2656 | spin_lock_init(&oh->_lock); |
Peter Ujfalusi | 6931795 | 2015-02-26 00:00:51 -0700 | [diff] [blame] | 2657 | lockdep_set_class(&oh->_lock, &oh->hwmod_key); |
Benoit Cousson | 0102b62 | 2010-12-21 21:31:27 -0700 | [diff] [blame] | 2658 | |
| 2659 | oh->_state = _HWMOD_STATE_REGISTERED; |
| 2660 | |
Paul Walmsley | 569edd70 | 2011-02-23 00:14:06 -0700 | [diff] [blame] | 2661 | /* |
| 2662 | * XXX Rather than doing a strcmp(), this should test a flag |
| 2663 | * set in the hwmod data, inserted by the autogenerator code. |
| 2664 | */ |
| 2665 | if (!strcmp(oh->name, MPU_INITIATOR_NAME)) |
| 2666 | mpu_oh = oh; |
Benoit Cousson | 0102b62 | 2010-12-21 21:31:27 -0700 | [diff] [blame] | 2667 | |
Paul Walmsley | 569edd70 | 2011-02-23 00:14:06 -0700 | [diff] [blame] | 2668 | return 0; |
Benoit Cousson | 0102b62 | 2010-12-21 21:31:27 -0700 | [diff] [blame] | 2669 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2670 | |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 2671 | /** |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 2672 | * _add_link - add an interconnect between two IP blocks |
| 2673 | * @oi: pointer to a struct omap_hwmod_ocp_if record |
| 2674 | * |
Tony Lindgren | a1e3123 | 2017-03-14 13:13:19 -0700 | [diff] [blame] | 2675 | * Add struct omap_hwmod_link records connecting the slave IP block |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 2676 | * specified in @oi->slave to @oi. This code is assumed to run before |
| 2677 | * preemption or SMP has been enabled, thus avoiding the need for |
| 2678 | * locking in this code. Changes to this assumption will require |
| 2679 | * additional locking. Returns 0. |
| 2680 | */ |
Tony Lindgren | b57250f | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 2681 | static int _add_link(struct omap_hwmod_ocp_if *oi) |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 2682 | { |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 2683 | pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name, |
| 2684 | oi->slave->name); |
| 2685 | |
Tony Lindgren | a1e3123 | 2017-03-14 13:13:19 -0700 | [diff] [blame] | 2686 | list_add(&oi->node, &oi->slave->slave_ports); |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 2687 | oi->slave->slaves_cnt++; |
| 2688 | |
| 2689 | return 0; |
| 2690 | } |
| 2691 | |
| 2692 | /** |
| 2693 | * _register_link - register a struct omap_hwmod_ocp_if |
| 2694 | * @oi: struct omap_hwmod_ocp_if * |
| 2695 | * |
| 2696 | * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it |
| 2697 | * has already been registered; -EINVAL if @oi is NULL or if the |
| 2698 | * record pointed to by @oi is missing required fields; or 0 upon |
| 2699 | * success. |
| 2700 | * |
| 2701 | * XXX The data should be copied into bootmem, so the original data |
| 2702 | * should be marked __initdata and freed after init. This would allow |
| 2703 | * unneeded omap_hwmods to be freed on multi-OMAP configurations. |
| 2704 | */ |
| 2705 | static int __init _register_link(struct omap_hwmod_ocp_if *oi) |
| 2706 | { |
| 2707 | if (!oi || !oi->master || !oi->slave || !oi->user) |
| 2708 | return -EINVAL; |
| 2709 | |
| 2710 | if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED) |
| 2711 | return -EEXIST; |
| 2712 | |
| 2713 | pr_debug("omap_hwmod: registering link from %s to %s\n", |
| 2714 | oi->master->name, oi->slave->name); |
| 2715 | |
| 2716 | /* |
| 2717 | * Register the connected hwmods, if they haven't been |
| 2718 | * registered already |
| 2719 | */ |
| 2720 | if (oi->master->_state != _HWMOD_STATE_REGISTERED) |
| 2721 | _register(oi->master); |
| 2722 | |
| 2723 | if (oi->slave->_state != _HWMOD_STATE_REGISTERED) |
| 2724 | _register(oi->slave); |
| 2725 | |
| 2726 | _add_link(oi); |
| 2727 | |
| 2728 | oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED; |
| 2729 | |
| 2730 | return 0; |
| 2731 | } |
| 2732 | |
Kevin Hilman | 8f6aa8e | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2733 | /* Static functions intended only for use in soc_ops field function pointers */ |
| 2734 | |
| 2735 | /** |
Tero Kristo | 9002e921 | 2014-10-27 08:39:23 -0700 | [diff] [blame] | 2736 | * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle |
Kevin Hilman | 8f6aa8e | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2737 | * @oh: struct omap_hwmod * |
| 2738 | * |
| 2739 | * Wait for a module @oh to leave slave idle. Returns 0 if the module |
| 2740 | * does not have an IDLEST bit or if the module successfully leaves |
| 2741 | * slave idle; otherwise, pass along the return value of the |
| 2742 | * appropriate *_cm*_wait_module_ready() function. |
| 2743 | */ |
Tero Kristo | 9002e921 | 2014-10-27 08:39:23 -0700 | [diff] [blame] | 2744 | static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh) |
Kevin Hilman | 8f6aa8e | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2745 | { |
| 2746 | if (!oh) |
| 2747 | return -EINVAL; |
| 2748 | |
| 2749 | if (oh->flags & HWMOD_NO_IDLEST) |
| 2750 | return 0; |
| 2751 | |
| 2752 | if (!_find_mpu_rt_port(oh)) |
| 2753 | return 0; |
| 2754 | |
| 2755 | /* XXX check module SIDLEMODE, hardreset status, enabled clocks */ |
| 2756 | |
Tero Kristo | 021b6ff | 2014-10-27 08:39:23 -0700 | [diff] [blame] | 2757 | return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs, |
| 2758 | oh->prcm.omap2.idlest_reg_id, |
| 2759 | oh->prcm.omap2.idlest_idle_bit); |
Kevin Hilman | 8f6aa8e | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2760 | } |
| 2761 | |
| 2762 | /** |
| 2763 | * _omap4_wait_target_ready - wait for a module to leave slave idle |
| 2764 | * @oh: struct omap_hwmod * |
| 2765 | * |
| 2766 | * Wait for a module @oh to leave slave idle. Returns 0 if the module |
| 2767 | * does not have an IDLEST bit or if the module successfully leaves |
| 2768 | * slave idle; otherwise, pass along the return value of the |
| 2769 | * appropriate *_cm*_wait_module_ready() function. |
| 2770 | */ |
| 2771 | static int _omap4_wait_target_ready(struct omap_hwmod *oh) |
| 2772 | { |
Paul Walmsley | 2b026d1 | 2012-09-23 17:28:18 -0600 | [diff] [blame] | 2773 | if (!oh) |
Kevin Hilman | 8f6aa8e | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2774 | return -EINVAL; |
| 2775 | |
Paul Walmsley | 2b026d1 | 2012-09-23 17:28:18 -0600 | [diff] [blame] | 2776 | if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm) |
Kevin Hilman | 8f6aa8e | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2777 | return 0; |
| 2778 | |
| 2779 | if (!_find_mpu_rt_port(oh)) |
| 2780 | return 0; |
| 2781 | |
Tony Lindgren | 8823ddf | 2017-08-29 10:03:33 -0700 | [diff] [blame] | 2782 | if (_omap4_clkctrl_managed_by_clkfwk(oh)) |
| 2783 | return 0; |
| 2784 | |
| 2785 | if (!_omap4_has_clkctrl_clock(oh)) |
Dave Gerlach | 428929c | 2016-07-12 12:50:33 -0500 | [diff] [blame] | 2786 | return 0; |
| 2787 | |
Kevin Hilman | 8f6aa8e | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2788 | /* XXX check module SIDLEMODE, hardreset status */ |
| 2789 | |
Tero Kristo | 021b6ff | 2014-10-27 08:39:23 -0700 | [diff] [blame] | 2790 | return omap_cm_wait_module_ready(oh->clkdm->prcm_partition, |
| 2791 | oh->clkdm->cm_inst, |
| 2792 | oh->prcm.omap4.clkctrl_offs, 0); |
Vaibhav Hiremath | 1688bf1 | 2012-09-11 17:18:53 -0600 | [diff] [blame] | 2793 | } |
| 2794 | |
| 2795 | /** |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2796 | * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args |
| 2797 | * @oh: struct omap_hwmod * to assert hardreset |
| 2798 | * @ohri: hardreset line data |
| 2799 | * |
| 2800 | * Call omap2_prm_assert_hardreset() with parameters extracted from |
| 2801 | * the hwmod @oh and the hardreset line data @ohri. Only intended for |
| 2802 | * use as an soc_ops function pointer. Passes along the return value |
| 2803 | * from omap2_prm_assert_hardreset(). XXX This function is scheduled |
| 2804 | * for removal when the PRM code is moved into drivers/. |
| 2805 | */ |
| 2806 | static int _omap2_assert_hardreset(struct omap_hwmod *oh, |
| 2807 | struct omap_hwmod_rst_info *ohri) |
| 2808 | { |
Tero Kristo | efd44dc | 2014-10-27 08:39:24 -0700 | [diff] [blame] | 2809 | return omap_prm_assert_hardreset(ohri->rst_shift, 0, |
| 2810 | oh->prcm.omap2.module_offs, 0); |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2811 | } |
| 2812 | |
| 2813 | /** |
| 2814 | * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args |
| 2815 | * @oh: struct omap_hwmod * to deassert hardreset |
| 2816 | * @ohri: hardreset line data |
| 2817 | * |
| 2818 | * Call omap2_prm_deassert_hardreset() with parameters extracted from |
| 2819 | * the hwmod @oh and the hardreset line data @ohri. Only intended for |
| 2820 | * use as an soc_ops function pointer. Passes along the return value |
| 2821 | * from omap2_prm_deassert_hardreset(). XXX This function is |
| 2822 | * scheduled for removal when the PRM code is moved into drivers/. |
| 2823 | */ |
| 2824 | static int _omap2_deassert_hardreset(struct omap_hwmod *oh, |
| 2825 | struct omap_hwmod_rst_info *ohri) |
| 2826 | { |
Tero Kristo | 37fb59d | 2014-10-27 08:39:25 -0700 | [diff] [blame] | 2827 | return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0, |
| 2828 | oh->prcm.omap2.module_offs, 0, 0); |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2829 | } |
| 2830 | |
| 2831 | /** |
| 2832 | * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args |
| 2833 | * @oh: struct omap_hwmod * to test hardreset |
| 2834 | * @ohri: hardreset line data |
| 2835 | * |
| 2836 | * Call omap2_prm_is_hardreset_asserted() with parameters extracted |
| 2837 | * from the hwmod @oh and the hardreset line data @ohri. Only |
| 2838 | * intended for use as an soc_ops function pointer. Passes along the |
| 2839 | * return value from omap2_prm_is_hardreset_asserted(). XXX This |
| 2840 | * function is scheduled for removal when the PRM code is moved into |
| 2841 | * drivers/. |
| 2842 | */ |
| 2843 | static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh, |
| 2844 | struct omap_hwmod_rst_info *ohri) |
| 2845 | { |
Tero Kristo | 1bc28b3 | 2014-10-27 08:39:25 -0700 | [diff] [blame] | 2846 | return omap_prm_is_hardreset_asserted(ohri->st_shift, 0, |
| 2847 | oh->prcm.omap2.module_offs, 0); |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2848 | } |
| 2849 | |
| 2850 | /** |
| 2851 | * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args |
| 2852 | * @oh: struct omap_hwmod * to assert hardreset |
| 2853 | * @ohri: hardreset line data |
| 2854 | * |
| 2855 | * Call omap4_prminst_assert_hardreset() with parameters extracted |
| 2856 | * from the hwmod @oh and the hardreset line data @ohri. Only |
| 2857 | * intended for use as an soc_ops function pointer. Passes along the |
| 2858 | * return value from omap4_prminst_assert_hardreset(). XXX This |
| 2859 | * function is scheduled for removal when the PRM code is moved into |
| 2860 | * drivers/. |
| 2861 | */ |
| 2862 | static int _omap4_assert_hardreset(struct omap_hwmod *oh, |
| 2863 | struct omap_hwmod_rst_info *ohri) |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2864 | { |
Paul Walmsley | 07b3a13 | 2012-06-20 20:11:36 -0600 | [diff] [blame] | 2865 | if (!oh->clkdm) |
| 2866 | return -EINVAL; |
| 2867 | |
Tero Kristo | efd44dc | 2014-10-27 08:39:24 -0700 | [diff] [blame] | 2868 | return omap_prm_assert_hardreset(ohri->rst_shift, |
| 2869 | oh->clkdm->pwrdm.ptr->prcm_partition, |
| 2870 | oh->clkdm->pwrdm.ptr->prcm_offs, |
| 2871 | oh->prcm.omap4.rstctrl_offs); |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2872 | } |
| 2873 | |
| 2874 | /** |
| 2875 | * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args |
| 2876 | * @oh: struct omap_hwmod * to deassert hardreset |
| 2877 | * @ohri: hardreset line data |
| 2878 | * |
| 2879 | * Call omap4_prminst_deassert_hardreset() with parameters extracted |
| 2880 | * from the hwmod @oh and the hardreset line data @ohri. Only |
| 2881 | * intended for use as an soc_ops function pointer. Passes along the |
| 2882 | * return value from omap4_prminst_deassert_hardreset(). XXX This |
| 2883 | * function is scheduled for removal when the PRM code is moved into |
| 2884 | * drivers/. |
| 2885 | */ |
| 2886 | static int _omap4_deassert_hardreset(struct omap_hwmod *oh, |
| 2887 | struct omap_hwmod_rst_info *ohri) |
| 2888 | { |
Paul Walmsley | 07b3a13 | 2012-06-20 20:11:36 -0600 | [diff] [blame] | 2889 | if (!oh->clkdm) |
| 2890 | return -EINVAL; |
| 2891 | |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2892 | if (ohri->st_shift) |
| 2893 | pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n", |
| 2894 | oh->name, ohri->name); |
Tero Kristo | 4ebf5b2 | 2015-05-05 16:33:04 +0300 | [diff] [blame] | 2895 | return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift, |
Tero Kristo | 37fb59d | 2014-10-27 08:39:25 -0700 | [diff] [blame] | 2896 | oh->clkdm->pwrdm.ptr->prcm_partition, |
| 2897 | oh->clkdm->pwrdm.ptr->prcm_offs, |
Tero Kristo | 4ebf5b2 | 2015-05-05 16:33:04 +0300 | [diff] [blame] | 2898 | oh->prcm.omap4.rstctrl_offs, |
| 2899 | oh->prcm.omap4.rstctrl_offs + |
| 2900 | OMAP4_RST_CTRL_ST_OFFSET); |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2901 | } |
| 2902 | |
| 2903 | /** |
| 2904 | * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args |
| 2905 | * @oh: struct omap_hwmod * to test hardreset |
| 2906 | * @ohri: hardreset line data |
| 2907 | * |
| 2908 | * Call omap4_prminst_is_hardreset_asserted() with parameters |
| 2909 | * extracted from the hwmod @oh and the hardreset line data @ohri. |
| 2910 | * Only intended for use as an soc_ops function pointer. Passes along |
| 2911 | * the return value from omap4_prminst_is_hardreset_asserted(). XXX |
| 2912 | * This function is scheduled for removal when the PRM code is moved |
| 2913 | * into drivers/. |
| 2914 | */ |
| 2915 | static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh, |
| 2916 | struct omap_hwmod_rst_info *ohri) |
| 2917 | { |
Paul Walmsley | 07b3a13 | 2012-06-20 20:11:36 -0600 | [diff] [blame] | 2918 | if (!oh->clkdm) |
| 2919 | return -EINVAL; |
| 2920 | |
Tero Kristo | 1bc28b3 | 2014-10-27 08:39:25 -0700 | [diff] [blame] | 2921 | return omap_prm_is_hardreset_asserted(ohri->rst_shift, |
| 2922 | oh->clkdm->pwrdm.ptr-> |
| 2923 | prcm_partition, |
| 2924 | oh->clkdm->pwrdm.ptr->prcm_offs, |
| 2925 | oh->prcm.omap4.rstctrl_offs); |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 2926 | } |
| 2927 | |
Vaibhav Hiremath | 1688bf1 | 2012-09-11 17:18:53 -0600 | [diff] [blame] | 2928 | /** |
Tero Kristo | 9fabc1a | 2016-07-04 14:11:48 +0300 | [diff] [blame] | 2929 | * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod |
| 2930 | * @oh: struct omap_hwmod * to disable control for |
| 2931 | * |
| 2932 | * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod |
| 2933 | * will be using its main_clk to enable/disable the module. Returns |
| 2934 | * 0 if successful. |
| 2935 | */ |
| 2936 | static int _omap4_disable_direct_prcm(struct omap_hwmod *oh) |
| 2937 | { |
| 2938 | if (!oh) |
| 2939 | return -EINVAL; |
| 2940 | |
Tony Lindgren | 8823ddf | 2017-08-29 10:03:33 -0700 | [diff] [blame] | 2941 | oh->prcm.omap4.flags |= HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK; |
Tero Kristo | 9fabc1a | 2016-07-04 14:11:48 +0300 | [diff] [blame] | 2942 | |
| 2943 | return 0; |
| 2944 | } |
| 2945 | |
| 2946 | /** |
Vaibhav Hiremath | 1688bf1 | 2012-09-11 17:18:53 -0600 | [diff] [blame] | 2947 | * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args |
| 2948 | * @oh: struct omap_hwmod * to deassert hardreset |
| 2949 | * @ohri: hardreset line data |
| 2950 | * |
| 2951 | * Call am33xx_prminst_deassert_hardreset() with parameters extracted |
| 2952 | * from the hwmod @oh and the hardreset line data @ohri. Only |
| 2953 | * intended for use as an soc_ops function pointer. Passes along the |
| 2954 | * return value from am33xx_prminst_deassert_hardreset(). XXX This |
| 2955 | * function is scheduled for removal when the PRM code is moved into |
| 2956 | * drivers/. |
| 2957 | */ |
| 2958 | static int _am33xx_deassert_hardreset(struct omap_hwmod *oh, |
| 2959 | struct omap_hwmod_rst_info *ohri) |
| 2960 | { |
Tero Kristo | a5bf00c | 2015-05-05 16:33:05 +0300 | [diff] [blame] | 2961 | return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, |
| 2962 | oh->clkdm->pwrdm.ptr->prcm_partition, |
Tero Kristo | 37fb59d | 2014-10-27 08:39:25 -0700 | [diff] [blame] | 2963 | oh->clkdm->pwrdm.ptr->prcm_offs, |
| 2964 | oh->prcm.omap4.rstctrl_offs, |
| 2965 | oh->prcm.omap4.rstst_offs); |
Vaibhav Hiremath | 1688bf1 | 2012-09-11 17:18:53 -0600 | [diff] [blame] | 2966 | } |
| 2967 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2968 | /* Public functions */ |
| 2969 | |
Rajendra Nayak | cc7a1d2 | 2010-10-08 10:23:22 -0700 | [diff] [blame] | 2970 | u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2971 | { |
Rajendra Nayak | cc7a1d2 | 2010-10-08 10:23:22 -0700 | [diff] [blame] | 2972 | if (oh->flags & HWMOD_16BIT_REG) |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 2973 | return readw_relaxed(oh->_mpu_rt_va + reg_offs); |
Rajendra Nayak | cc7a1d2 | 2010-10-08 10:23:22 -0700 | [diff] [blame] | 2974 | else |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 2975 | return readl_relaxed(oh->_mpu_rt_va + reg_offs); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2976 | } |
| 2977 | |
Rajendra Nayak | cc7a1d2 | 2010-10-08 10:23:22 -0700 | [diff] [blame] | 2978 | void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2979 | { |
Rajendra Nayak | cc7a1d2 | 2010-10-08 10:23:22 -0700 | [diff] [blame] | 2980 | if (oh->flags & HWMOD_16BIT_REG) |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 2981 | writew_relaxed(v, oh->_mpu_rt_va + reg_offs); |
Rajendra Nayak | cc7a1d2 | 2010-10-08 10:23:22 -0700 | [diff] [blame] | 2982 | else |
Victor Kamensky | edfaf05 | 2014-04-15 20:37:46 +0300 | [diff] [blame] | 2983 | writel_relaxed(v, oh->_mpu_rt_va + reg_offs); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 2984 | } |
| 2985 | |
Paul Walmsley | 887adea | 2010-07-26 16:34:33 -0600 | [diff] [blame] | 2986 | /** |
Avinash.H.M | 6d3c55f | 2011-07-10 05:27:16 -0600 | [diff] [blame] | 2987 | * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit |
| 2988 | * @oh: struct omap_hwmod * |
| 2989 | * |
| 2990 | * This is a public function exposed to drivers. Some drivers may need to do |
| 2991 | * some settings before and after resetting the device. Those drivers after |
| 2992 | * doing the necessary settings could use this function to start a reset by |
| 2993 | * setting the SYSCONFIG.SOFTRESET bit. |
| 2994 | */ |
| 2995 | int omap_hwmod_softreset(struct omap_hwmod *oh) |
| 2996 | { |
Paul Walmsley | 3c55c1b | 2012-04-13 05:08:43 -0600 | [diff] [blame] | 2997 | u32 v; |
| 2998 | int ret; |
| 2999 | |
| 3000 | if (!oh || !(oh->_sysc_cache)) |
Avinash.H.M | 6d3c55f | 2011-07-10 05:27:16 -0600 | [diff] [blame] | 3001 | return -EINVAL; |
| 3002 | |
Paul Walmsley | 3c55c1b | 2012-04-13 05:08:43 -0600 | [diff] [blame] | 3003 | v = oh->_sysc_cache; |
| 3004 | ret = _set_softreset(oh, &v); |
| 3005 | if (ret) |
| 3006 | goto error; |
| 3007 | _write_sysconfig(v, oh); |
| 3008 | |
Roger Quadros | 313a76e | 2013-12-08 18:39:02 -0700 | [diff] [blame] | 3009 | ret = _clear_softreset(oh, &v); |
| 3010 | if (ret) |
| 3011 | goto error; |
| 3012 | _write_sysconfig(v, oh); |
| 3013 | |
Paul Walmsley | 3c55c1b | 2012-04-13 05:08:43 -0600 | [diff] [blame] | 3014 | error: |
| 3015 | return ret; |
Avinash.H.M | 6d3c55f | 2011-07-10 05:27:16 -0600 | [diff] [blame] | 3016 | } |
| 3017 | |
| 3018 | /** |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3019 | * omap_hwmod_lookup - look up a registered omap_hwmod by name |
| 3020 | * @name: name of the omap_hwmod to look up |
| 3021 | * |
| 3022 | * Given a @name of an omap_hwmod, return a pointer to the registered |
| 3023 | * struct omap_hwmod *, or NULL upon error. |
| 3024 | */ |
| 3025 | struct omap_hwmod *omap_hwmod_lookup(const char *name) |
| 3026 | { |
| 3027 | struct omap_hwmod *oh; |
| 3028 | |
| 3029 | if (!name) |
| 3030 | return NULL; |
| 3031 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3032 | oh = _lookup(name); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3033 | |
| 3034 | return oh; |
| 3035 | } |
| 3036 | |
| 3037 | /** |
| 3038 | * omap_hwmod_for_each - call function for each registered omap_hwmod |
| 3039 | * @fn: pointer to a callback function |
Paul Walmsley | 97d6016 | 2010-07-26 16:34:30 -0600 | [diff] [blame] | 3040 | * @data: void * data to pass to callback function |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3041 | * |
| 3042 | * Call @fn for each registered omap_hwmod, passing @data to each |
| 3043 | * function. @fn must return 0 for success or any other value for |
| 3044 | * failure. If @fn returns non-zero, the iteration across omap_hwmods |
| 3045 | * will stop and the non-zero return value will be passed to the |
| 3046 | * caller of omap_hwmod_for_each(). @fn is called with |
| 3047 | * omap_hwmod_for_each() held. |
| 3048 | */ |
Paul Walmsley | 97d6016 | 2010-07-26 16:34:30 -0600 | [diff] [blame] | 3049 | int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data), |
| 3050 | void *data) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3051 | { |
| 3052 | struct omap_hwmod *temp_oh; |
Govindraj.R | 30ebad9 | 2011-06-01 11:28:56 +0530 | [diff] [blame] | 3053 | int ret = 0; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3054 | |
| 3055 | if (!fn) |
| 3056 | return -EINVAL; |
| 3057 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3058 | list_for_each_entry(temp_oh, &omap_hwmod_list, node) { |
Paul Walmsley | 97d6016 | 2010-07-26 16:34:30 -0600 | [diff] [blame] | 3059 | ret = (*fn)(temp_oh, data); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3060 | if (ret) |
| 3061 | break; |
| 3062 | } |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3063 | |
| 3064 | return ret; |
| 3065 | } |
| 3066 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3067 | /** |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 3068 | * omap_hwmod_register_links - register an array of hwmod links |
| 3069 | * @ois: pointer to an array of omap_hwmod_ocp_if to register |
| 3070 | * |
| 3071 | * Intended to be called early in boot before the clock framework is |
| 3072 | * initialized. If @ois is not null, will register all omap_hwmods |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 3073 | * listed in @ois that are valid for this chip. Returns -EINVAL if |
| 3074 | * omap_hwmod_init() hasn't been called before calling this function, |
| 3075 | * -ENOMEM if the link memory area can't be allocated, or 0 upon |
| 3076 | * success. |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 3077 | */ |
| 3078 | int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois) |
| 3079 | { |
| 3080 | int r, i; |
| 3081 | |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 3082 | if (!inited) |
| 3083 | return -EINVAL; |
| 3084 | |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 3085 | if (!ois) |
| 3086 | return 0; |
| 3087 | |
Rajendra Nayak | f7f7a29 | 2014-08-27 19:38:23 -0600 | [diff] [blame] | 3088 | if (ois[0] == NULL) /* Empty list */ |
| 3089 | return 0; |
| 3090 | |
Paul Walmsley | 2221b5c | 2012-04-19 04:04:30 -0600 | [diff] [blame] | 3091 | i = 0; |
| 3092 | do { |
| 3093 | r = _register_link(ois[i]); |
| 3094 | WARN(r && r != -EEXIST, |
| 3095 | "omap_hwmod: _register_link(%s -> %s) returned %d\n", |
| 3096 | ois[i]->master->name, ois[i]->slave->name, r); |
| 3097 | } while (ois[++i]); |
| 3098 | |
| 3099 | return 0; |
| 3100 | } |
| 3101 | |
| 3102 | /** |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 3103 | * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up |
| 3104 | * @oh: pointer to the hwmod currently being set up (usually not the MPU) |
Tony Lindgren | e7c7d76 | 2011-02-14 15:40:21 -0800 | [diff] [blame] | 3105 | * |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 3106 | * If the hwmod data corresponding to the MPU subsystem IP block |
| 3107 | * hasn't been initialized and set up yet, do so now. This must be |
| 3108 | * done first since sleep dependencies may be added from other hwmods |
| 3109 | * to the MPU. Intended to be called only by omap_hwmod_setup*(). No |
| 3110 | * return value. |
Tony Lindgren | e7c7d76 | 2011-02-14 15:40:21 -0800 | [diff] [blame] | 3111 | */ |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 3112 | static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh) |
Tony Lindgren | e7c7d76 | 2011-02-14 15:40:21 -0800 | [diff] [blame] | 3113 | { |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 3114 | if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN) |
| 3115 | pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n", |
| 3116 | __func__, MPU_INITIATOR_NAME); |
| 3117 | else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh) |
| 3118 | omap_hwmod_setup_one(MPU_INITIATOR_NAME); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3119 | } |
| 3120 | |
| 3121 | /** |
Paul Walmsley | a2debdb | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 3122 | * omap_hwmod_setup_one - set up a single hwmod |
| 3123 | * @oh_name: const char * name of the already-registered hwmod to set up |
| 3124 | * |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 3125 | * Initialize and set up a single hwmod. Intended to be used for a |
| 3126 | * small number of early devices, such as the timer IP blocks used for |
| 3127 | * the scheduler clock. Must be called after omap2_clk_init(). |
| 3128 | * Resolves the struct clk names to struct clk pointers for each |
| 3129 | * registered omap_hwmod. Also calls _setup() on each hwmod. Returns |
| 3130 | * -EINVAL upon error or 0 upon success. |
Paul Walmsley | a2debdb | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 3131 | */ |
| 3132 | int __init omap_hwmod_setup_one(const char *oh_name) |
| 3133 | { |
| 3134 | struct omap_hwmod *oh; |
Paul Walmsley | a2debdb | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 3135 | |
| 3136 | pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__); |
| 3137 | |
Paul Walmsley | a2debdb | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 3138 | oh = _lookup(oh_name); |
| 3139 | if (!oh) { |
| 3140 | WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name); |
| 3141 | return -EINVAL; |
| 3142 | } |
| 3143 | |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 3144 | _ensure_mpu_hwmod_is_setup(oh); |
Paul Walmsley | a2debdb | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 3145 | |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 3146 | _init(oh, NULL); |
Paul Walmsley | a2debdb | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 3147 | _setup(oh, NULL); |
| 3148 | |
| 3149 | return 0; |
| 3150 | } |
| 3151 | |
Tony Lindgren | a884430 | 2018-02-23 08:59:23 -0800 | [diff] [blame] | 3152 | static void omap_hwmod_check_one(struct device *dev, |
| 3153 | const char *name, s8 v1, u8 v2) |
| 3154 | { |
| 3155 | if (v1 < 0) |
| 3156 | return; |
| 3157 | |
| 3158 | if (v1 != v2) |
| 3159 | dev_warn(dev, "%s %d != %d\n", name, v1, v2); |
| 3160 | } |
| 3161 | |
| 3162 | /** |
| 3163 | * omap_hwmod_check_sysc - check sysc against platform sysc |
| 3164 | * @dev: struct device |
| 3165 | * @data: module data |
| 3166 | * @sysc_fields: new sysc configuration |
| 3167 | */ |
| 3168 | static int omap_hwmod_check_sysc(struct device *dev, |
| 3169 | const struct ti_sysc_module_data *data, |
| 3170 | struct sysc_regbits *sysc_fields) |
| 3171 | { |
| 3172 | const struct sysc_regbits *regbits = data->cap->regbits; |
| 3173 | |
| 3174 | omap_hwmod_check_one(dev, "dmadisable_shift", |
| 3175 | regbits->dmadisable_shift, |
| 3176 | sysc_fields->dmadisable_shift); |
| 3177 | omap_hwmod_check_one(dev, "midle_shift", |
| 3178 | regbits->midle_shift, |
| 3179 | sysc_fields->midle_shift); |
| 3180 | omap_hwmod_check_one(dev, "sidle_shift", |
| 3181 | regbits->sidle_shift, |
| 3182 | sysc_fields->sidle_shift); |
| 3183 | omap_hwmod_check_one(dev, "clkact_shift", |
| 3184 | regbits->clkact_shift, |
| 3185 | sysc_fields->clkact_shift); |
| 3186 | omap_hwmod_check_one(dev, "enwkup_shift", |
| 3187 | regbits->enwkup_shift, |
| 3188 | sysc_fields->enwkup_shift); |
| 3189 | omap_hwmod_check_one(dev, "srst_shift", |
| 3190 | regbits->srst_shift, |
| 3191 | sysc_fields->srst_shift); |
| 3192 | omap_hwmod_check_one(dev, "autoidle_shift", |
| 3193 | regbits->autoidle_shift, |
| 3194 | sysc_fields->autoidle_shift); |
| 3195 | |
| 3196 | return 0; |
| 3197 | } |
| 3198 | |
Paul Walmsley | a2debdb | 2011-02-23 00:14:07 -0700 | [diff] [blame] | 3199 | /** |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3200 | * omap_hwmod_init_regbits - init sysconfig specific register bits |
| 3201 | * @dev: struct device |
| 3202 | * @data: module data |
| 3203 | * @sysc_fields: new sysc configuration |
| 3204 | */ |
| 3205 | static int omap_hwmod_init_regbits(struct device *dev, |
| 3206 | const struct ti_sysc_module_data *data, |
| 3207 | struct sysc_regbits **sysc_fields) |
| 3208 | { |
| 3209 | *sysc_fields = NULL; |
| 3210 | |
| 3211 | switch (data->cap->type) { |
| 3212 | case TI_SYSC_OMAP2: |
| 3213 | case TI_SYSC_OMAP2_TIMER: |
| 3214 | *sysc_fields = &omap_hwmod_sysc_type1; |
| 3215 | break; |
| 3216 | case TI_SYSC_OMAP3_SHAM: |
| 3217 | *sysc_fields = &omap3_sham_sysc_fields; |
| 3218 | break; |
| 3219 | case TI_SYSC_OMAP3_AES: |
| 3220 | *sysc_fields = &omap3xxx_aes_sysc_fields; |
| 3221 | break; |
| 3222 | case TI_SYSC_OMAP4: |
| 3223 | case TI_SYSC_OMAP4_TIMER: |
| 3224 | *sysc_fields = &omap_hwmod_sysc_type2; |
| 3225 | break; |
| 3226 | case TI_SYSC_OMAP4_SIMPLE: |
| 3227 | *sysc_fields = &omap_hwmod_sysc_type3; |
| 3228 | break; |
| 3229 | case TI_SYSC_OMAP34XX_SR: |
| 3230 | *sysc_fields = &omap34xx_sr_sysc_fields; |
| 3231 | break; |
| 3232 | case TI_SYSC_OMAP36XX_SR: |
| 3233 | *sysc_fields = &omap36xx_sr_sysc_fields; |
| 3234 | break; |
| 3235 | case TI_SYSC_OMAP4_SR: |
| 3236 | *sysc_fields = &omap36xx_sr_sysc_fields; |
| 3237 | break; |
| 3238 | case TI_SYSC_OMAP4_MCASP: |
| 3239 | *sysc_fields = &omap_hwmod_sysc_type_mcasp; |
| 3240 | break; |
| 3241 | case TI_SYSC_OMAP4_USB_HOST_FS: |
| 3242 | *sysc_fields = &omap_hwmod_sysc_type_usb_host_fs; |
| 3243 | break; |
| 3244 | default: |
| 3245 | return -EINVAL; |
| 3246 | } |
| 3247 | |
Tony Lindgren | a884430 | 2018-02-23 08:59:23 -0800 | [diff] [blame] | 3248 | return omap_hwmod_check_sysc(dev, data, *sysc_fields); |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3249 | } |
| 3250 | |
| 3251 | /** |
| 3252 | * omap_hwmod_init_reg_offs - initialize sysconfig register offsets |
| 3253 | * @dev: struct device |
| 3254 | * @data: module data |
| 3255 | * @rev_offs: revision register offset |
| 3256 | * @sysc_offs: sysc register offset |
| 3257 | * @syss_offs: syss register offset |
| 3258 | */ |
Tony Lindgren | 798bd17 | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3259 | static int omap_hwmod_init_reg_offs(struct device *dev, |
| 3260 | const struct ti_sysc_module_data *data, |
| 3261 | s32 *rev_offs, s32 *sysc_offs, |
| 3262 | s32 *syss_offs) |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3263 | { |
Tony Lindgren | 103fd8e | 2018-04-16 10:21:15 -0700 | [diff] [blame] | 3264 | *rev_offs = -ENODEV; |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3265 | *sysc_offs = 0; |
| 3266 | *syss_offs = 0; |
| 3267 | |
Tony Lindgren | 103fd8e | 2018-04-16 10:21:15 -0700 | [diff] [blame] | 3268 | if (data->offsets[SYSC_REVISION] >= 0) |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3269 | *rev_offs = data->offsets[SYSC_REVISION]; |
| 3270 | |
Tony Lindgren | 103fd8e | 2018-04-16 10:21:15 -0700 | [diff] [blame] | 3271 | if (data->offsets[SYSC_SYSCONFIG] >= 0) |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3272 | *sysc_offs = data->offsets[SYSC_SYSCONFIG]; |
| 3273 | |
Tony Lindgren | 103fd8e | 2018-04-16 10:21:15 -0700 | [diff] [blame] | 3274 | if (data->offsets[SYSC_SYSSTATUS] >= 0) |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3275 | *syss_offs = data->offsets[SYSC_SYSSTATUS]; |
| 3276 | |
| 3277 | return 0; |
| 3278 | } |
| 3279 | |
| 3280 | /** |
| 3281 | * omap_hwmod_init_sysc_flags - initialize sysconfig features |
| 3282 | * @dev: struct device |
| 3283 | * @data: module data |
| 3284 | * @sysc_flags: module configuration |
| 3285 | */ |
Tony Lindgren | 798bd17 | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3286 | static int omap_hwmod_init_sysc_flags(struct device *dev, |
| 3287 | const struct ti_sysc_module_data *data, |
| 3288 | u32 *sysc_flags) |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3289 | { |
| 3290 | *sysc_flags = 0; |
| 3291 | |
| 3292 | switch (data->cap->type) { |
| 3293 | case TI_SYSC_OMAP2: |
| 3294 | case TI_SYSC_OMAP2_TIMER: |
| 3295 | /* See SYSC_OMAP2_* in include/dt-bindings/bus/ti-sysc.h */ |
| 3296 | if (data->cfg->sysc_val & SYSC_OMAP2_CLOCKACTIVITY) |
| 3297 | *sysc_flags |= SYSC_HAS_CLOCKACTIVITY; |
| 3298 | if (data->cfg->sysc_val & SYSC_OMAP2_EMUFREE) |
| 3299 | *sysc_flags |= SYSC_HAS_EMUFREE; |
| 3300 | if (data->cfg->sysc_val & SYSC_OMAP2_ENAWAKEUP) |
| 3301 | *sysc_flags |= SYSC_HAS_ENAWAKEUP; |
| 3302 | if (data->cfg->sysc_val & SYSC_OMAP2_SOFTRESET) |
| 3303 | *sysc_flags |= SYSC_HAS_SOFTRESET; |
| 3304 | if (data->cfg->sysc_val & SYSC_OMAP2_AUTOIDLE) |
| 3305 | *sysc_flags |= SYSC_HAS_AUTOIDLE; |
| 3306 | break; |
| 3307 | case TI_SYSC_OMAP4: |
| 3308 | case TI_SYSC_OMAP4_TIMER: |
| 3309 | /* See SYSC_OMAP4_* in include/dt-bindings/bus/ti-sysc.h */ |
| 3310 | if (data->cfg->sysc_val & SYSC_OMAP4_DMADISABLE) |
| 3311 | *sysc_flags |= SYSC_HAS_DMADISABLE; |
| 3312 | if (data->cfg->sysc_val & SYSC_OMAP4_FREEEMU) |
| 3313 | *sysc_flags |= SYSC_HAS_EMUFREE; |
| 3314 | if (data->cfg->sysc_val & SYSC_OMAP4_SOFTRESET) |
| 3315 | *sysc_flags |= SYSC_HAS_SOFTRESET; |
| 3316 | break; |
| 3317 | case TI_SYSC_OMAP34XX_SR: |
| 3318 | case TI_SYSC_OMAP36XX_SR: |
| 3319 | /* See SYSC_OMAP3_SR_* in include/dt-bindings/bus/ti-sysc.h */ |
| 3320 | if (data->cfg->sysc_val & SYSC_OMAP3_SR_ENAWAKEUP) |
| 3321 | *sysc_flags |= SYSC_HAS_ENAWAKEUP; |
| 3322 | break; |
| 3323 | default: |
| 3324 | if (data->cap->regbits->emufree_shift >= 0) |
| 3325 | *sysc_flags |= SYSC_HAS_EMUFREE; |
| 3326 | if (data->cap->regbits->enwkup_shift >= 0) |
| 3327 | *sysc_flags |= SYSC_HAS_ENAWAKEUP; |
| 3328 | if (data->cap->regbits->srst_shift >= 0) |
| 3329 | *sysc_flags |= SYSC_HAS_SOFTRESET; |
| 3330 | if (data->cap->regbits->autoidle_shift >= 0) |
| 3331 | *sysc_flags |= SYSC_HAS_AUTOIDLE; |
| 3332 | break; |
| 3333 | } |
| 3334 | |
| 3335 | if (data->cap->regbits->midle_shift >= 0 && |
| 3336 | data->cfg->midlemodes) |
| 3337 | *sysc_flags |= SYSC_HAS_MIDLEMODE; |
| 3338 | |
| 3339 | if (data->cap->regbits->sidle_shift >= 0 && |
| 3340 | data->cfg->sidlemodes) |
| 3341 | *sysc_flags |= SYSC_HAS_SIDLEMODE; |
| 3342 | |
| 3343 | if (data->cfg->quirks & SYSC_QUIRK_UNCACHED) |
| 3344 | *sysc_flags |= SYSC_NO_CACHE; |
| 3345 | if (data->cfg->quirks & SYSC_QUIRK_RESET_STATUS) |
| 3346 | *sysc_flags |= SYSC_HAS_RESET_STATUS; |
| 3347 | |
| 3348 | if (data->cfg->syss_mask & 1) |
| 3349 | *sysc_flags |= SYSS_HAS_RESET_STATUS; |
| 3350 | |
| 3351 | return 0; |
| 3352 | } |
| 3353 | |
| 3354 | /** |
| 3355 | * omap_hwmod_init_idlemodes - initialize module idle modes |
| 3356 | * @dev: struct device |
| 3357 | * @data: module data |
| 3358 | * @idlemodes: module supported idle modes |
| 3359 | */ |
Tony Lindgren | 798bd17 | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3360 | static int omap_hwmod_init_idlemodes(struct device *dev, |
| 3361 | const struct ti_sysc_module_data *data, |
| 3362 | u32 *idlemodes) |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3363 | { |
| 3364 | *idlemodes = 0; |
| 3365 | |
| 3366 | if (data->cfg->midlemodes & BIT(SYSC_IDLE_FORCE)) |
| 3367 | *idlemodes |= MSTANDBY_FORCE; |
| 3368 | if (data->cfg->midlemodes & BIT(SYSC_IDLE_NO)) |
| 3369 | *idlemodes |= MSTANDBY_NO; |
| 3370 | if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART)) |
| 3371 | *idlemodes |= MSTANDBY_SMART; |
| 3372 | if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART_WKUP)) |
| 3373 | *idlemodes |= MSTANDBY_SMART_WKUP; |
| 3374 | |
| 3375 | if (data->cfg->sidlemodes & BIT(SYSC_IDLE_FORCE)) |
| 3376 | *idlemodes |= SIDLE_FORCE; |
| 3377 | if (data->cfg->sidlemodes & BIT(SYSC_IDLE_NO)) |
| 3378 | *idlemodes |= SIDLE_NO; |
| 3379 | if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART)) |
| 3380 | *idlemodes |= SIDLE_SMART; |
| 3381 | if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART_WKUP)) |
| 3382 | *idlemodes |= SIDLE_SMART_WKUP; |
| 3383 | |
| 3384 | return 0; |
| 3385 | } |
| 3386 | |
| 3387 | /** |
Tony Lindgren | a884430 | 2018-02-23 08:59:23 -0800 | [diff] [blame] | 3388 | * omap_hwmod_check_module - check new module against platform data |
| 3389 | * @dev: struct device |
| 3390 | * @oh: module |
| 3391 | * @data: new module data |
| 3392 | * @sysc_fields: sysc register bits |
| 3393 | * @rev_offs: revision register offset |
| 3394 | * @sysc_offs: sysconfig register offset |
| 3395 | * @syss_offs: sysstatus register offset |
| 3396 | * @sysc_flags: sysc specific flags |
| 3397 | * @idlemodes: sysc supported idlemodes |
| 3398 | */ |
| 3399 | static int omap_hwmod_check_module(struct device *dev, |
| 3400 | struct omap_hwmod *oh, |
| 3401 | const struct ti_sysc_module_data *data, |
| 3402 | struct sysc_regbits *sysc_fields, |
Tony Lindgren | 103fd8e | 2018-04-16 10:21:15 -0700 | [diff] [blame] | 3403 | s32 rev_offs, s32 sysc_offs, |
| 3404 | s32 syss_offs, u32 sysc_flags, |
Tony Lindgren | a884430 | 2018-02-23 08:59:23 -0800 | [diff] [blame] | 3405 | u32 idlemodes) |
| 3406 | { |
| 3407 | if (!oh->class->sysc) |
| 3408 | return -ENODEV; |
| 3409 | |
| 3410 | if (sysc_fields != oh->class->sysc->sysc_fields) |
| 3411 | dev_warn(dev, "sysc_fields %p != %p\n", sysc_fields, |
| 3412 | oh->class->sysc->sysc_fields); |
| 3413 | |
| 3414 | if (rev_offs != oh->class->sysc->rev_offs) |
| 3415 | dev_warn(dev, "rev_offs %08x != %08x\n", rev_offs, |
| 3416 | oh->class->sysc->rev_offs); |
| 3417 | if (sysc_offs != oh->class->sysc->sysc_offs) |
| 3418 | dev_warn(dev, "sysc_offs %08x != %08x\n", sysc_offs, |
| 3419 | oh->class->sysc->sysc_offs); |
| 3420 | if (syss_offs != oh->class->sysc->syss_offs) |
| 3421 | dev_warn(dev, "syss_offs %08x != %08x\n", syss_offs, |
| 3422 | oh->class->sysc->syss_offs); |
| 3423 | |
| 3424 | if (sysc_flags != oh->class->sysc->sysc_flags) |
| 3425 | dev_warn(dev, "sysc_flags %08x != %08x\n", sysc_flags, |
| 3426 | oh->class->sysc->sysc_flags); |
| 3427 | |
| 3428 | if (idlemodes != oh->class->sysc->idlemodes) |
| 3429 | dev_warn(dev, "idlemodes %08x != %08x\n", idlemodes, |
| 3430 | oh->class->sysc->idlemodes); |
| 3431 | |
| 3432 | if (data->cfg->srst_udelay != oh->class->sysc->srst_udelay) |
| 3433 | dev_warn(dev, "srst_udelay %i != %i\n", |
| 3434 | data->cfg->srst_udelay, |
| 3435 | oh->class->sysc->srst_udelay); |
| 3436 | |
| 3437 | return 0; |
| 3438 | } |
| 3439 | |
| 3440 | /** |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3441 | * omap_hwmod_allocate_module - allocate new module |
| 3442 | * @dev: struct device |
| 3443 | * @oh: module |
| 3444 | * @sysc_fields: sysc register bits |
| 3445 | * @rev_offs: revision register offset |
| 3446 | * @sysc_offs: sysconfig register offset |
| 3447 | * @syss_offs: sysstatus register offset |
| 3448 | * @sysc_flags: sysc specific flags |
| 3449 | * @idlemodes: sysc supported idlemodes |
| 3450 | * |
| 3451 | * Note that the allocations here cannot use devm as ti-sysc can rebind. |
| 3452 | */ |
Tony Lindgren | 798bd17 | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3453 | static int omap_hwmod_allocate_module(struct device *dev, struct omap_hwmod *oh, |
| 3454 | const struct ti_sysc_module_data *data, |
| 3455 | struct sysc_regbits *sysc_fields, |
| 3456 | s32 rev_offs, s32 sysc_offs, |
| 3457 | s32 syss_offs, u32 sysc_flags, |
| 3458 | u32 idlemodes) |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3459 | { |
| 3460 | struct omap_hwmod_class_sysconfig *sysc; |
Tony Lindgren | 513a4ab | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3461 | struct omap_hwmod_class *class = NULL; |
Tony Lindgren | b57250f | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3462 | struct omap_hwmod_ocp_if *oi = NULL; |
| 3463 | struct clockdomain *clkdm = NULL; |
| 3464 | struct clk *clk = NULL; |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3465 | void __iomem *regs = NULL; |
| 3466 | unsigned long flags; |
| 3467 | |
| 3468 | sysc = kzalloc(sizeof(*sysc), GFP_KERNEL); |
| 3469 | if (!sysc) |
| 3470 | return -ENOMEM; |
| 3471 | |
| 3472 | sysc->sysc_fields = sysc_fields; |
| 3473 | sysc->rev_offs = rev_offs; |
| 3474 | sysc->sysc_offs = sysc_offs; |
| 3475 | sysc->syss_offs = syss_offs; |
| 3476 | sysc->sysc_flags = sysc_flags; |
| 3477 | sysc->idlemodes = idlemodes; |
| 3478 | sysc->srst_udelay = data->cfg->srst_udelay; |
| 3479 | |
| 3480 | if (!oh->_mpu_rt_va) { |
| 3481 | regs = ioremap(data->module_pa, |
| 3482 | data->module_size); |
| 3483 | if (!regs) |
| 3484 | return -ENOMEM; |
| 3485 | } |
| 3486 | |
| 3487 | /* |
Tony Lindgren | 513a4ab | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3488 | * We may need a new oh->class as the other devices in the same class |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3489 | * may not yet have ioremapped their registers. |
| 3490 | */ |
Tony Lindgren | 513a4ab | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3491 | if (oh->class->name && strcmp(oh->class->name, data->name)) { |
| 3492 | class = kmemdup(oh->class, sizeof(*oh->class), GFP_KERNEL); |
| 3493 | if (!class) |
| 3494 | return -ENOMEM; |
| 3495 | } |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3496 | |
Tony Lindgren | b57250f | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3497 | if (list_empty(&oh->slave_ports)) { |
| 3498 | oi = kcalloc(1, sizeof(*oi), GFP_KERNEL); |
| 3499 | if (!oi) |
| 3500 | return -ENOMEM; |
| 3501 | |
| 3502 | /* |
| 3503 | * Note that we assume interconnect interface clocks will be |
| 3504 | * managed by the interconnect driver for OCPIF_SWSUP_IDLE case |
| 3505 | * on omap24xx and omap3. |
| 3506 | */ |
| 3507 | oi->slave = oh; |
| 3508 | oi->user = OCP_USER_MPU | OCP_USER_SDMA; |
| 3509 | } |
| 3510 | |
| 3511 | if (!oh->_clk) { |
| 3512 | struct clk_hw_omap *hwclk; |
| 3513 | |
| 3514 | clk = of_clk_get_by_name(dev->of_node, "fck"); |
| 3515 | if (!IS_ERR(clk)) |
| 3516 | clk_prepare(clk); |
| 3517 | else |
| 3518 | clk = NULL; |
| 3519 | |
| 3520 | /* |
| 3521 | * Populate clockdomain based on dts clock. It is needed for |
| 3522 | * clkdm_deny_idle() and clkdm_allow_idle() until we have have |
| 3523 | * interconnect driver and reset driver capable of blocking |
| 3524 | * clockdomain idle during reset, enable and idle. |
| 3525 | */ |
| 3526 | if (clk) { |
| 3527 | hwclk = to_clk_hw_omap(__clk_get_hw(clk)); |
| 3528 | if (hwclk && hwclk->clkdm_name) |
| 3529 | clkdm = clkdm_lookup(hwclk->clkdm_name); |
| 3530 | } |
| 3531 | |
| 3532 | /* |
| 3533 | * Note that we assume interconnect driver manages the clocks |
| 3534 | * and do not need to populate oh->_clk for dynamically |
| 3535 | * allocated modules. |
| 3536 | */ |
| 3537 | clk_unprepare(clk); |
| 3538 | clk_put(clk); |
| 3539 | } |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3540 | |
| 3541 | spin_lock_irqsave(&oh->_lock, flags); |
| 3542 | if (regs) |
| 3543 | oh->_mpu_rt_va = regs; |
Tony Lindgren | 513a4ab | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3544 | if (class) |
| 3545 | oh->class = class; |
| 3546 | oh->class->sysc = sysc; |
Tony Lindgren | b57250f | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3547 | if (oi) |
| 3548 | _add_link(oi); |
| 3549 | if (clkdm) |
| 3550 | oh->clkdm = clkdm; |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3551 | oh->_state = _HWMOD_STATE_INITIALIZED; |
Tony Lindgren | b57250f | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3552 | oh->_postsetup_state = _HWMOD_STATE_DEFAULT; |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3553 | _setup(oh, NULL); |
| 3554 | spin_unlock_irqrestore(&oh->_lock, flags); |
| 3555 | |
| 3556 | return 0; |
| 3557 | } |
| 3558 | |
Tony Lindgren | 8b30919 | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3559 | static const struct omap_hwmod_reset omap24xx_reset_quirks[] = { |
| 3560 | { .match = "msdi", .len = 4, .reset = omap_msdi_reset, }, |
| 3561 | }; |
| 3562 | |
| 3563 | static const struct omap_hwmod_reset dra7_reset_quirks[] = { |
| 3564 | { .match = "pcie", .len = 4, .reset = dra7xx_pciess_reset, }, |
| 3565 | }; |
| 3566 | |
| 3567 | static const struct omap_hwmod_reset omap_reset_quirks[] = { |
| 3568 | { .match = "dss", .len = 3, .reset = omap_dss_reset, }, |
| 3569 | { .match = "hdq1w", .len = 5, .reset = omap_hdq1w_reset, }, |
| 3570 | { .match = "i2c", .len = 3, .reset = omap_i2c_reset, }, |
| 3571 | { .match = "wd_timer", .len = 8, .reset = omap2_wd_timer_reset, }, |
| 3572 | }; |
| 3573 | |
| 3574 | static void |
| 3575 | omap_hwmod_init_reset_quirk(struct device *dev, struct omap_hwmod *oh, |
| 3576 | const struct ti_sysc_module_data *data, |
| 3577 | const struct omap_hwmod_reset *quirks, |
| 3578 | int quirks_sz) |
| 3579 | { |
| 3580 | const struct omap_hwmod_reset *quirk; |
| 3581 | int i; |
| 3582 | |
| 3583 | for (i = 0; i < quirks_sz; i++) { |
| 3584 | quirk = &quirks[i]; |
| 3585 | if (!strncmp(data->name, quirk->match, quirk->len)) { |
| 3586 | oh->class->reset = quirk->reset; |
| 3587 | |
| 3588 | return; |
| 3589 | } |
| 3590 | } |
| 3591 | } |
| 3592 | |
| 3593 | static void |
| 3594 | omap_hwmod_init_reset_quirks(struct device *dev, struct omap_hwmod *oh, |
| 3595 | const struct ti_sysc_module_data *data) |
| 3596 | { |
| 3597 | if (soc_is_omap24xx()) |
| 3598 | omap_hwmod_init_reset_quirk(dev, oh, data, |
| 3599 | omap24xx_reset_quirks, |
| 3600 | ARRAY_SIZE(omap24xx_reset_quirks)); |
| 3601 | |
| 3602 | if (soc_is_dra7xx()) |
| 3603 | omap_hwmod_init_reset_quirk(dev, oh, data, dra7_reset_quirks, |
| 3604 | ARRAY_SIZE(dra7_reset_quirks)); |
| 3605 | |
| 3606 | omap_hwmod_init_reset_quirk(dev, oh, data, omap_reset_quirks, |
| 3607 | ARRAY_SIZE(omap_reset_quirks)); |
| 3608 | } |
| 3609 | |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3610 | /** |
| 3611 | * omap_hwmod_init_module - initialize new module |
| 3612 | * @dev: struct device |
| 3613 | * @data: module data |
| 3614 | * @cookie: cookie for the caller to use for later calls |
| 3615 | */ |
| 3616 | int omap_hwmod_init_module(struct device *dev, |
| 3617 | const struct ti_sysc_module_data *data, |
| 3618 | struct ti_sysc_cookie *cookie) |
| 3619 | { |
| 3620 | struct omap_hwmod *oh; |
| 3621 | struct sysc_regbits *sysc_fields; |
Tony Lindgren | 103fd8e | 2018-04-16 10:21:15 -0700 | [diff] [blame] | 3622 | s32 rev_offs, sysc_offs, syss_offs; |
| 3623 | u32 sysc_flags, idlemodes; |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3624 | int error; |
| 3625 | |
| 3626 | if (!dev || !data) |
| 3627 | return -EINVAL; |
| 3628 | |
| 3629 | oh = _lookup(data->name); |
Tony Lindgren | b57250f | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3630 | if (!oh) { |
| 3631 | oh = kzalloc(sizeof(*oh), GFP_KERNEL); |
| 3632 | if (!oh) |
| 3633 | return -ENOMEM; |
| 3634 | |
| 3635 | oh->name = data->name; |
| 3636 | oh->_state = _HWMOD_STATE_UNKNOWN; |
| 3637 | lockdep_register_key(&oh->hwmod_key); |
| 3638 | |
| 3639 | /* Unused, can be handled by PRM driver handling resets */ |
| 3640 | oh->prcm.omap4.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT; |
| 3641 | |
| 3642 | oh->class = kzalloc(sizeof(*oh->class), GFP_KERNEL); |
| 3643 | if (!oh->class) { |
| 3644 | kfree(oh); |
| 3645 | return -ENOMEM; |
| 3646 | } |
| 3647 | |
Tony Lindgren | 8b30919 | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3648 | omap_hwmod_init_reset_quirks(dev, oh, data); |
| 3649 | |
Tony Lindgren | b57250f | 2019-03-21 11:00:21 -0700 | [diff] [blame] | 3650 | oh->class->name = data->name; |
| 3651 | mutex_lock(&list_lock); |
| 3652 | error = _register(oh); |
| 3653 | mutex_unlock(&list_lock); |
| 3654 | } |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3655 | |
| 3656 | cookie->data = oh; |
| 3657 | |
| 3658 | error = omap_hwmod_init_regbits(dev, data, &sysc_fields); |
| 3659 | if (error) |
| 3660 | return error; |
| 3661 | |
| 3662 | error = omap_hwmod_init_reg_offs(dev, data, &rev_offs, |
| 3663 | &sysc_offs, &syss_offs); |
| 3664 | if (error) |
| 3665 | return error; |
| 3666 | |
| 3667 | error = omap_hwmod_init_sysc_flags(dev, data, &sysc_flags); |
| 3668 | if (error) |
| 3669 | return error; |
| 3670 | |
| 3671 | error = omap_hwmod_init_idlemodes(dev, data, &idlemodes); |
| 3672 | if (error) |
| 3673 | return error; |
| 3674 | |
Tony Lindgren | 386cb76 | 2019-03-22 07:49:30 -0700 | [diff] [blame] | 3675 | if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE) |
| 3676 | oh->flags |= HWMOD_NO_IDLE; |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3677 | if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE_ON_INIT) |
| 3678 | oh->flags |= HWMOD_INIT_NO_IDLE; |
| 3679 | if (data->cfg->quirks & SYSC_QUIRK_NO_RESET_ON_INIT) |
| 3680 | oh->flags |= HWMOD_INIT_NO_RESET; |
Tony Lindgren | 10645e8 | 2019-03-22 08:08:06 -0700 | [diff] [blame] | 3681 | if (data->cfg->quirks & SYSC_QUIRK_USE_CLOCKACT) |
| 3682 | oh->flags |= HWMOD_SET_DEFAULT_CLOCKACT; |
Tony Lindgren | b4a9a7a | 2019-03-21 13:27:08 -0700 | [diff] [blame] | 3683 | if (data->cfg->quirks & SYSC_QUIRK_SWSUP_SIDLE) |
| 3684 | oh->flags |= HWMOD_SWSUP_SIDLE; |
| 3685 | if (data->cfg->quirks & SYSC_QUIRK_SWSUP_SIDLE_ACT) |
| 3686 | oh->flags |= HWMOD_SWSUP_SIDLE_ACT; |
| 3687 | if (data->cfg->quirks & SYSC_QUIRK_SWSUP_MSTANDBY) |
| 3688 | oh->flags |= HWMOD_SWSUP_MSTANDBY; |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3689 | |
Tony Lindgren | a884430 | 2018-02-23 08:59:23 -0800 | [diff] [blame] | 3690 | error = omap_hwmod_check_module(dev, oh, data, sysc_fields, |
| 3691 | rev_offs, sysc_offs, syss_offs, |
| 3692 | sysc_flags, idlemodes); |
| 3693 | if (!error) |
| 3694 | return error; |
Tony Lindgren | 8c87970 | 2018-02-22 14:04:56 -0800 | [diff] [blame] | 3695 | |
| 3696 | return omap_hwmod_allocate_module(dev, oh, data, sysc_fields, |
| 3697 | rev_offs, sysc_offs, syss_offs, |
| 3698 | sysc_flags, idlemodes); |
| 3699 | } |
| 3700 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3701 | /** |
Lokesh Vutla | 8dd6666 | 2017-01-20 10:39:10 -0800 | [diff] [blame] | 3702 | * omap_hwmod_setup_earlycon_flags - set up flags for early console |
| 3703 | * |
| 3704 | * Enable DEBUG_OMAPUART_FLAGS for uart hwmod that is being used as |
| 3705 | * early concole so that hwmod core doesn't reset and keep it in idle |
| 3706 | * that specific uart. |
| 3707 | */ |
| 3708 | #ifdef CONFIG_SERIAL_EARLYCON |
| 3709 | static void __init omap_hwmod_setup_earlycon_flags(void) |
| 3710 | { |
| 3711 | struct device_node *np; |
| 3712 | struct omap_hwmod *oh; |
| 3713 | const char *uart; |
| 3714 | |
| 3715 | np = of_find_node_by_path("/chosen"); |
| 3716 | if (np) { |
| 3717 | uart = of_get_property(np, "stdout-path", NULL); |
| 3718 | if (uart) { |
| 3719 | np = of_find_node_by_path(uart); |
| 3720 | if (np) { |
| 3721 | uart = of_get_property(np, "ti,hwmods", NULL); |
| 3722 | oh = omap_hwmod_lookup(uart); |
Tony Lindgren | 1561825 | 2018-02-22 14:04:25 -0800 | [diff] [blame] | 3723 | if (!oh) { |
| 3724 | uart = of_get_property(np->parent, |
| 3725 | "ti,hwmods", |
| 3726 | NULL); |
| 3727 | oh = omap_hwmod_lookup(uart); |
| 3728 | } |
Lokesh Vutla | 8dd6666 | 2017-01-20 10:39:10 -0800 | [diff] [blame] | 3729 | if (oh) |
| 3730 | oh->flags |= DEBUG_OMAPUART_FLAGS; |
| 3731 | } |
| 3732 | } |
| 3733 | } |
| 3734 | } |
| 3735 | #endif |
| 3736 | |
| 3737 | /** |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 3738 | * omap_hwmod_setup_all - set up all registered IP blocks |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3739 | * |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 3740 | * Initialize and set up all IP blocks registered with the hwmod code. |
| 3741 | * Must be called after omap2_clk_init(). Resolves the struct clk |
| 3742 | * names to struct clk pointers for each registered omap_hwmod. Also |
| 3743 | * calls _setup() on each hwmod. Returns 0 upon success. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3744 | */ |
Paul Walmsley | 550c809 | 2011-02-28 11:58:14 -0700 | [diff] [blame] | 3745 | static int __init omap_hwmod_setup_all(void) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3746 | { |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 3747 | _ensure_mpu_hwmod_is_setup(NULL); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3748 | |
Paul Walmsley | 381d033 | 2012-04-19 00:58:22 -0600 | [diff] [blame] | 3749 | omap_hwmod_for_each(_init, NULL); |
Lokesh Vutla | 8dd6666 | 2017-01-20 10:39:10 -0800 | [diff] [blame] | 3750 | #ifdef CONFIG_SERIAL_EARLYCON |
| 3751 | omap_hwmod_setup_earlycon_flags(); |
| 3752 | #endif |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3753 | omap_hwmod_for_each(_setup, NULL); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3754 | |
| 3755 | return 0; |
| 3756 | } |
Tony Lindgren | 8dd5ea7 | 2015-12-03 11:38:09 -0800 | [diff] [blame] | 3757 | omap_postcore_initcall(omap_hwmod_setup_all); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3758 | |
| 3759 | /** |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3760 | * omap_hwmod_enable - enable an omap_hwmod |
| 3761 | * @oh: struct omap_hwmod * |
| 3762 | * |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 3763 | * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable(). |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3764 | * Returns -EINVAL on error or passes along the return value from _enable(). |
| 3765 | */ |
| 3766 | int omap_hwmod_enable(struct omap_hwmod *oh) |
| 3767 | { |
| 3768 | int r; |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3769 | unsigned long flags; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3770 | |
| 3771 | if (!oh) |
| 3772 | return -EINVAL; |
| 3773 | |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3774 | spin_lock_irqsave(&oh->_lock, flags); |
| 3775 | r = _enable(oh); |
| 3776 | spin_unlock_irqrestore(&oh->_lock, flags); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3777 | |
| 3778 | return r; |
| 3779 | } |
| 3780 | |
| 3781 | /** |
| 3782 | * omap_hwmod_idle - idle an omap_hwmod |
| 3783 | * @oh: struct omap_hwmod * |
| 3784 | * |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 3785 | * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle(). |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3786 | * Returns -EINVAL on error or passes along the return value from _idle(). |
| 3787 | */ |
| 3788 | int omap_hwmod_idle(struct omap_hwmod *oh) |
| 3789 | { |
Pali RohƔr | 6da2335 | 2015-02-26 14:49:51 +0100 | [diff] [blame] | 3790 | int r; |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3791 | unsigned long flags; |
| 3792 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3793 | if (!oh) |
| 3794 | return -EINVAL; |
| 3795 | |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3796 | spin_lock_irqsave(&oh->_lock, flags); |
Pali RohƔr | 6da2335 | 2015-02-26 14:49:51 +0100 | [diff] [blame] | 3797 | r = _idle(oh); |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3798 | spin_unlock_irqrestore(&oh->_lock, flags); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3799 | |
Pali RohƔr | 6da2335 | 2015-02-26 14:49:51 +0100 | [diff] [blame] | 3800 | return r; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3801 | } |
| 3802 | |
| 3803 | /** |
| 3804 | * omap_hwmod_shutdown - shutdown an omap_hwmod |
| 3805 | * @oh: struct omap_hwmod * |
| 3806 | * |
Paul Walmsley | 74ff3a6 | 2010-09-21 15:02:23 -0600 | [diff] [blame] | 3807 | * Shutdown an omap_hwmod @oh. Intended to be called by |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3808 | * omap_device_shutdown(). Returns -EINVAL on error or passes along |
| 3809 | * the return value from _shutdown(). |
| 3810 | */ |
| 3811 | int omap_hwmod_shutdown(struct omap_hwmod *oh) |
| 3812 | { |
Pali RohƔr | 6da2335 | 2015-02-26 14:49:51 +0100 | [diff] [blame] | 3813 | int r; |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3814 | unsigned long flags; |
| 3815 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3816 | if (!oh) |
| 3817 | return -EINVAL; |
| 3818 | |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3819 | spin_lock_irqsave(&oh->_lock, flags); |
Pali RohƔr | 6da2335 | 2015-02-26 14:49:51 +0100 | [diff] [blame] | 3820 | r = _shutdown(oh); |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3821 | spin_unlock_irqrestore(&oh->_lock, flags); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3822 | |
Pali RohƔr | 6da2335 | 2015-02-26 14:49:51 +0100 | [diff] [blame] | 3823 | return r; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3824 | } |
| 3825 | |
Paul Walmsley | 5e8370f | 2012-04-18 19:10:06 -0600 | [diff] [blame] | 3826 | /* |
| 3827 | * IP block data retrieval functions |
| 3828 | */ |
| 3829 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3830 | /** |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3831 | * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain |
| 3832 | * @oh: struct omap_hwmod * |
| 3833 | * |
| 3834 | * Return the powerdomain pointer associated with the OMAP module |
| 3835 | * @oh's main clock. If @oh does not have a main clk, return the |
| 3836 | * powerdomain associated with the interface clock associated with the |
| 3837 | * module's MPU port. (XXX Perhaps this should use the SDMA port |
| 3838 | * instead?) Returns NULL on error, or a struct powerdomain * on |
| 3839 | * success. |
| 3840 | */ |
| 3841 | struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh) |
| 3842 | { |
| 3843 | struct clk *c; |
Paul Walmsley | 2d6141b | 2012-04-19 04:04:27 -0600 | [diff] [blame] | 3844 | struct omap_hwmod_ocp_if *oi; |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 3845 | struct clockdomain *clkdm; |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 3846 | struct clk_hw_omap *clk; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3847 | |
| 3848 | if (!oh) |
| 3849 | return NULL; |
| 3850 | |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 3851 | if (oh->clkdm) |
| 3852 | return oh->clkdm->pwrdm.ptr; |
| 3853 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3854 | if (oh->_clk) { |
| 3855 | c = oh->_clk; |
| 3856 | } else { |
Paul Walmsley | 2d6141b | 2012-04-19 04:04:27 -0600 | [diff] [blame] | 3857 | oi = _find_mpu_rt_port(oh); |
| 3858 | if (!oi) |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3859 | return NULL; |
Paul Walmsley | 2d6141b | 2012-04-19 04:04:27 -0600 | [diff] [blame] | 3860 | c = oi->_clk; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3861 | } |
| 3862 | |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 3863 | clk = to_clk_hw_omap(__clk_get_hw(c)); |
| 3864 | clkdm = clk->clkdm; |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 3865 | if (!clkdm) |
Thara Gopinath | d5647c1 | 2010-03-31 04:16:29 -0600 | [diff] [blame] | 3866 | return NULL; |
| 3867 | |
Rajendra Nayak | f5dd3bb | 2012-11-10 16:58:41 -0700 | [diff] [blame] | 3868 | return clkdm->pwrdm.ptr; |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3869 | } |
| 3870 | |
| 3871 | /** |
Paul Walmsley | db2a60b | 2010-07-26 16:34:33 -0600 | [diff] [blame] | 3872 | * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU) |
| 3873 | * @oh: struct omap_hwmod * |
| 3874 | * |
| 3875 | * Returns the virtual address corresponding to the beginning of the |
| 3876 | * module's register target, in the address range that is intended to |
| 3877 | * be used by the MPU. Returns the virtual address upon success or NULL |
| 3878 | * upon error. |
| 3879 | */ |
| 3880 | void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh) |
| 3881 | { |
| 3882 | if (!oh) |
| 3883 | return NULL; |
| 3884 | |
| 3885 | if (oh->_int_flags & _HWMOD_NO_MPU_PORT) |
| 3886 | return NULL; |
| 3887 | |
| 3888 | if (oh->_state == _HWMOD_STATE_UNKNOWN) |
| 3889 | return NULL; |
| 3890 | |
| 3891 | return oh->_mpu_rt_va; |
| 3892 | } |
| 3893 | |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3894 | /* |
| 3895 | * XXX what about functions for drivers to save/restore ocp_sysconfig |
| 3896 | * for context save/restore operations? |
| 3897 | */ |
| 3898 | |
| 3899 | /** |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3900 | * omap_hwmod_enable_wakeup - allow device to wake up the system |
| 3901 | * @oh: struct omap_hwmod * |
| 3902 | * |
| 3903 | * Sets the module OCP socket ENAWAKEUP bit to allow the module to |
Govindraj.R | 2a1cc14 | 2012-04-05 02:59:32 -0600 | [diff] [blame] | 3904 | * send wakeups to the PRCM, and enable I/O ring wakeup events for |
| 3905 | * this IP block if it has dynamic mux entries. Eventually this |
| 3906 | * should set PRCM wakeup registers to cause the PRCM to receive |
| 3907 | * wakeup events from the module. Does not set any wakeup routing |
| 3908 | * registers beyond this point - if the module is to wake up any other |
| 3909 | * module or subsystem, that must be set separately. Called by |
| 3910 | * omap_device code. Returns -EINVAL on error or 0 upon success. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3911 | */ |
| 3912 | int omap_hwmod_enable_wakeup(struct omap_hwmod *oh) |
| 3913 | { |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3914 | unsigned long flags; |
Kevin Hilman | 5a7ddcb | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 3915 | u32 v; |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3916 | |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3917 | spin_lock_irqsave(&oh->_lock, flags); |
Govindraj.R | 2a1cc14 | 2012-04-05 02:59:32 -0600 | [diff] [blame] | 3918 | |
| 3919 | if (oh->class->sysc && |
| 3920 | (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) { |
| 3921 | v = oh->_sysc_cache; |
| 3922 | _enable_wakeup(oh, &v); |
| 3923 | _write_sysconfig(v, oh); |
| 3924 | } |
| 3925 | |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3926 | spin_unlock_irqrestore(&oh->_lock, flags); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3927 | |
| 3928 | return 0; |
| 3929 | } |
| 3930 | |
| 3931 | /** |
| 3932 | * omap_hwmod_disable_wakeup - prevent device from waking the system |
| 3933 | * @oh: struct omap_hwmod * |
| 3934 | * |
| 3935 | * Clears the module OCP socket ENAWAKEUP bit to prevent the module |
Govindraj.R | 2a1cc14 | 2012-04-05 02:59:32 -0600 | [diff] [blame] | 3936 | * from sending wakeups to the PRCM, and disable I/O ring wakeup |
| 3937 | * events for this IP block if it has dynamic mux entries. Eventually |
| 3938 | * this should clear PRCM wakeup registers to cause the PRCM to ignore |
| 3939 | * wakeup events from the module. Does not set any wakeup routing |
| 3940 | * registers beyond this point - if the module is to wake up any other |
| 3941 | * module or subsystem, that must be set separately. Called by |
| 3942 | * omap_device code. Returns -EINVAL on error or 0 upon success. |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3943 | */ |
| 3944 | int omap_hwmod_disable_wakeup(struct omap_hwmod *oh) |
| 3945 | { |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3946 | unsigned long flags; |
Kevin Hilman | 5a7ddcb | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 3947 | u32 v; |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3948 | |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3949 | spin_lock_irqsave(&oh->_lock, flags); |
Govindraj.R | 2a1cc14 | 2012-04-05 02:59:32 -0600 | [diff] [blame] | 3950 | |
| 3951 | if (oh->class->sysc && |
| 3952 | (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) { |
| 3953 | v = oh->_sysc_cache; |
| 3954 | _disable_wakeup(oh, &v); |
| 3955 | _write_sysconfig(v, oh); |
| 3956 | } |
| 3957 | |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3958 | spin_unlock_irqrestore(&oh->_lock, flags); |
Paul Walmsley | 63c8523 | 2009-09-03 20:14:03 +0300 | [diff] [blame] | 3959 | |
| 3960 | return 0; |
| 3961 | } |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 3962 | |
| 3963 | /** |
Paul Walmsley | aee48e3 | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 3964 | * omap_hwmod_assert_hardreset - assert the HW reset line of submodules |
| 3965 | * contained in the hwmod module. |
| 3966 | * @oh: struct omap_hwmod * |
| 3967 | * @name: name of the reset line to lookup and assert |
| 3968 | * |
| 3969 | * Some IP like dsp, ipu or iva contain processor that require |
| 3970 | * an HW reset line to be assert / deassert in order to enable fully |
| 3971 | * the IP. Returns -EINVAL if @oh is null or if the operation is not |
| 3972 | * yet supported on this OMAP; otherwise, passes along the return value |
| 3973 | * from _assert_hardreset(). |
| 3974 | */ |
| 3975 | int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name) |
| 3976 | { |
| 3977 | int ret; |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3978 | unsigned long flags; |
Paul Walmsley | aee48e3 | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 3979 | |
| 3980 | if (!oh) |
| 3981 | return -EINVAL; |
| 3982 | |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3983 | spin_lock_irqsave(&oh->_lock, flags); |
Paul Walmsley | aee48e3 | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 3984 | ret = _assert_hardreset(oh, name); |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 3985 | spin_unlock_irqrestore(&oh->_lock, flags); |
Paul Walmsley | aee48e3 | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 3986 | |
| 3987 | return ret; |
| 3988 | } |
| 3989 | |
| 3990 | /** |
| 3991 | * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules |
| 3992 | * contained in the hwmod module. |
| 3993 | * @oh: struct omap_hwmod * |
| 3994 | * @name: name of the reset line to look up and deassert |
| 3995 | * |
| 3996 | * Some IP like dsp, ipu or iva contain processor that require |
| 3997 | * an HW reset line to be assert / deassert in order to enable fully |
| 3998 | * the IP. Returns -EINVAL if @oh is null or if the operation is not |
| 3999 | * yet supported on this OMAP; otherwise, passes along the return value |
| 4000 | * from _deassert_hardreset(). |
| 4001 | */ |
| 4002 | int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name) |
| 4003 | { |
| 4004 | int ret; |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 4005 | unsigned long flags; |
Paul Walmsley | aee48e3 | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 4006 | |
| 4007 | if (!oh) |
| 4008 | return -EINVAL; |
| 4009 | |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 4010 | spin_lock_irqsave(&oh->_lock, flags); |
Paul Walmsley | aee48e3 | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 4011 | ret = _deassert_hardreset(oh, name); |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 4012 | spin_unlock_irqrestore(&oh->_lock, flags); |
Paul Walmsley | aee48e3 | 2010-09-21 10:34:11 -0600 | [diff] [blame] | 4013 | |
| 4014 | return ret; |
| 4015 | } |
| 4016 | |
| 4017 | /** |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 4018 | * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname |
| 4019 | * @classname: struct omap_hwmod_class name to search for |
| 4020 | * @fn: callback function pointer to call for each hwmod in class @classname |
| 4021 | * @user: arbitrary context data to pass to the callback function |
| 4022 | * |
Benoit Cousson | ce35b24 | 2010-12-21 21:31:28 -0700 | [diff] [blame] | 4023 | * For each omap_hwmod of class @classname, call @fn. |
| 4024 | * If the callback function returns something other than |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 4025 | * zero, the iterator is terminated, and the callback function's return |
| 4026 | * value is passed back to the caller. Returns 0 upon success, -EINVAL |
| 4027 | * if @classname or @fn are NULL, or passes back the error code from @fn. |
| 4028 | */ |
| 4029 | int omap_hwmod_for_each_by_class(const char *classname, |
| 4030 | int (*fn)(struct omap_hwmod *oh, |
| 4031 | void *user), |
| 4032 | void *user) |
| 4033 | { |
| 4034 | struct omap_hwmod *temp_oh; |
| 4035 | int ret = 0; |
| 4036 | |
| 4037 | if (!classname || !fn) |
| 4038 | return -EINVAL; |
| 4039 | |
| 4040 | pr_debug("omap_hwmod: %s: looking for modules of class %s\n", |
| 4041 | __func__, classname); |
| 4042 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 4043 | list_for_each_entry(temp_oh, &omap_hwmod_list, node) { |
| 4044 | if (!strcmp(temp_oh->class->name, classname)) { |
| 4045 | pr_debug("omap_hwmod: %s: %s: calling callback fn\n", |
| 4046 | __func__, temp_oh->name); |
| 4047 | ret = (*fn)(temp_oh, user); |
| 4048 | if (ret) |
| 4049 | break; |
| 4050 | } |
| 4051 | } |
| 4052 | |
Paul Walmsley | 43b4099 | 2010-02-22 22:09:34 -0700 | [diff] [blame] | 4053 | if (ret) |
| 4054 | pr_debug("omap_hwmod: %s: iterator terminated early: %d\n", |
| 4055 | __func__, ret); |
| 4056 | |
| 4057 | return ret; |
| 4058 | } |
| 4059 | |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 4060 | /** |
| 4061 | * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod |
| 4062 | * @oh: struct omap_hwmod * |
| 4063 | * @state: state that _setup() should leave the hwmod in |
| 4064 | * |
Paul Walmsley | 550c809 | 2011-02-28 11:58:14 -0700 | [diff] [blame] | 4065 | * Sets the hwmod state that @oh will enter at the end of _setup() |
Paul Walmsley | 64813c3 | 2012-04-18 19:10:03 -0600 | [diff] [blame] | 4066 | * (called by omap_hwmod_setup_*()). See also the documentation |
| 4067 | * for _setup_postsetup(), above. Returns 0 upon success or |
| 4068 | * -EINVAL if there is a problem with the arguments or if the hwmod is |
| 4069 | * in the wrong state. |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 4070 | */ |
| 4071 | int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state) |
| 4072 | { |
| 4073 | int ret; |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 4074 | unsigned long flags; |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 4075 | |
| 4076 | if (!oh) |
| 4077 | return -EINVAL; |
| 4078 | |
| 4079 | if (state != _HWMOD_STATE_DISABLED && |
| 4080 | state != _HWMOD_STATE_ENABLED && |
| 4081 | state != _HWMOD_STATE_IDLE) |
| 4082 | return -EINVAL; |
| 4083 | |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 4084 | spin_lock_irqsave(&oh->_lock, flags); |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 4085 | |
| 4086 | if (oh->_state != _HWMOD_STATE_REGISTERED) { |
| 4087 | ret = -EINVAL; |
| 4088 | goto ohsps_unlock; |
| 4089 | } |
| 4090 | |
| 4091 | oh->_postsetup_state = state; |
| 4092 | ret = 0; |
| 4093 | |
| 4094 | ohsps_unlock: |
Paul Walmsley | dc6d1cd | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 4095 | spin_unlock_irqrestore(&oh->_lock, flags); |
Paul Walmsley | 2092e5c | 2010-12-14 12:42:35 -0700 | [diff] [blame] | 4096 | |
| 4097 | return ret; |
| 4098 | } |
Kevin Hilman | c80705a | 2010-12-21 21:31:55 -0700 | [diff] [blame] | 4099 | |
| 4100 | /** |
| 4101 | * omap_hwmod_get_context_loss_count - get lost context count |
| 4102 | * @oh: struct omap_hwmod * |
| 4103 | * |
Rajendra Nayak | e6d3a8b | 2012-11-21 16:15:17 -0700 | [diff] [blame] | 4104 | * Returns the context loss count of associated @oh |
| 4105 | * upon success, or zero if no context loss data is available. |
Kevin Hilman | c80705a | 2010-12-21 21:31:55 -0700 | [diff] [blame] | 4106 | * |
Rajendra Nayak | e6d3a8b | 2012-11-21 16:15:17 -0700 | [diff] [blame] | 4107 | * On OMAP4, this queries the per-hwmod context loss register, |
| 4108 | * assuming one exists. If not, or on OMAP2/3, this queries the |
| 4109 | * enclosing powerdomain context loss count. |
Kevin Hilman | c80705a | 2010-12-21 21:31:55 -0700 | [diff] [blame] | 4110 | */ |
Tomi Valkeinen | fc01387 | 2011-06-09 16:56:23 +0300 | [diff] [blame] | 4111 | int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh) |
Kevin Hilman | c80705a | 2010-12-21 21:31:55 -0700 | [diff] [blame] | 4112 | { |
| 4113 | struct powerdomain *pwrdm; |
| 4114 | int ret = 0; |
| 4115 | |
Rajendra Nayak | e6d3a8b | 2012-11-21 16:15:17 -0700 | [diff] [blame] | 4116 | if (soc_ops.get_context_lost) |
| 4117 | return soc_ops.get_context_lost(oh); |
| 4118 | |
Kevin Hilman | c80705a | 2010-12-21 21:31:55 -0700 | [diff] [blame] | 4119 | pwrdm = omap_hwmod_get_pwrdm(oh); |
| 4120 | if (pwrdm) |
| 4121 | ret = pwrdm_get_context_loss_count(pwrdm); |
| 4122 | |
| 4123 | return ret; |
| 4124 | } |
Paul Walmsley | 43b0164 | 2011-03-10 03:50:07 -0700 | [diff] [blame] | 4125 | |
| 4126 | /** |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 4127 | * omap_hwmod_init - initialize the hwmod code |
| 4128 | * |
| 4129 | * Sets up some function pointers needed by the hwmod code to operate on the |
| 4130 | * currently-booted SoC. Intended to be called once during kernel init |
| 4131 | * before any hwmods are registered. No return value. |
| 4132 | */ |
| 4133 | void __init omap_hwmod_init(void) |
| 4134 | { |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 4135 | if (cpu_is_omap24xx()) { |
Tero Kristo | 9002e921 | 2014-10-27 08:39:23 -0700 | [diff] [blame] | 4136 | soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready; |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 4137 | soc_ops.assert_hardreset = _omap2_assert_hardreset; |
| 4138 | soc_ops.deassert_hardreset = _omap2_deassert_hardreset; |
| 4139 | soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted; |
| 4140 | } else if (cpu_is_omap34xx()) { |
Tero Kristo | 9002e921 | 2014-10-27 08:39:23 -0700 | [diff] [blame] | 4141 | soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready; |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 4142 | soc_ops.assert_hardreset = _omap2_assert_hardreset; |
| 4143 | soc_ops.deassert_hardreset = _omap2_deassert_hardreset; |
| 4144 | soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted; |
Tero Kristo | 0385c58 | 2013-07-17 18:03:25 +0300 | [diff] [blame] | 4145 | soc_ops.init_clkdm = _init_clkdm; |
Rajendra Nayak | debcd1f | 2013-07-02 18:20:08 +0530 | [diff] [blame] | 4146 | } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) { |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 4147 | soc_ops.enable_module = _omap4_enable_module; |
| 4148 | soc_ops.disable_module = _omap4_disable_module; |
Kevin Hilman | 8f6aa8e | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 4149 | soc_ops.wait_target_ready = _omap4_wait_target_ready; |
Kevin Hilman | b8249cf | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 4150 | soc_ops.assert_hardreset = _omap4_assert_hardreset; |
| 4151 | soc_ops.deassert_hardreset = _omap4_deassert_hardreset; |
| 4152 | soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted; |
Kevin Hilman | 0a179ea | 2012-06-18 12:12:25 -0600 | [diff] [blame] | 4153 | soc_ops.init_clkdm = _init_clkdm; |
Rajendra Nayak | e6d3a8b | 2012-11-21 16:15:17 -0700 | [diff] [blame] | 4154 | soc_ops.update_context_lost = _omap4_update_context_lost; |
| 4155 | soc_ops.get_context_lost = _omap4_get_context_lost; |
Tero Kristo | 9fabc1a | 2016-07-04 14:11:48 +0300 | [diff] [blame] | 4156 | soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm; |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 4157 | soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl; |
Tony Lindgren | 0f3ccb2 | 2015-07-16 01:55:58 -0700 | [diff] [blame] | 4158 | } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() || |
| 4159 | soc_is_am43xx()) { |
Afzal Mohammed | c8b428a | 2013-10-12 15:46:20 +0530 | [diff] [blame] | 4160 | soc_ops.enable_module = _omap4_enable_module; |
| 4161 | soc_ops.disable_module = _omap4_disable_module; |
| 4162 | soc_ops.wait_target_ready = _omap4_wait_target_ready; |
Tero Kristo | 409d706 | 2014-10-27 08:39:24 -0700 | [diff] [blame] | 4163 | soc_ops.assert_hardreset = _omap4_assert_hardreset; |
Vaibhav Hiremath | 1688bf1 | 2012-09-11 17:18:53 -0600 | [diff] [blame] | 4164 | soc_ops.deassert_hardreset = _am33xx_deassert_hardreset; |
Tero Kristo | a5bf00c | 2015-05-05 16:33:05 +0300 | [diff] [blame] | 4165 | soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted; |
Vaibhav Hiremath | 1688bf1 | 2012-09-11 17:18:53 -0600 | [diff] [blame] | 4166 | soc_ops.init_clkdm = _init_clkdm; |
Tero Kristo | 9fabc1a | 2016-07-04 14:11:48 +0300 | [diff] [blame] | 4167 | soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm; |
Tero Kristo | 2b96be3 | 2017-08-09 11:57:12 +0300 | [diff] [blame] | 4168 | soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl; |
Kevin Hilman | 8f6aa8e | 2012-06-18 12:12:24 -0600 | [diff] [blame] | 4169 | } else { |
| 4170 | WARN(1, "omap_hwmod: unknown SoC type\n"); |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 4171 | } |
| 4172 | |
Tero Kristo | 70f05be | 2017-05-31 18:00:03 +0300 | [diff] [blame] | 4173 | _init_clkctrl_providers(); |
| 4174 | |
Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 4175 | inited = true; |
| 4176 | } |
Tony Lindgren | 68c9a95 | 2012-07-06 00:58:43 -0700 | [diff] [blame] | 4177 | |
| 4178 | /** |
| 4179 | * omap_hwmod_get_main_clk - get pointer to main clock name |
| 4180 | * @oh: struct omap_hwmod * |
| 4181 | * |
| 4182 | * Returns the main clock name assocated with @oh upon success, |
| 4183 | * or NULL if @oh is NULL. |
| 4184 | */ |
| 4185 | const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh) |
| 4186 | { |
| 4187 | if (!oh) |
| 4188 | return NULL; |
| 4189 | |
| 4190 | return oh->main_clk; |
| 4191 | } |