blob: 7b5afa6ef5a9f16d534e2afcef49b27bd2400da5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
David Woodhousea1452a32010-08-08 20:58:20 +01002 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
3 * Steven J. Hill <sjhill@realitydiluted.com>
4 * Thomas Gleixner <tglx@linutronix.de>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020010 * Info:
11 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020013 * Changelog:
14 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 */
Boris Brezillond4092d72017-08-04 17:29:10 +020016#ifndef __LINUX_MTD_RAWNAND_H
17#define __LINUX_MTD_RAWNAND_H
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/wait.h>
20#include <linux/spinlock.h>
21#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020022#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020023#include <linux/mtd/bbm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25struct mtd_info;
David Woodhouse5e81e882010-02-26 18:32:56 +000026struct nand_flash_dev;
Brian Norris5844fee2015-01-23 00:22:27 -080027struct device_node;
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029/* Scan and identify a NAND device */
Sascha Hauer79022592016-09-07 14:21:42 +020030int nand_scan(struct mtd_info *mtd, int max_chips);
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020031/*
32 * Separate phases of nand_scan(), allowing board driver to intervene
33 * and override command or ECC setup according to flash type.
34 */
Sascha Hauer79022592016-09-07 14:21:42 +020035int nand_scan_ident(struct mtd_info *mtd, int max_chips,
David Woodhouse5e81e882010-02-26 18:32:56 +000036 struct nand_flash_dev *table);
Sascha Hauer79022592016-09-07 14:21:42 +020037int nand_scan_tail(struct mtd_info *mtd);
David Woodhouse3b85c322006-09-25 17:06:53 +010038
Richard Weinbergerd44154f2016-09-21 11:44:41 +020039/* Unregister the MTD device and free resources held by the NAND device */
Sascha Hauer79022592016-09-07 14:21:42 +020040void nand_release(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
David Woodhouseb77d95c2006-09-25 21:58:50 +010042/* Internal helper for board drivers which need to override command function */
Sascha Hauer79022592016-09-07 14:21:42 +020043void nand_wait_ready(struct mtd_info *mtd);
David Woodhouseb77d95c2006-09-25 21:58:50 +010044
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/* The maximum number of NAND chips in an array */
46#define NAND_MAX_CHIPS 8
47
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020048/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020050 *
51 * These are bits which can be or'ed to set/clear multiple
52 * bits in one go.
53 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020055#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070056/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020057#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020059#define NAND_ALE 0x04
60
61#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
62#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
63#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
65/*
66 * Standard NAND flash commands
67 */
68#define NAND_CMD_READ0 0
69#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020070#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define NAND_CMD_PAGEPROG 0x10
72#define NAND_CMD_READOOB 0x50
73#define NAND_CMD_ERASE1 0x60
74#define NAND_CMD_STATUS 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -070075#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020076#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define NAND_CMD_READID 0x90
78#define NAND_CMD_ERASE2 0xd0
Florian Fainellicaa4b6f2010-08-30 18:32:14 +020079#define NAND_CMD_PARAM 0xec
Huang Shijie7db03ec2012-09-13 14:57:52 +080080#define NAND_CMD_GET_FEATURES 0xee
81#define NAND_CMD_SET_FEATURES 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -070082#define NAND_CMD_RESET 0xff
83
84/* Extended commands for large page devices */
85#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +020086#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -070087#define NAND_CMD_CACHEDPROG 0x15
88
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020089#define NAND_CMD_NONE -1
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091/* Status bits */
92#define NAND_STATUS_FAIL 0x01
93#define NAND_STATUS_FAIL_N1 0x02
94#define NAND_STATUS_TRUE_READY 0x20
95#define NAND_STATUS_READY 0x40
96#define NAND_STATUS_WP 0x80
97
Boris Brezillon104e4422017-03-16 09:35:58 +010098#define NAND_DATA_IFACE_CHECK_ONLY -1
99
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000100/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 * Constants for ECC_MODES
102 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200103typedef enum {
104 NAND_ECC_NONE,
105 NAND_ECC_SOFT,
106 NAND_ECC_HW,
107 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700108 NAND_ECC_HW_OOB_FIRST,
Thomas Petazzoni785818f2017-04-29 11:06:43 +0200109 NAND_ECC_ON_DIE,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200110} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100112enum nand_ecc_algo {
113 NAND_ECC_UNKNOWN,
114 NAND_ECC_HAMMING,
115 NAND_ECC_BCH,
116};
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118/*
119 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000120 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121/* Reset Hardware ECC for read */
122#define NAND_ECC_READ 0
123/* Reset Hardware ECC for write */
124#define NAND_ECC_WRITE 1
Brian Norris7854d3f2011-06-23 14:12:08 -0700125/* Enable Hardware ECC before syndrome is read back from flash */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126#define NAND_ECC_READSYN 2
127
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100128/*
129 * Enable generic NAND 'page erased' check. This check is only done when
130 * ecc.correct() returns -EBADMSG.
131 * Set this flag if your implementation does not fix bitflips in erased
132 * pages and you want to rely on the default implementation.
133 */
134#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
Boris Brezillonba78ee02016-06-08 17:04:22 +0200135#define NAND_ECC_MAXIMIZE BIT(1)
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100136
David A. Marlin068e3c02005-01-24 03:07:46 +0000137/* Bit mask for flags passed to do_nand_read_ecc */
138#define NAND_GET_DEVICE 0x80
139
140
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200141/*
142 * Option constants for bizarre disfunctionality and real
143 * features.
144 */
Brian Norris7854d3f2011-06-23 14:12:08 -0700145/* Buswidth is 16 bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146#define NAND_BUSWIDTH_16 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147/* Chip has cache program function */
148#define NAND_CACHEPRG 0x00000008
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200149/*
Brian Norris5bc7c332013-03-13 09:51:31 -0700150 * Chip requires ready check on read (for auto-incremented sequential read).
151 * True only for small page devices; large page devices do not support
152 * autoincrement.
153 */
154#define NAND_NEED_READRDY 0x00000100
155
Thomas Gleixner29072b92006-09-28 15:38:36 +0200156/* Chip does not allow subpage writes */
157#define NAND_NO_SUBPAGE_WRITE 0x00000200
158
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200159/* Device is one of 'new' xD cards that expose fake nand command set */
160#define NAND_BROKEN_XD 0x00000400
161
162/* Device behaves just like nand, but is readonly */
163#define NAND_ROM 0x00000800
164
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500165/* Device supports subpage reads */
166#define NAND_SUBPAGE_READ 0x00001000
167
Boris BREZILLONc03d9962015-12-02 12:01:05 +0100168/*
169 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
170 * patterns.
171 */
172#define NAND_NEED_SCRAMBLING 0x00002000
173
Masahiro Yamada14157f82017-09-13 11:05:50 +0900174/* Device needs 3rd row address cycle */
175#define NAND_ROW_ADDR_3 0x00004000
176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177/* Options valid for Samsung large page devices */
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +0200178#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180/* Macros to identify the above */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500182#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Marc Gonzalez3371d662016-11-15 10:56:20 +0100183#define NAND_HAS_SUBPAGE_WRITE(chip) !((chip)->options & NAND_NO_SUBPAGE_WRITE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185/* Non chip related options */
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000186/* This option skips the bbt scan during initialization. */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700187#define NAND_SKIP_BBTSCAN 0x00010000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000188/* Chip may not exist, so silence any errors in scan */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700189#define NAND_SCAN_SILENT_NODEV 0x00040000
Matthieu CASTET64b37b22012-11-06 11:51:44 +0100190/*
191 * Autodetect nand buswidth with readid/onfi.
192 * This suppose the driver will configure the hardware in 8 bits mode
193 * when calling nand_scan_ident, and update its configuration
194 * before calling nand_scan_tail.
195 */
196#define NAND_BUSWIDTH_AUTO 0x00080000
Scott Wood5f867db2015-06-26 19:43:58 -0500197/*
198 * This option could be defined by controller drivers to protect against
199 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
200 */
201#define NAND_USE_BOUNCE_BUFFER 0x00100000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000202
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200203/*
204 * In case your controller is implementing ->cmd_ctrl() and is relying on the
205 * default ->cmdfunc() implementation, you may want to let the core handle the
206 * tCCS delay which is required when a column change (RNDIN or RNDOUT) is
207 * requested.
208 * If your controller already takes care of this delay, you don't need to set
209 * this flag.
210 */
211#define NAND_WAIT_TCCS 0x00200000
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200214/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200215#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
Thomas Gleixner29072b92006-09-28 15:38:36 +0200217/* Cell info constants */
218#define NAND_CI_CHIPNR_MSK 0x03
219#define NAND_CI_CELLTYPE_MSK 0x0C
Huang Shijie7db906b2013-09-25 14:58:11 +0800220#define NAND_CI_CELLTYPE_SHIFT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222/* Keep gcc happy */
223struct nand_chip;
224
Huang Shijie5b40db62013-05-17 11:17:28 +0800225/* ONFI features */
226#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
227#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
228
Huang Shijie3e701922012-09-13 14:57:53 +0800229/* ONFI timing mode, used in both asynchronous and synchronous mode */
230#define ONFI_TIMING_MODE_0 (1 << 0)
231#define ONFI_TIMING_MODE_1 (1 << 1)
232#define ONFI_TIMING_MODE_2 (1 << 2)
233#define ONFI_TIMING_MODE_3 (1 << 3)
234#define ONFI_TIMING_MODE_4 (1 << 4)
235#define ONFI_TIMING_MODE_5 (1 << 5)
236#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
237
Huang Shijie7db03ec2012-09-13 14:57:52 +0800238/* ONFI feature address */
239#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
240
Brian Norris8429bb32013-12-03 15:51:09 -0800241/* Vendor-specific feature address (Micron) */
242#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
Thomas Petazzoni9748e1d2017-04-29 11:06:45 +0200243#define ONFI_FEATURE_ON_DIE_ECC 0x90
244#define ONFI_FEATURE_ON_DIE_ECC_EN BIT(3)
Brian Norris8429bb32013-12-03 15:51:09 -0800245
Huang Shijie7db03ec2012-09-13 14:57:52 +0800246/* ONFI subfeature parameters length */
247#define ONFI_SUBFEATURE_PARAM_LEN 4
248
David Mosbergerd914c932013-05-29 15:30:13 +0300249/* ONFI optional commands SET/GET FEATURES supported? */
250#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
251
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200252struct nand_onfi_params {
253 /* rev info and features block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200254 /* 'O' 'N' 'F' 'I' */
255 u8 sig[4];
256 __le16 revision;
257 __le16 features;
258 __le16 opt_cmd;
Huang Shijie5138a982013-05-17 11:17:27 +0800259 u8 reserved0[2];
260 __le16 ext_param_page_length; /* since ONFI 2.1 */
261 u8 num_of_param_pages; /* since ONFI 2.1 */
262 u8 reserved1[17];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200263
264 /* manufacturer information block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200265 char manufacturer[12];
266 char model[20];
267 u8 jedec_id;
268 __le16 date_code;
269 u8 reserved2[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200270
271 /* memory organization block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200272 __le32 byte_per_page;
273 __le16 spare_bytes_per_page;
274 __le32 data_bytes_per_ppage;
275 __le16 spare_bytes_per_ppage;
276 __le32 pages_per_block;
277 __le32 blocks_per_lun;
278 u8 lun_count;
279 u8 addr_cycles;
280 u8 bits_per_cell;
281 __le16 bb_per_lun;
282 __le16 block_endurance;
283 u8 guaranteed_good_blocks;
284 __le16 guaranteed_block_endurance;
285 u8 programs_per_page;
286 u8 ppage_attr;
287 u8 ecc_bits;
288 u8 interleaved_bits;
289 u8 interleaved_ops;
290 u8 reserved3[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200291
292 /* electrical parameter block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200293 u8 io_pin_capacitance_max;
294 __le16 async_timing_mode;
295 __le16 program_cache_timing_mode;
296 __le16 t_prog;
297 __le16 t_bers;
298 __le16 t_r;
299 __le16 t_ccs;
300 __le16 src_sync_timing_mode;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100301 u8 src_ssync_features;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200302 __le16 clk_pin_capacitance_typ;
303 __le16 io_pin_capacitance_typ;
304 __le16 input_pin_capacitance_typ;
305 u8 input_pin_capacitance_max;
Brian Norrisa55e85c2013-12-02 11:12:22 -0800306 u8 driver_strength_support;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200307 __le16 t_int_r;
Brian Norris74e98be2015-12-01 11:08:32 -0800308 __le16 t_adl;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100309 u8 reserved4[8];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200310
311 /* vendor */
Brian Norris6f0065b2013-12-03 12:02:20 -0800312 __le16 vendor_revision;
313 u8 vendor[88];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200314
315 __le16 crc;
Brian Norrise2e6b7b2013-12-05 12:06:54 -0800316} __packed;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200317
318#define ONFI_CRC_BASE 0x4F4E
319
Huang Shijie5138a982013-05-17 11:17:27 +0800320/* Extended ECC information Block Definition (since ONFI 2.1) */
321struct onfi_ext_ecc_info {
322 u8 ecc_bits;
323 u8 codeword_size;
324 __le16 bb_per_lun;
325 __le16 block_endurance;
326 u8 reserved[2];
327} __packed;
328
329#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
330#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
331#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
332struct onfi_ext_section {
333 u8 type;
334 u8 length;
335} __packed;
336
337#define ONFI_EXT_SECTION_MAX 8
338
339/* Extended Parameter Page Definition (since ONFI 2.1) */
340struct onfi_ext_param_page {
341 __le16 crc;
342 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
343 u8 reserved0[10];
344 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
345
346 /*
347 * The actual size of the Extended Parameter Page is in
348 * @ext_param_page_length of nand_onfi_params{}.
349 * The following are the variable length sections.
350 * So we do not add any fields below. Please see the ONFI spec.
351 */
352} __packed;
353
Huang Shijieafbfff02014-02-21 13:39:37 +0800354struct jedec_ecc_info {
355 u8 ecc_bits;
356 u8 codeword_size;
357 __le16 bb_per_lun;
358 __le16 block_endurance;
359 u8 reserved[2];
360} __packed;
361
Huang Shijie7852f892014-02-21 13:39:39 +0800362/* JEDEC features */
363#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
364
Huang Shijieafbfff02014-02-21 13:39:37 +0800365struct nand_jedec_params {
366 /* rev info and features block */
367 /* 'J' 'E' 'S' 'D' */
368 u8 sig[4];
369 __le16 revision;
370 __le16 features;
371 u8 opt_cmd[3];
372 __le16 sec_cmd;
373 u8 num_of_param_pages;
374 u8 reserved0[18];
375
376 /* manufacturer information block */
377 char manufacturer[12];
378 char model[20];
379 u8 jedec_id[6];
380 u8 reserved1[10];
381
382 /* memory organization block */
383 __le32 byte_per_page;
384 __le16 spare_bytes_per_page;
385 u8 reserved2[6];
386 __le32 pages_per_block;
387 __le32 blocks_per_lun;
388 u8 lun_count;
389 u8 addr_cycles;
390 u8 bits_per_cell;
391 u8 programs_per_page;
392 u8 multi_plane_addr;
393 u8 multi_plane_op_attr;
394 u8 reserved3[38];
395
396 /* electrical parameter block */
397 __le16 async_sdr_speed_grade;
398 __le16 toggle_ddr_speed_grade;
399 __le16 sync_ddr_speed_grade;
400 u8 async_sdr_features;
401 u8 toggle_ddr_features;
402 u8 sync_ddr_features;
403 __le16 t_prog;
404 __le16 t_bers;
405 __le16 t_r;
406 __le16 t_r_multi_plane;
407 __le16 t_ccs;
408 __le16 io_pin_capacitance_typ;
409 __le16 input_pin_capacitance_typ;
410 __le16 clk_pin_capacitance_typ;
411 u8 driver_strength_support;
Brian Norris74e98be2015-12-01 11:08:32 -0800412 __le16 t_adl;
Huang Shijieafbfff02014-02-21 13:39:37 +0800413 u8 reserved4[36];
414
415 /* ECC and endurance block */
416 u8 guaranteed_good_blocks;
417 __le16 guaranteed_block_endurance;
418 struct jedec_ecc_info ecc_info[4];
419 u8 reserved5[29];
420
421 /* reserved */
422 u8 reserved6[148];
423
424 /* vendor */
425 __le16 vendor_rev_num;
426 u8 reserved7[88];
427
428 /* CRC for Parameter Page */
429 __le16 crc;
430} __packed;
431
Miquel Raynalf4531b22018-03-19 14:47:26 +0100432/**
Miquel Raynala97421c2018-03-19 14:47:27 +0100433 * struct onfi_params - ONFI specific parameters that will be reused
434 * @version: ONFI version (BCD encoded), 0 if ONFI is not supported
435 * @tPROG: Page program time
436 * @tBERS: Block erase time
437 * @tR: Page read time
438 * @tCCS: Change column setup time
439 * @async_timing_mode: Supported asynchronous timing mode
440 * @vendor_revision: Vendor specific revision number
441 * @vendor: Vendor specific data
442 */
443struct onfi_params {
444 int version;
445 u16 tPROG;
446 u16 tBERS;
447 u16 tR;
448 u16 tCCS;
449 u16 async_timing_mode;
450 u16 vendor_revision;
451 u8 vendor[88];
452};
453
454/**
Miquel Raynalf4531b22018-03-19 14:47:26 +0100455 * struct nand_parameters - NAND generic parameters from the parameter page
456 * @model: Model name
457 * @supports_set_get_features: The NAND chip supports setting/getting features
Miquel Raynala97421c2018-03-19 14:47:27 +0100458 * @onfi: ONFI specific parameters
Miquel Raynalf4531b22018-03-19 14:47:26 +0100459 */
460struct nand_parameters {
Miquel Raynala97421c2018-03-19 14:47:27 +0100461 /* Generic parameters */
Miquel Raynalf4531b22018-03-19 14:47:26 +0100462 char model[100];
463 bool supports_set_get_features;
Miquel Raynala97421c2018-03-19 14:47:27 +0100464
465 /* ONFI parameters */
466 struct onfi_params onfi;
Miquel Raynalf4531b22018-03-19 14:47:26 +0100467};
468
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200469/* The maximum expected count of bytes in the NAND ID sequence */
470#define NAND_MAX_ID_LEN 8
471
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472/**
Boris Brezillon7f501f02016-05-24 19:20:05 +0200473 * struct nand_id - NAND id structure
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200474 * @data: buffer containing the id bytes.
Boris Brezillon7f501f02016-05-24 19:20:05 +0200475 * @len: ID length.
476 */
477struct nand_id {
Jean-Louis Thekekara5158bd52017-06-29 19:08:30 +0200478 u8 data[NAND_MAX_ID_LEN];
Boris Brezillon7f501f02016-05-24 19:20:05 +0200479 int len;
480};
481
482/**
Randy Dunlap844d3b42006-06-28 21:48:27 -0700483 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000484 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 * @active: the mtd device which holds the controller currently
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200486 * @wq: wait queue to sleep on if a NAND operation is in
487 * progress used instead of the per chip wait queue
488 * when a hw controller is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 */
490struct nand_hw_control {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200491 spinlock_t lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100493 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494};
495
Marc Gonzalezd45bc582016-07-27 11:23:52 +0200496static inline void nand_hw_control_init(struct nand_hw_control *nfc)
497{
498 nfc->active = NULL;
499 spin_lock_init(&nfc->lock);
500 init_waitqueue_head(&nfc->wq);
501}
502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503/**
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900504 * struct nand_ecc_step_info - ECC step information of ECC engine
505 * @stepsize: data bytes per ECC step
506 * @strengths: array of supported strengths
507 * @nstrengths: number of supported strengths
508 */
509struct nand_ecc_step_info {
510 int stepsize;
511 const int *strengths;
512 int nstrengths;
513};
514
515/**
516 * struct nand_ecc_caps - capability of ECC engine
517 * @stepinfos: array of ECC step information
518 * @nstepinfos: number of ECC step information
519 * @calc_ecc_bytes: driver's hook to calculate ECC bytes per step
520 */
521struct nand_ecc_caps {
522 const struct nand_ecc_step_info *stepinfos;
523 int nstepinfos;
524 int (*calc_ecc_bytes)(int step_size, int strength);
525};
526
Masahiro Yamadaa03c6012017-06-07 20:52:11 +0900527/* a shorthand to generate struct nand_ecc_caps with only one ECC stepsize */
528#define NAND_ECC_CAPS_SINGLE(__name, __calc, __step, ...) \
529static const int __name##_strengths[] = { __VA_ARGS__ }; \
530static const struct nand_ecc_step_info __name##_stepinfo = { \
531 .stepsize = __step, \
532 .strengths = __name##_strengths, \
533 .nstrengths = ARRAY_SIZE(__name##_strengths), \
534}; \
535static const struct nand_ecc_caps __name = { \
536 .stepinfos = &__name##_stepinfo, \
537 .nstepinfos = 1, \
538 .calc_ecc_bytes = __calc, \
539}
540
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +0900541/**
Brian Norris7854d3f2011-06-23 14:12:08 -0700542 * struct nand_ecc_ctrl - Control structure for ECC
543 * @mode: ECC mode
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100544 * @algo: ECC algorithm
Brian Norris7854d3f2011-06-23 14:12:08 -0700545 * @steps: number of ECC steps per page
546 * @size: data bytes per ECC step
547 * @bytes: ECC bytes per step
Mike Dunn1d0b95b2012-03-11 14:21:10 -0700548 * @strength: max number of correctible bits per ECC step
Brian Norris7854d3f2011-06-23 14:12:08 -0700549 * @total: total number of ECC bytes per page
550 * @prepad: padding information for syndrome based ECC generators
551 * @postpad: padding information for syndrome based ECC generators
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100552 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
Brian Norris7854d3f2011-06-23 14:12:08 -0700553 * @priv: pointer to private ECC control data
Masahiro Yamadac0313b92017-12-05 17:47:16 +0900554 * @calc_buf: buffer for calculated ECC, size is oobsize.
555 * @code_buf: buffer for ECC read from flash, size is oobsize.
Brian Norris7854d3f2011-06-23 14:12:08 -0700556 * @hwctl: function to control hardware ECC generator. Must only
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200557 * be provided if an hardware ECC is available
Brian Norris7854d3f2011-06-23 14:12:08 -0700558 * @calculate: function for ECC calculation or readback from ECC hardware
Boris BREZILLON6e941192015-12-30 20:32:03 +0100559 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
560 * Should return a positive number representing the number of
561 * corrected bitflips, -EBADMSG if the number of bitflips exceed
562 * ECC strength, or any other error code if the error is not
563 * directly related to correction.
564 * If -EBADMSG is returned the input buffers should be left
565 * untouched.
Boris BREZILLON62d956d2014-10-20 10:46:14 +0200566 * @read_page_raw: function to read a raw page without ECC. This function
567 * should hide the specific layout used by the ECC
568 * controller and always return contiguous in-band and
569 * out-of-band data even if they're not stored
570 * contiguously on the NAND chip (e.g.
571 * NAND_ECC_HW_SYNDROME interleaves in-band and
572 * out-of-band data).
573 * @write_page_raw: function to write a raw page without ECC. This function
574 * should hide the specific layout used by the ECC
575 * controller and consider the passed data as contiguous
576 * in-band and out-of-band data. ECC controller is
577 * responsible for doing the appropriate transformations
578 * to adapt to its specific layout (e.g.
579 * NAND_ECC_HW_SYNDROME interleaves in-band and
580 * out-of-band data).
Brian Norris7854d3f2011-06-23 14:12:08 -0700581 * @read_page: function to read a page according to the ECC generator
Mike Dunn5ca7f412012-09-11 08:59:03 -0700582 * requirements; returns maximum number of bitflips corrected in
Masahiro Yamada07604682017-03-30 15:45:47 +0900583 * any single ECC step, -EIO hw error
Mike Dunn5ca7f412012-09-11 08:59:03 -0700584 * @read_subpage: function to read parts of the page covered by ECC;
585 * returns same as read_page()
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530586 * @write_subpage: function to write parts of the page covered by ECC.
Brian Norris7854d3f2011-06-23 14:12:08 -0700587 * @write_page: function to write a page according to the ECC generator
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200588 * requirements.
Brian Norris9ce244b2011-08-30 18:45:37 -0700589 * @write_oob_raw: function to write chip OOB data without ECC
Brian Norrisc46f6482011-08-30 18:45:38 -0700590 * @read_oob_raw: function to read chip OOB data without ECC
Randy Dunlap844d3b42006-06-28 21:48:27 -0700591 * @read_oob: function to read chip OOB data
592 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200593 */
594struct nand_ecc_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200595 nand_ecc_modes_t mode;
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100596 enum nand_ecc_algo algo;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200597 int steps;
598 int size;
599 int bytes;
600 int total;
Mike Dunn1d0b95b2012-03-11 14:21:10 -0700601 int strength;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200602 int prepad;
603 int postpad;
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100604 unsigned int options;
Ivan Djelic193bd402011-03-11 11:05:33 +0100605 void *priv;
Masahiro Yamadac0313b92017-12-05 17:47:16 +0900606 u8 *calc_buf;
607 u8 *code_buf;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200608 void (*hwctl)(struct mtd_info *mtd, int mode);
609 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
610 uint8_t *ecc_code);
611 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
612 uint8_t *calc_ecc);
613 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700614 uint8_t *buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800615 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200616 const uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200617 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700618 uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200619 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
Huang Shijiee004deb2014-01-03 11:01:40 +0800620 uint32_t offs, uint32_t len, uint8_t *buf, int page);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530621 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
622 uint32_t offset, uint32_t data_len,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200623 const uint8_t *data_buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800624 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200625 const uint8_t *buf, int oob_required, int page);
Brian Norris9ce244b2011-08-30 18:45:37 -0700626 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
627 int page);
Brian Norrisc46f6482011-08-30 18:45:38 -0700628 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300629 int page);
630 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200631 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
632 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200633};
634
635/**
Sascha Hauereee64b72016-09-15 10:32:46 +0200636 * struct nand_sdr_timings - SDR NAND chip timings
637 *
638 * This struct defines the timing requirements of a SDR NAND chip.
639 * These information can be found in every NAND datasheets and the timings
640 * meaning are described in the ONFI specifications:
641 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
642 * Parameters)
643 *
644 * All these timings are expressed in picoseconds.
645 *
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200646 * @tBERS_max: Block erase time
647 * @tCCS_min: Change column setup time
648 * @tPROG_max: Page program time
649 * @tR_max: Page read time
Sascha Hauereee64b72016-09-15 10:32:46 +0200650 * @tALH_min: ALE hold time
651 * @tADL_min: ALE to data loading time
652 * @tALS_min: ALE setup time
653 * @tAR_min: ALE to RE# delay
654 * @tCEA_max: CE# access time
Randy Dunlap61babe92016-11-21 18:32:08 -0800655 * @tCEH_min: CE# high hold time
Sascha Hauereee64b72016-09-15 10:32:46 +0200656 * @tCH_min: CE# hold time
657 * @tCHZ_max: CE# high to output hi-Z
658 * @tCLH_min: CLE hold time
659 * @tCLR_min: CLE to RE# delay
660 * @tCLS_min: CLE setup time
661 * @tCOH_min: CE# high to output hold
662 * @tCS_min: CE# setup time
663 * @tDH_min: Data hold time
664 * @tDS_min: Data setup time
665 * @tFEAT_max: Busy time for Set Features and Get Features
666 * @tIR_min: Output hi-Z to RE# low
667 * @tITC_max: Interface and Timing Mode Change time
668 * @tRC_min: RE# cycle time
669 * @tREA_max: RE# access time
670 * @tREH_min: RE# high hold time
671 * @tRHOH_min: RE# high to output hold
672 * @tRHW_min: RE# high to WE# low
673 * @tRHZ_max: RE# high to output hi-Z
674 * @tRLOH_min: RE# low to output hold
675 * @tRP_min: RE# pulse width
676 * @tRR_min: Ready to RE# low (data only)
677 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
678 * rising edge of R/B#.
679 * @tWB_max: WE# high to SR[6] low
680 * @tWC_min: WE# cycle time
681 * @tWH_min: WE# high hold time
682 * @tWHR_min: WE# high to RE# low
683 * @tWP_min: WE# pulse width
684 * @tWW_min: WP# transition to WE# low
685 */
686struct nand_sdr_timings {
Boris Brezillon6d292312017-07-31 10:31:27 +0200687 u64 tBERS_max;
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200688 u32 tCCS_min;
Boris Brezillon6d292312017-07-31 10:31:27 +0200689 u64 tPROG_max;
690 u64 tR_max;
Sascha Hauereee64b72016-09-15 10:32:46 +0200691 u32 tALH_min;
692 u32 tADL_min;
693 u32 tALS_min;
694 u32 tAR_min;
695 u32 tCEA_max;
696 u32 tCEH_min;
697 u32 tCH_min;
698 u32 tCHZ_max;
699 u32 tCLH_min;
700 u32 tCLR_min;
701 u32 tCLS_min;
702 u32 tCOH_min;
703 u32 tCS_min;
704 u32 tDH_min;
705 u32 tDS_min;
706 u32 tFEAT_max;
707 u32 tIR_min;
708 u32 tITC_max;
709 u32 tRC_min;
710 u32 tREA_max;
711 u32 tREH_min;
712 u32 tRHOH_min;
713 u32 tRHW_min;
714 u32 tRHZ_max;
715 u32 tRLOH_min;
716 u32 tRP_min;
717 u32 tRR_min;
718 u64 tRST_max;
719 u32 tWB_max;
720 u32 tWC_min;
721 u32 tWH_min;
722 u32 tWHR_min;
723 u32 tWP_min;
724 u32 tWW_min;
725};
726
727/**
728 * enum nand_data_interface_type - NAND interface timing type
729 * @NAND_SDR_IFACE: Single Data Rate interface
730 */
731enum nand_data_interface_type {
732 NAND_SDR_IFACE,
733};
734
735/**
736 * struct nand_data_interface - NAND interface timing
737 * @type: type of the timing
738 * @timings: The timing, type according to @type
739 */
740struct nand_data_interface {
741 enum nand_data_interface_type type;
742 union {
743 struct nand_sdr_timings sdr;
744 } timings;
745};
746
747/**
748 * nand_get_sdr_timings - get SDR timing from data interface
749 * @conf: The data interface
750 */
751static inline const struct nand_sdr_timings *
752nand_get_sdr_timings(const struct nand_data_interface *conf)
753{
754 if (conf->type != NAND_SDR_IFACE)
755 return ERR_PTR(-EINVAL);
756
757 return &conf->timings.sdr;
758}
759
760/**
Boris Brezillonabbe26d2016-06-08 09:32:55 +0200761 * struct nand_manufacturer_ops - NAND Manufacturer operations
762 * @detect: detect the NAND memory organization and capabilities
763 * @init: initialize all vendor specific fields (like the ->read_retry()
764 * implementation) if any.
765 * @cleanup: the ->init() function may have allocated resources, ->cleanup()
766 * is here to let vendor specific code release those resources.
767 */
768struct nand_manufacturer_ops {
769 void (*detect)(struct nand_chip *chip);
770 int (*init)(struct nand_chip *chip);
771 void (*cleanup)(struct nand_chip *chip);
772};
773
774/**
Miquel Raynal8878b122017-11-09 14:16:45 +0100775 * struct nand_op_cmd_instr - Definition of a command instruction
776 * @opcode: the command to issue in one cycle
777 */
778struct nand_op_cmd_instr {
779 u8 opcode;
780};
781
782/**
783 * struct nand_op_addr_instr - Definition of an address instruction
784 * @naddrs: length of the @addrs array
785 * @addrs: array containing the address cycles to issue
786 */
787struct nand_op_addr_instr {
788 unsigned int naddrs;
789 const u8 *addrs;
790};
791
792/**
793 * struct nand_op_data_instr - Definition of a data instruction
794 * @len: number of data bytes to move
795 * @in: buffer to fill when reading from the NAND chip
796 * @out: buffer to read from when writing to the NAND chip
797 * @force_8bit: force 8-bit access
798 *
799 * Please note that "in" and "out" are inverted from the ONFI specification
800 * and are from the controller perspective, so a "in" is a read from the NAND
801 * chip while a "out" is a write to the NAND chip.
802 */
803struct nand_op_data_instr {
804 unsigned int len;
805 union {
806 void *in;
807 const void *out;
808 } buf;
809 bool force_8bit;
810};
811
812/**
813 * struct nand_op_waitrdy_instr - Definition of a wait ready instruction
814 * @timeout_ms: maximum delay while waiting for the ready/busy pin in ms
815 */
816struct nand_op_waitrdy_instr {
817 unsigned int timeout_ms;
818};
819
820/**
821 * enum nand_op_instr_type - Definition of all instruction types
822 * @NAND_OP_CMD_INSTR: command instruction
823 * @NAND_OP_ADDR_INSTR: address instruction
824 * @NAND_OP_DATA_IN_INSTR: data in instruction
825 * @NAND_OP_DATA_OUT_INSTR: data out instruction
826 * @NAND_OP_WAITRDY_INSTR: wait ready instruction
827 */
828enum nand_op_instr_type {
829 NAND_OP_CMD_INSTR,
830 NAND_OP_ADDR_INSTR,
831 NAND_OP_DATA_IN_INSTR,
832 NAND_OP_DATA_OUT_INSTR,
833 NAND_OP_WAITRDY_INSTR,
834};
835
836/**
837 * struct nand_op_instr - Instruction object
838 * @type: the instruction type
839 * @cmd/@addr/@data/@waitrdy: extra data associated to the instruction.
840 * You'll have to use the appropriate element
841 * depending on @type
842 * @delay_ns: delay the controller should apply after the instruction has been
843 * issued on the bus. Most modern controllers have internal timings
844 * control logic, and in this case, the controller driver can ignore
845 * this field.
846 */
847struct nand_op_instr {
848 enum nand_op_instr_type type;
849 union {
850 struct nand_op_cmd_instr cmd;
851 struct nand_op_addr_instr addr;
852 struct nand_op_data_instr data;
853 struct nand_op_waitrdy_instr waitrdy;
854 } ctx;
855 unsigned int delay_ns;
856};
857
858/*
859 * Special handling must be done for the WAITRDY timeout parameter as it usually
860 * is either tPROG (after a prog), tR (before a read), tRST (during a reset) or
861 * tBERS (during an erase) which all of them are u64 values that cannot be
862 * divided by usual kernel macros and must be handled with the special
863 * DIV_ROUND_UP_ULL() macro.
864 */
865#define __DIVIDE(dividend, divisor) ({ \
866 sizeof(dividend) == sizeof(u32) ? \
867 DIV_ROUND_UP(dividend, divisor) : \
868 DIV_ROUND_UP_ULL(dividend, divisor); \
869 })
870#define PSEC_TO_NSEC(x) __DIVIDE(x, 1000)
871#define PSEC_TO_MSEC(x) __DIVIDE(x, 1000000000)
872
873#define NAND_OP_CMD(id, ns) \
874 { \
875 .type = NAND_OP_CMD_INSTR, \
876 .ctx.cmd.opcode = id, \
877 .delay_ns = ns, \
878 }
879
880#define NAND_OP_ADDR(ncycles, cycles, ns) \
881 { \
882 .type = NAND_OP_ADDR_INSTR, \
883 .ctx.addr = { \
884 .naddrs = ncycles, \
885 .addrs = cycles, \
886 }, \
887 .delay_ns = ns, \
888 }
889
890#define NAND_OP_DATA_IN(l, b, ns) \
891 { \
892 .type = NAND_OP_DATA_IN_INSTR, \
893 .ctx.data = { \
894 .len = l, \
895 .buf.in = b, \
896 .force_8bit = false, \
897 }, \
898 .delay_ns = ns, \
899 }
900
901#define NAND_OP_DATA_OUT(l, b, ns) \
902 { \
903 .type = NAND_OP_DATA_OUT_INSTR, \
904 .ctx.data = { \
905 .len = l, \
906 .buf.out = b, \
907 .force_8bit = false, \
908 }, \
909 .delay_ns = ns, \
910 }
911
912#define NAND_OP_8BIT_DATA_IN(l, b, ns) \
913 { \
914 .type = NAND_OP_DATA_IN_INSTR, \
915 .ctx.data = { \
916 .len = l, \
917 .buf.in = b, \
918 .force_8bit = true, \
919 }, \
920 .delay_ns = ns, \
921 }
922
923#define NAND_OP_8BIT_DATA_OUT(l, b, ns) \
924 { \
925 .type = NAND_OP_DATA_OUT_INSTR, \
926 .ctx.data = { \
927 .len = l, \
928 .buf.out = b, \
929 .force_8bit = true, \
930 }, \
931 .delay_ns = ns, \
932 }
933
934#define NAND_OP_WAIT_RDY(tout_ms, ns) \
935 { \
936 .type = NAND_OP_WAITRDY_INSTR, \
937 .ctx.waitrdy.timeout_ms = tout_ms, \
938 .delay_ns = ns, \
939 }
940
941/**
942 * struct nand_subop - a sub operation
943 * @instrs: array of instructions
944 * @ninstrs: length of the @instrs array
945 * @first_instr_start_off: offset to start from for the first instruction
946 * of the sub-operation
947 * @last_instr_end_off: offset to end at (excluded) for the last instruction
948 * of the sub-operation
949 *
950 * Both @first_instr_start_off and @last_instr_end_off only apply to data or
951 * address instructions.
952 *
953 * When an operation cannot be handled as is by the NAND controller, it will
954 * be split by the parser into sub-operations which will be passed to the
955 * controller driver.
956 */
957struct nand_subop {
958 const struct nand_op_instr *instrs;
959 unsigned int ninstrs;
960 unsigned int first_instr_start_off;
961 unsigned int last_instr_end_off;
962};
963
964int nand_subop_get_addr_start_off(const struct nand_subop *subop,
965 unsigned int op_id);
966int nand_subop_get_num_addr_cyc(const struct nand_subop *subop,
967 unsigned int op_id);
968int nand_subop_get_data_start_off(const struct nand_subop *subop,
969 unsigned int op_id);
970int nand_subop_get_data_len(const struct nand_subop *subop,
971 unsigned int op_id);
972
973/**
974 * struct nand_op_parser_addr_constraints - Constraints for address instructions
975 * @maxcycles: maximum number of address cycles the controller can issue in a
976 * single step
977 */
978struct nand_op_parser_addr_constraints {
979 unsigned int maxcycles;
980};
981
982/**
983 * struct nand_op_parser_data_constraints - Constraints for data instructions
984 * @maxlen: maximum data length that the controller can handle in a single step
985 */
986struct nand_op_parser_data_constraints {
987 unsigned int maxlen;
988};
989
990/**
991 * struct nand_op_parser_pattern_elem - One element of a pattern
992 * @type: the instructuction type
993 * @optional: whether this element of the pattern is optional or mandatory
994 * @addr/@data: address or data constraint (number of cycles or data length)
995 */
996struct nand_op_parser_pattern_elem {
997 enum nand_op_instr_type type;
998 bool optional;
999 union {
1000 struct nand_op_parser_addr_constraints addr;
1001 struct nand_op_parser_data_constraints data;
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001002 } ctx;
Miquel Raynal8878b122017-11-09 14:16:45 +01001003};
1004
1005#define NAND_OP_PARSER_PAT_CMD_ELEM(_opt) \
1006 { \
1007 .type = NAND_OP_CMD_INSTR, \
1008 .optional = _opt, \
1009 }
1010
1011#define NAND_OP_PARSER_PAT_ADDR_ELEM(_opt, _maxcycles) \
1012 { \
1013 .type = NAND_OP_ADDR_INSTR, \
1014 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001015 .ctx.addr.maxcycles = _maxcycles, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001016 }
1017
1018#define NAND_OP_PARSER_PAT_DATA_IN_ELEM(_opt, _maxlen) \
1019 { \
1020 .type = NAND_OP_DATA_IN_INSTR, \
1021 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001022 .ctx.data.maxlen = _maxlen, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001023 }
1024
1025#define NAND_OP_PARSER_PAT_DATA_OUT_ELEM(_opt, _maxlen) \
1026 { \
1027 .type = NAND_OP_DATA_OUT_INSTR, \
1028 .optional = _opt, \
Miquel Raynalc1a72e22018-01-19 19:11:27 +01001029 .ctx.data.maxlen = _maxlen, \
Miquel Raynal8878b122017-11-09 14:16:45 +01001030 }
1031
1032#define NAND_OP_PARSER_PAT_WAITRDY_ELEM(_opt) \
1033 { \
1034 .type = NAND_OP_WAITRDY_INSTR, \
1035 .optional = _opt, \
1036 }
1037
1038/**
1039 * struct nand_op_parser_pattern - NAND sub-operation pattern descriptor
1040 * @elems: array of pattern elements
1041 * @nelems: number of pattern elements in @elems array
1042 * @exec: the function that will issue a sub-operation
1043 *
1044 * A pattern is a list of elements, each element reprensenting one instruction
1045 * with its constraints. The pattern itself is used by the core to match NAND
1046 * chip operation with NAND controller operations.
1047 * Once a match between a NAND controller operation pattern and a NAND chip
1048 * operation (or a sub-set of a NAND operation) is found, the pattern ->exec()
1049 * hook is called so that the controller driver can issue the operation on the
1050 * bus.
1051 *
1052 * Controller drivers should declare as many patterns as they support and pass
1053 * this list of patterns (created with the help of the following macro) to
1054 * the nand_op_parser_exec_op() helper.
1055 */
1056struct nand_op_parser_pattern {
1057 const struct nand_op_parser_pattern_elem *elems;
1058 unsigned int nelems;
1059 int (*exec)(struct nand_chip *chip, const struct nand_subop *subop);
1060};
1061
1062#define NAND_OP_PARSER_PATTERN(_exec, ...) \
1063 { \
1064 .exec = _exec, \
1065 .elems = (struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }, \
1066 .nelems = sizeof((struct nand_op_parser_pattern_elem[]) { __VA_ARGS__ }) / \
1067 sizeof(struct nand_op_parser_pattern_elem), \
1068 }
1069
1070/**
1071 * struct nand_op_parser - NAND controller operation parser descriptor
1072 * @patterns: array of supported patterns
1073 * @npatterns: length of the @patterns array
1074 *
1075 * The parser descriptor is just an array of supported patterns which will be
1076 * iterated by nand_op_parser_exec_op() everytime it tries to execute an
1077 * NAND operation (or tries to determine if a specific operation is supported).
1078 *
1079 * It is worth mentioning that patterns will be tested in their declaration
1080 * order, and the first match will be taken, so it's important to order patterns
1081 * appropriately so that simple/inefficient patterns are placed at the end of
1082 * the list. Usually, this is where you put single instruction patterns.
1083 */
1084struct nand_op_parser {
1085 const struct nand_op_parser_pattern *patterns;
1086 unsigned int npatterns;
1087};
1088
1089#define NAND_OP_PARSER(...) \
1090 { \
1091 .patterns = (struct nand_op_parser_pattern[]) { __VA_ARGS__ }, \
1092 .npatterns = sizeof((struct nand_op_parser_pattern[]) { __VA_ARGS__ }) / \
1093 sizeof(struct nand_op_parser_pattern), \
1094 }
1095
1096/**
1097 * struct nand_operation - NAND operation descriptor
1098 * @instrs: array of instructions to execute
1099 * @ninstrs: length of the @instrs array
1100 *
1101 * The actual operation structure that will be passed to chip->exec_op().
1102 */
1103struct nand_operation {
1104 const struct nand_op_instr *instrs;
1105 unsigned int ninstrs;
1106};
1107
1108#define NAND_OPERATION(_instrs) \
1109 { \
1110 .instrs = _instrs, \
1111 .ninstrs = ARRAY_SIZE(_instrs), \
1112 }
1113
1114int nand_op_parser_exec_op(struct nand_chip *chip,
1115 const struct nand_op_parser *parser,
1116 const struct nand_operation *op, bool check_only);
1117
1118/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 * struct nand_chip - NAND Private Flash Chip Data
Boris BREZILLONed4f85c2015-12-01 12:03:06 +01001120 * @mtd: MTD device registered to the MTD framework
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001121 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
1122 * flash device
1123 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
1124 * flash device.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 * @read_word: [REPLACEABLE] read one word from the chip
Uwe Kleine-König05f78352013-12-05 22:22:04 +01001127 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
1128 * low 8 I/O lines
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
1130 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 * @select_chip: [REPLACEABLE] select chip nr
Brian Norrisce157512013-04-11 01:34:59 -07001132 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
1133 * @block_markbad: [REPLACEABLE] mark a block bad
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001134 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +02001135 * ALE/CLE/nCE. Also used to write command and address
Brian Norris7854d3f2011-06-23 14:12:08 -07001136 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001137 * device ready/busy line. If set to NULL no access to
1138 * ready/busy is available and the ready/busy information
1139 * is read from the chip status register.
1140 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
1141 * commands to the chip.
1142 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
1143 * ready.
Miquel Raynal8878b122017-11-09 14:16:45 +01001144 * @exec_op: controller specific method to execute NAND operations.
1145 * This method replaces ->cmdfunc(),
1146 * ->{read,write}_{buf,byte,word}(), ->dev_ready() and
1147 * ->waifunc().
Brian Norrisba84fb52014-01-03 15:13:33 -08001148 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
1149 * setting the read-retry mode. Mostly needed for MLC NAND.
Brian Norris7854d3f2011-06-23 14:12:08 -07001150 * @ecc: [BOARDSPECIFIC] ECC control structure
Masahiro Yamada477544c2017-03-30 17:15:05 +09001151 * @buf_align: minimum buffer alignment required by a platform
Randy Dunlap844d3b42006-06-28 21:48:27 -07001152 * @hwcontrol: platform-specific hardware control structure
Brian Norris49c50b92014-05-06 16:02:19 -07001153 * @erase: [REPLACEABLE] erase function
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001155 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001156 * data from array to read regs (tR).
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001157 * @state: [INTERN] the current state of the NAND device
Brian Norrise9195ed2011-08-30 18:45:43 -07001158 * @oob_poi: "poison value buffer," used for laying out OOB data
1159 * before writing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001160 * @page_shift: [INTERN] number of address bits in a page (column
1161 * address bits).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
1163 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
1164 * @chip_shift: [INTERN] number of address bits in one chip
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001165 * @options: [BOARDSPECIFIC] various chip options. They can partly
1166 * be set to inform nand_scan about special functionality.
1167 * See the defines for further explanation.
Brian Norris5fb15492011-05-31 16:31:21 -07001168 * @bbt_options: [INTERN] bad block specific options. All options used
1169 * here must come from bbm.h. By default, these options
1170 * will be copied to the appropriate nand_bbt_descr's.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001171 * @badblockpos: [INTERN] position of the bad block marker in the oob
1172 * area.
Brian Norris661a0832012-01-13 18:11:50 -08001173 * @badblockbits: [INTERN] minimum number of set bits in a good block's
1174 * bad block marker position; i.e., BBM == 11110111b is
1175 * not bad when badblockbits == 7
Huang Shijie7db906b2013-09-25 14:58:11 +08001176 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
Huang Shijie4cfeca22013-05-17 11:17:25 +08001177 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
1178 * Minimum amount of bit errors per @ecc_step_ds guaranteed
1179 * to be correctable. If unknown, set to zero.
1180 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
Mauro Carvalho Chehabb6f6c292017-05-13 07:40:36 -03001181 * also from the datasheet. It is the recommended ECC step
Huang Shijie4cfeca22013-05-17 11:17:25 +08001182 * size, if known; if unknown, set to zero.
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001183 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
Boris Brezillond8e725d2016-09-15 10:32:50 +02001184 * set to the actually used ONFI mode if the chip is
1185 * ONFI compliant or deduced from the datasheet if
1186 * the NAND chip is not ONFI compliant.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 * @numchips: [INTERN] number of physical chips
1188 * @chipsize: [INTERN] the size of one chip for multichip arrays
1189 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001190 * @data_buf: [INTERN] buffer for data, size is (page size + oobsize).
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001191 * @pagebuf: [INTERN] holds the pagenumber which is currently in
1192 * data_buf.
Mike Dunnedbc45402012-04-25 12:06:11 -07001193 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
1194 * currently in data_buf.
Thomas Gleixner29072b92006-09-28 15:38:36 +02001195 * @subpagesize: [INTERN] holds the subpagesize
Boris Brezillon7f501f02016-05-24 19:20:05 +02001196 * @id: [INTERN] holds NAND ID
Huang Shijied94abba2014-02-21 13:39:38 +08001197 * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
1198 * non 0 if JEDEC supported.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001199 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
1200 * supported, 0 otherwise.
Huang Shijied94abba2014-02-21 13:39:38 +08001201 * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
1202 * supported, 0 otherwise.
Miquel Raynalf4531b22018-03-19 14:47:26 +01001203 * @parameters: [INTERN] holds generic parameters under an easily
1204 * readable form.
Zach Brownceb374e2017-01-10 13:30:19 -06001205 * @max_bb_per_die: [INTERN] the max number of bad blocks each die of a
1206 * this nand device will encounter their life times.
1207 * @blocks_per_die: [INTERN] The number of PEBs in a die
Randy Dunlap61babe92016-11-21 18:32:08 -08001208 * @data_interface: [INTERN] NAND interface timing information
Brian Norrisba84fb52014-01-03 15:13:33 -08001209 * @read_retries: [INTERN] the number of read retry modes supported
Miquel Raynalb9587582018-03-19 14:47:19 +01001210 * @set_features: [REPLACEABLE] set the NAND chip features
1211 * @get_features: [REPLACEABLE] get the NAND chip features
Boris Brezillon104e4422017-03-16 09:35:58 +01001212 * @setup_data_interface: [OPTIONAL] setup the data interface and timing. If
1213 * chipnr is set to %NAND_DATA_IFACE_CHECK_ONLY this
1214 * means the configuration should not be applied but
1215 * only checked.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 * @bbt: [INTERN] bad block table pointer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001217 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
1218 * lookup.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001220 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
1221 * bad block scan.
1222 * @controller: [REPLACEABLE] a pointer to a hardware controller
Brian Norris7854d3f2011-06-23 14:12:08 -07001223 * structure which is shared among multiple independent
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001224 * devices.
Brian Norris32c8db82011-08-23 17:17:35 -07001225 * @priv: [OPTIONAL] pointer to private chip data
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001226 * @manufacturer: [INTERN] Contains manufacturer information
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +00001228
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229struct nand_chip {
Boris BREZILLONed4f85c2015-12-01 12:03:06 +01001230 struct mtd_info mtd;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001231 void __iomem *IO_ADDR_R;
1232 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +00001233
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001234 uint8_t (*read_byte)(struct mtd_info *mtd);
1235 u16 (*read_word)(struct mtd_info *mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +01001236 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001237 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1238 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001239 void (*select_chip)(struct mtd_info *mtd, int chip);
Archit Taneja9f3e0422016-02-03 14:29:49 +05301240 int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001241 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
1242 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001243 int (*dev_ready)(struct mtd_info *mtd);
1244 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
1245 int page_addr);
1246 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Miquel Raynal8878b122017-11-09 14:16:45 +01001247 int (*exec_op)(struct nand_chip *chip,
1248 const struct nand_operation *op,
1249 bool check_only);
Brian Norris49c50b92014-05-06 16:02:19 -07001250 int (*erase)(struct mtd_info *mtd, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001251 int (*scan_bbt)(struct mtd_info *mtd);
Miquel Raynalb9587582018-03-19 14:47:19 +01001252 int (*set_features)(struct mtd_info *mtd, struct nand_chip *chip,
1253 int feature_addr, uint8_t *subfeature_para);
1254 int (*get_features)(struct mtd_info *mtd, struct nand_chip *chip,
1255 int feature_addr, uint8_t *subfeature_para);
Brian Norrisba84fb52014-01-03 15:13:33 -08001256 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
Boris Brezillon104e4422017-03-16 09:35:58 +01001257 int (*setup_data_interface)(struct mtd_info *mtd, int chipnr,
1258 const struct nand_data_interface *conf);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001259
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001260 int chip_delay;
1261 unsigned int options;
Brian Norris5fb15492011-05-31 16:31:21 -07001262 unsigned int bbt_options;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001263
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001264 int page_shift;
1265 int phys_erase_shift;
1266 int bbt_erase_shift;
1267 int chip_shift;
1268 int numchips;
1269 uint64_t chipsize;
1270 int pagemask;
Masahiro Yamadac0313b92017-12-05 17:47:16 +09001271 u8 *data_buf;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001272 int pagebuf;
Mike Dunnedbc45402012-04-25 12:06:11 -07001273 unsigned int pagebuf_bitflips;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001274 int subpagesize;
Huang Shijie7db906b2013-09-25 14:58:11 +08001275 uint8_t bits_per_cell;
Huang Shijie4cfeca22013-05-17 11:17:25 +08001276 uint16_t ecc_strength_ds;
1277 uint16_t ecc_step_ds;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001278 int onfi_timing_mode_default;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001279 int badblockpos;
1280 int badblockbits;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001281
Boris Brezillon7f501f02016-05-24 19:20:05 +02001282 struct nand_id id;
Huang Shijied94abba2014-02-21 13:39:38 +08001283 int jedec_version;
1284 union {
1285 struct nand_onfi_params onfi_params;
1286 struct nand_jedec_params jedec_params;
1287 };
Miquel Raynalf4531b22018-03-19 14:47:26 +01001288 struct nand_parameters parameters;
Zach Brownceb374e2017-01-10 13:30:19 -06001289 u16 max_bb_per_die;
1290 u32 blocks_per_die;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02001291
Miquel Raynal17fa8042017-11-30 18:01:31 +01001292 struct nand_data_interface data_interface;
Boris Brezillond8e725d2016-09-15 10:32:50 +02001293
Brian Norrisba84fb52014-01-03 15:13:33 -08001294 int read_retries;
1295
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001296 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001297
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001298 uint8_t *oob_poi;
1299 struct nand_hw_control *controller;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001300
1301 struct nand_ecc_ctrl ecc;
Masahiro Yamada477544c2017-03-30 17:15:05 +09001302 unsigned long buf_align;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001303 struct nand_hw_control hwcontrol;
1304
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001305 uint8_t *bbt;
1306 struct nand_bbt_descr *bbt_td;
1307 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001308
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001309 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001310
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001311 void *priv;
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001312
1313 struct {
1314 const struct nand_manufacturer *desc;
1315 void *priv;
1316 } manufacturer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317};
1318
Miquel Raynal8878b122017-11-09 14:16:45 +01001319static inline int nand_exec_op(struct nand_chip *chip,
1320 const struct nand_operation *op)
1321{
1322 if (!chip->exec_op)
1323 return -ENOTSUPP;
1324
1325 return chip->exec_op(chip, op, false);
1326}
1327
Boris Brezillon41b207a2016-02-03 19:06:15 +01001328extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops;
1329extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops;
1330
Brian Norris28b8b26b2015-10-30 20:33:20 -07001331static inline void nand_set_flash_node(struct nand_chip *chip,
1332 struct device_node *np)
1333{
Boris BREZILLON29574ed2015-12-10 09:00:38 +01001334 mtd_set_of_node(&chip->mtd, np);
Brian Norris28b8b26b2015-10-30 20:33:20 -07001335}
1336
1337static inline struct device_node *nand_get_flash_node(struct nand_chip *chip)
1338{
Boris BREZILLON29574ed2015-12-10 09:00:38 +01001339 return mtd_get_of_node(&chip->mtd);
Brian Norris28b8b26b2015-10-30 20:33:20 -07001340}
1341
Boris BREZILLON9eba47d2015-11-16 14:37:35 +01001342static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
1343{
Boris BREZILLON2d3b77b2015-12-10 09:00:33 +01001344 return container_of(mtd, struct nand_chip, mtd);
Boris BREZILLON9eba47d2015-11-16 14:37:35 +01001345}
1346
Boris BREZILLONffd014f2015-12-01 12:03:07 +01001347static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
1348{
1349 return &chip->mtd;
1350}
1351
Boris BREZILLONd39ddbd2015-12-10 09:00:39 +01001352static inline void *nand_get_controller_data(struct nand_chip *chip)
1353{
1354 return chip->priv;
1355}
1356
1357static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
1358{
1359 chip->priv = priv;
1360}
1361
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001362static inline void nand_set_manufacturer_data(struct nand_chip *chip,
1363 void *priv)
1364{
1365 chip->manufacturer.priv = priv;
1366}
1367
1368static inline void *nand_get_manufacturer_data(struct nand_chip *chip)
1369{
1370 return chip->manufacturer.priv;
1371}
1372
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373/*
1374 * NAND Flash Manufacturer ID Codes
1375 */
1376#define NAND_MFR_TOSHIBA 0x98
Rafał Miłecki1c7fe6b2016-06-09 20:10:11 +02001377#define NAND_MFR_ESMT 0xc8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378#define NAND_MFR_SAMSUNG 0xec
1379#define NAND_MFR_FUJITSU 0x04
1380#define NAND_MFR_NATIONAL 0x8f
1381#define NAND_MFR_RENESAS 0x07
1382#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001383#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -07001384#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -05001385#define NAND_MFR_AMD 0x01
Brian Norrisc1257b42011-11-02 13:34:42 -07001386#define NAND_MFR_MACRONIX 0xc2
Brian Norrisb1ccfab2012-05-22 07:30:47 -07001387#define NAND_MFR_EON 0x92
Huang Shijie3f97c6f2013-12-26 15:37:45 +08001388#define NAND_MFR_SANDISK 0x45
Huang Shijie4968a412014-01-03 16:50:39 +08001389#define NAND_MFR_INTEL 0x89
Brian Norris641519c2014-11-04 11:32:45 -08001390#define NAND_MFR_ATO 0x9b
Andrey Jr. Melnikova4077ce2016-12-08 19:57:08 +03001391#define NAND_MFR_WINBOND 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001393
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001394/*
1395 * A helper for defining older NAND chips where the second ID byte fully
1396 * defined the chip, including the geometry (chip size, eraseblock size, page
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001397 * size). All these chips have 512 bytes NAND page size.
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001398 */
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +02001399#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
1400 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
1401 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001402
1403/*
1404 * A helper for defining newer chips which report their page size and
1405 * eraseblock size via the extended ID bytes.
1406 *
1407 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
1408 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
1409 * device ID now only represented a particular total chip size (and voltage,
1410 * buswidth), and the page size, eraseblock size, and OOB size could vary while
1411 * using the same device ID.
1412 */
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001413#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
1414 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +02001415 .options = (opts) }
1416
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001417#define NAND_ECC_INFO(_strength, _step) \
1418 { .strength_ds = (_strength), .step_ds = (_step) }
1419#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
1420#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
1421
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422/**
1423 * struct nand_flash_dev - NAND Flash Device ID Structure
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001424 * @name: a human-readable name of the NAND chip
1425 * @dev_id: the device ID (the second byte of the full chip ID array)
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001426 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
1427 * memory address as @id[0])
1428 * @dev_id: device ID part of the full chip ID array (refers the same memory
1429 * address as @id[1])
1430 * @id: full device ID array
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001431 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
1432 * well as the eraseblock size) is determined from the extended NAND
1433 * chip ID array)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001434 * @chipsize: total chip size in MiB
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001435 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001436 * @options: stores various chip bit options
Huang Shijief22d5f62013-03-15 11:00:59 +08001437 * @id_len: The valid length of the @id.
1438 * @oobsize: OOB size
Randy Dunlap7b7d8982014-07-27 14:31:53 -07001439 * @ecc: ECC correctability and step information from the datasheet.
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001440 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
1441 * @ecc_strength_ds in nand_chip{}.
1442 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
1443 * @ecc_step_ds in nand_chip{}, also from the datasheet.
1444 * For example, the "4bit ECC for each 512Byte" can be set with
1445 * NAND_ECC_INFO(4, 512).
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001446 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
1447 * reset. Should be deduced from timings described
1448 * in the datasheet.
1449 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 */
1451struct nand_flash_dev {
1452 char *name;
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001453 union {
1454 struct {
1455 uint8_t mfr_id;
1456 uint8_t dev_id;
1457 };
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001458 uint8_t id[NAND_MAX_ID_LEN];
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001459 };
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001460 unsigned int pagesize;
1461 unsigned int chipsize;
1462 unsigned int erasesize;
1463 unsigned int options;
Huang Shijief22d5f62013-03-15 11:00:59 +08001464 uint16_t id_len;
1465 uint16_t oobsize;
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001466 struct {
1467 uint16_t strength_ds;
1468 uint16_t step_ds;
1469 } ecc;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001470 int onfi_timing_mode_default;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471};
1472
1473/**
Boris Brezillon8cfb9ab2017-01-07 15:15:57 +01001474 * struct nand_manufacturer - NAND Flash Manufacturer structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001476 * @id: manufacturer ID code of device.
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001477 * @ops: manufacturer operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478*/
Boris Brezillon8cfb9ab2017-01-07 15:15:57 +01001479struct nand_manufacturer {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 int id;
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001481 char *name;
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001482 const struct nand_manufacturer_ops *ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483};
1484
Boris Brezillonbcc678c2017-01-07 15:48:25 +01001485const struct nand_manufacturer *nand_get_manufacturer(u8 id);
1486
1487static inline const char *
1488nand_manufacturer_name(const struct nand_manufacturer *manufacturer)
1489{
1490 return manufacturer ? manufacturer->name : "Unknown";
1491}
1492
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493extern struct nand_flash_dev nand_flash_ids[];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494
Boris Brezillon9b2d61f2016-06-08 10:34:57 +02001495extern const struct nand_manufacturer_ops toshiba_nand_manuf_ops;
Boris Brezillonc51d0ac2016-06-08 10:22:19 +02001496extern const struct nand_manufacturer_ops samsung_nand_manuf_ops;
Boris Brezillon01389b62016-06-08 10:30:18 +02001497extern const struct nand_manufacturer_ops hynix_nand_manuf_ops;
Boris Brezillon10d4e752016-06-08 10:38:57 +02001498extern const struct nand_manufacturer_ops micron_nand_manuf_ops;
Boris Brezillon229204d2016-06-08 10:42:23 +02001499extern const struct nand_manufacturer_ops amd_nand_manuf_ops;
Boris Brezillon3b5206f2016-06-08 10:43:26 +02001500extern const struct nand_manufacturer_ops macronix_nand_manuf_ops;
Boris Brezillonc51d0ac2016-06-08 10:22:19 +02001501
Sascha Hauer79022592016-09-07 14:21:42 +02001502int nand_default_bbt(struct mtd_info *mtd);
1503int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
1504int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
1505int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
1506int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
1507 int allowbbt);
1508int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
1509 size_t *retlen, uint8_t *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
Thomas Gleixner41796c22006-05-23 11:38:59 +02001511/**
1512 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +02001513 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -07001514 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +02001515 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +02001516 * @partitions: mtd partition list
1517 * @chip_delay: R/B delay value in us
1518 * @options: Option flags, e.g. 16bit buswidth
Brian Norrisa40f7342011-05-31 16:31:22 -07001519 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
Vitaly Wool972edcb2007-05-06 18:46:57 +04001520 * @part_probe_types: NULL-terminated array of probe types
Thomas Gleixner41796c22006-05-23 11:38:59 +02001521 */
1522struct platform_nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001523 int nr_chips;
1524 int chip_offset;
1525 int nr_partitions;
1526 struct mtd_partition *partitions;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001527 int chip_delay;
1528 unsigned int options;
Brian Norrisa40f7342011-05-31 16:31:22 -07001529 unsigned int bbt_options;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001530 const char **part_probe_types;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001531};
1532
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001533/* Keep gcc happy */
1534struct platform_device;
1535
Thomas Gleixner41796c22006-05-23 11:38:59 +02001536/**
1537 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001538 * @probe: platform specific function to probe/setup hardware
1539 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +02001540 * @hwcontrol: platform specific hardware control structure
1541 * @dev_ready: platform specific function to read ready/busy pin
1542 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +04001543 * @cmd_ctrl: platform specific function for controlling
1544 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +01001545 * @write_buf: platform specific function for write buffer
1546 * @read_buf: platform specific function for read buffer
Randy Dunlap25806d32012-08-18 17:41:35 -07001547 * @read_byte: platform specific function to read one byte from chip
Randy Dunlap844d3b42006-06-28 21:48:27 -07001548 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +02001549 *
1550 * All fields are optional and depend on the hardware driver requirements
1551 */
1552struct platform_nand_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001553 int (*probe)(struct platform_device *pdev);
1554 void (*remove)(struct platform_device *pdev);
1555 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
1556 int (*dev_ready)(struct mtd_info *mtd);
1557 void (*select_chip)(struct mtd_info *mtd, int chip);
1558 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
1559 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1560 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
John Crispinb4f7aa82012-04-30 19:30:47 +02001561 unsigned char (*read_byte)(struct mtd_info *mtd);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001562 void *priv;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001563};
1564
Vitaly Wool972edcb2007-05-06 18:46:57 +04001565/**
1566 * struct platform_nand_data - container structure for platform-specific data
1567 * @chip: chip level chip structure
1568 * @ctrl: controller level device structure
1569 */
1570struct platform_nand_data {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001571 struct platform_nand_chip chip;
1572 struct platform_nand_ctrl ctrl;
Vitaly Wool972edcb2007-05-06 18:46:57 +04001573};
1574
Huang Shijie3e701922012-09-13 14:57:53 +08001575/* return the supported asynchronous timing mode. */
1576static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1577{
Miquel Raynala97421c2018-03-19 14:47:27 +01001578 if (!chip->parameters.onfi.version)
Huang Shijie3e701922012-09-13 14:57:53 +08001579 return ONFI_TIMING_MODE_UNKNOWN;
Huang Shijie3e701922012-09-13 14:57:53 +08001580
Miquel Raynala97421c2018-03-19 14:47:27 +01001581 return chip->parameters.onfi.async_timing_mode;
Huang Shijie3e701922012-09-13 14:57:53 +08001582}
1583
Miquel Raynal17fa8042017-11-30 18:01:31 +01001584int onfi_fill_data_interface(struct nand_chip *chip,
Sascha Hauerb88730a2016-09-15 10:32:48 +02001585 enum nand_data_interface_type type,
1586 int timing_mode);
1587
Huang Shijie1d0ed692013-09-25 14:58:10 +08001588/*
1589 * Check if it is a SLC nand.
1590 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1591 * We do not distinguish the MLC and TLC now.
1592 */
1593static inline bool nand_is_slc(struct nand_chip *chip)
1594{
Lothar Waßmann2d2a2b82017-08-29 12:17:13 +02001595 WARN(chip->bits_per_cell == 0,
1596 "chip->bits_per_cell is used uninitialized\n");
Huang Shijie7db906b2013-09-25 14:58:11 +08001597 return chip->bits_per_cell == 1;
Huang Shijie1d0ed692013-09-25 14:58:10 +08001598}
Brian Norris3dad2342014-01-29 14:08:12 -08001599
1600/**
1601 * Check if the opcode's address should be sent only on the lower 8 bits
1602 * @command: opcode to check
1603 */
1604static inline int nand_opcode_8bits(unsigned int command)
1605{
David Mosbergere34fcb02014-03-21 16:05:10 -06001606 switch (command) {
1607 case NAND_CMD_READID:
1608 case NAND_CMD_PARAM:
1609 case NAND_CMD_GET_FEATURES:
1610 case NAND_CMD_SET_FEATURES:
1611 return 1;
1612 default:
1613 break;
1614 }
1615 return 0;
Brian Norris3dad2342014-01-29 14:08:12 -08001616}
1617
Huang Shijie7852f892014-02-21 13:39:39 +08001618/* return the supported JEDEC features. */
1619static inline int jedec_feature(struct nand_chip *chip)
1620{
1621 return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
1622 : 0;
1623}
Boris BREZILLONbb5fd0b2014-07-11 09:49:41 +02001624
Boris BREZILLON974647e2014-07-11 09:49:42 +02001625/* get timing characteristics from ONFI timing mode. */
1626const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
Boris BREZILLON730a43f2015-09-03 18:03:38 +02001627
1628int nand_check_erased_ecc_chunk(void *data, int datalen,
1629 void *ecc, int ecclen,
1630 void *extraoob, int extraooblen,
1631 int threshold);
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001632
Masahiro Yamada2c8f8af2017-06-07 20:52:10 +09001633int nand_check_ecc_caps(struct nand_chip *chip,
1634 const struct nand_ecc_caps *caps, int oobavail);
1635
1636int nand_match_ecc_req(struct nand_chip *chip,
1637 const struct nand_ecc_caps *caps, int oobavail);
1638
1639int nand_maximize_ecc(struct nand_chip *chip,
1640 const struct nand_ecc_caps *caps, int oobavail);
1641
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001642/* Default write_oob implementation */
1643int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1644
1645/* Default write_oob syndrome implementation */
1646int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1647 int page);
1648
1649/* Default read_oob implementation */
1650int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1651
1652/* Default read_oob syndrome implementation */
1653int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1654 int page);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001655
Miquel Raynal97baea12018-03-19 14:47:20 +01001656/* Wrapper to use in order for controllers/vendors to GET/SET FEATURES */
1657int nand_get_features(struct nand_chip *chip, int addr, u8 *subfeature_param);
1658int nand_set_features(struct nand_chip *chip, int addr, u8 *subfeature_param);
Boris Brezillon4a78cc62017-05-26 17:10:15 +02001659/* Stub used by drivers that do not support GET/SET FEATURES operations */
Miquel Raynalb9587582018-03-19 14:47:19 +01001660int nand_get_set_features_notsupp(struct mtd_info *mtd, struct nand_chip *chip,
1661 int addr, u8 *subfeature_param);
Boris Brezillon4a78cc62017-05-26 17:10:15 +02001662
Thomas Petazzonicc0f51e2017-04-29 11:06:44 +02001663/* Default read_page_raw implementation */
1664int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1665 uint8_t *buf, int oob_required, int page);
1666
1667/* Default write_page_raw implementation */
1668int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1669 const uint8_t *buf, int oob_required, int page);
1670
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001671/* Reset and initialize a NAND device */
Boris Brezillon73f907f2016-10-24 16:46:20 +02001672int nand_reset(struct nand_chip *chip, int chipnr);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001673
Boris Brezillon97d90da2017-11-30 18:01:29 +01001674/* NAND operation helpers */
1675int nand_reset_op(struct nand_chip *chip);
1676int nand_readid_op(struct nand_chip *chip, u8 addr, void *buf,
1677 unsigned int len);
1678int nand_status_op(struct nand_chip *chip, u8 *status);
1679int nand_exit_status_op(struct nand_chip *chip);
1680int nand_erase_op(struct nand_chip *chip, unsigned int eraseblock);
1681int nand_read_page_op(struct nand_chip *chip, unsigned int page,
1682 unsigned int offset_in_page, void *buf, unsigned int len);
1683int nand_change_read_column_op(struct nand_chip *chip,
1684 unsigned int offset_in_page, void *buf,
1685 unsigned int len, bool force_8bit);
1686int nand_read_oob_op(struct nand_chip *chip, unsigned int page,
1687 unsigned int offset_in_page, void *buf, unsigned int len);
1688int nand_prog_page_begin_op(struct nand_chip *chip, unsigned int page,
1689 unsigned int offset_in_page, const void *buf,
1690 unsigned int len);
1691int nand_prog_page_end_op(struct nand_chip *chip);
1692int nand_prog_page_op(struct nand_chip *chip, unsigned int page,
1693 unsigned int offset_in_page, const void *buf,
1694 unsigned int len);
1695int nand_change_write_column_op(struct nand_chip *chip,
1696 unsigned int offset_in_page, const void *buf,
1697 unsigned int len, bool force_8bit);
1698int nand_read_data_op(struct nand_chip *chip, void *buf, unsigned int len,
1699 bool force_8bit);
1700int nand_write_data_op(struct nand_chip *chip, const void *buf,
1701 unsigned int len, bool force_8bit);
1702
Richard Weinbergerd44154f2016-09-21 11:44:41 +02001703/* Free resources held by the NAND device */
1704void nand_cleanup(struct nand_chip *chip);
1705
Boris Brezillonabbe26d2016-06-08 09:32:55 +02001706/* Default extended ID decoding function */
1707void nand_decode_ext_id(struct nand_chip *chip);
Miquel Raynal8878b122017-11-09 14:16:45 +01001708
1709/*
1710 * External helper for controller drivers that have to implement the WAITRDY
1711 * instruction and have no physical pin to check it.
1712 */
1713int nand_soft_waitrdy(struct nand_chip *chip, unsigned long timeout_ms);
1714
Boris Brezillond4092d72017-08-04 17:29:10 +02001715#endif /* __LINUX_MTD_RAWNAND_H */