blob: 88e4f69a09e52624dd75c6e6aaa0d1f894d18758 [file] [log] [blame]
Kumar Gala5516b542007-06-27 01:17:57 -05001/*
2 * Contains common pci routines for ALL ppc platform
Kumar Galacf1d8a82007-06-28 22:56:24 -05003 * (based on pci_32.c and pci_64.c)
4 *
5 * Port for PPC64 David Engebretsen, IBM Corp.
6 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7 *
8 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9 * Rework, based on alpha PCI code.
10 *
11 * Common pmac/prep/chrp pci routines. -- Cort
Kumar Gala5516b542007-06-27 01:17:57 -050012 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License
15 * as published by the Free Software Foundation; either version
16 * 2 of the License, or (at your option) any later version.
17 */
18
Kumar Gala5516b542007-06-27 01:17:57 -050019#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/string.h>
22#include <linux/init.h>
Gavin Shand92a2082014-04-24 18:00:24 +100023#include <linux/delay.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040024#include <linux/export.h>
Grant Likely22ae7822010-07-29 11:49:01 -060025#include <linux/of_address.h>
Sebastian Andrzej Siewior04bea682011-01-24 09:58:55 +053026#include <linux/of_pci.h>
Kumar Gala5516b542007-06-27 01:17:57 -050027#include <linux/mm.h>
Hugh Dickins3a4f8a02017-02-24 14:59:36 -080028#include <linux/shmem_fs.h>
Kumar Gala5516b542007-06-27 01:17:57 -050029#include <linux/list.h>
30#include <linux/syscalls.h>
31#include <linux/irq.h>
32#include <linux/vmalloc.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Brian Kingc2e1d842013-04-08 03:05:10 +000034#include <linux/vgaarb.h>
Kumar Gala5516b542007-06-27 01:17:57 -050035
36#include <asm/processor.h>
37#include <asm/io.h>
38#include <asm/prom.h>
39#include <asm/pci-bridge.h>
40#include <asm/byteorder.h>
41#include <asm/machdep.h>
42#include <asm/ppc-pci.h>
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +000043#include <asm/eeh.h>
Kumar Gala5516b542007-06-27 01:17:57 -050044
Hari Vyas44bda4b2018-07-03 14:35:41 +053045#include "../../../drivers/pci/pci.h"
46
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030047/* hose_spinlock protects accesses to the the phb_bitmap. */
Kumar Galaa4c9e322007-06-27 13:09:43 -050048static DEFINE_SPINLOCK(hose_spinlock);
Milton Millerc3bd5172009-01-08 02:19:46 +000049LIST_HEAD(hose_list);
Kumar Galaa4c9e322007-06-27 13:09:43 -050050
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030051/* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
52#define MAX_PHBS 0x10000
53
54/*
55 * For dynamic PHB numbering: used/free PHBs tracking bitmap.
56 * Accesses to this bitmap should be protected by hose_spinlock.
57 */
58static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
Kumar Galaa4c9e322007-06-27 13:09:43 -050059
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110060/* ISA Memory physical address */
61resource_size_t isa_mem_base;
Al Viro9445aa12016-01-13 23:33:46 -050062EXPORT_SYMBOL(isa_mem_base);
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110063
Kumar Galaa4c9e322007-06-27 13:09:43 -050064
Christoph Hellwig2d9d6f62017-12-22 10:58:24 +010065static const struct dma_map_ops *pci_dma_ops = &dma_nommu_ops;
Becky Bruce4fc665b2008-09-12 10:34:46 +000066
Bart Van Assche52997092017-01-20 13:04:01 -080067void set_pci_dma_ops(const struct dma_map_ops *dma_ops)
Becky Bruce4fc665b2008-09-12 10:34:46 +000068{
69 pci_dma_ops = dma_ops;
70}
71
Bart Van Assche52997092017-01-20 13:04:01 -080072const struct dma_map_ops *get_pci_dma_ops(void)
Becky Bruce4fc665b2008-09-12 10:34:46 +000073{
74 return pci_dma_ops;
75}
76EXPORT_SYMBOL(get_pci_dma_ops);
77
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030078/*
79 * This function should run under locking protection, specifically
80 * hose_spinlock.
81 */
82static int get_phb_number(struct device_node *dn)
83{
84 int ret, phb_id = -1;
Michael Ellerman61e8a0d2016-08-05 16:40:56 +100085 u32 prop_32;
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030086 u64 prop;
87
88 /*
89 * Try fixed PHB numbering first, by checking archs and reading
90 * the respective device-tree properties. Firstly, try powernv by
91 * reading "ibm,opal-phbid", only present in OPAL environment.
92 */
93 ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
Michael Ellerman61e8a0d2016-08-05 16:40:56 +100094 if (ret) {
95 ret = of_property_read_u32_index(dn, "reg", 1, &prop_32);
96 prop = prop_32;
97 }
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030098
99 if (!ret)
100 phb_id = (int)(prop & (MAX_PHBS - 1));
101
102 /* We need to be sure to not use the same PHB number twice. */
103 if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
104 return phb_id;
105
106 /*
107 * If not pseries nor powernv, or if fixed PHB numbering tried to add
108 * the same PHB number twice, then fallback to dynamic PHB numbering.
109 */
110 phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
111 BUG_ON(phb_id >= MAX_PHBS);
112 set_bit(phb_id, phb_bitmap);
113
114 return phb_id;
115}
116
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100117struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
Kumar Galaa4c9e322007-06-27 13:09:43 -0500118{
119 struct pci_controller *phb;
120
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100121 phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
Kumar Galaa4c9e322007-06-27 13:09:43 -0500122 if (phb == NULL)
123 return NULL;
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100124 spin_lock(&hose_spinlock);
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -0300125 phb->global_number = get_phb_number(dev);
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100126 list_add_tail(&phb->list_node, &hose_list);
127 spin_unlock(&hose_spinlock);
Stephen Rothwell44ef3392007-12-10 14:33:21 +1100128 phb->dn = dev;
Michael Ellermanf691fa12015-03-30 14:10:37 +1100129 phb->is_dynamic = slab_is_available();
Kumar Galaa4c9e322007-06-27 13:09:43 -0500130#ifdef CONFIG_PPC64
131 if (dev) {
132 int nid = of_node_to_nid(dev);
133
134 if (nid < 0 || !node_online(nid))
135 nid = -1;
136
137 PHB_SET_NODE(phb, nid);
138 }
139#endif
140 return phb;
141}
Daniel Axtens5b64d2c2015-05-27 16:06:56 +1000142EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
Kumar Galaa4c9e322007-06-27 13:09:43 -0500143
144void pcibios_free_controller(struct pci_controller *phb)
145{
146 spin_lock(&hose_spinlock);
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -0300147
148 /* Clear bit of phb_bitmap to allow reuse of this PHB number. */
149 if (phb->global_number < MAX_PHBS)
150 clear_bit(phb->global_number, phb_bitmap);
151
Kumar Galaa4c9e322007-06-27 13:09:43 -0500152 list_del(&phb->list_node);
153 spin_unlock(&hose_spinlock);
154
155 if (phb->is_dynamic)
156 kfree(phb);
157}
Andrew Donnellan6b8b2522015-09-10 16:28:34 +1000158EXPORT_SYMBOL_GPL(pcibios_free_controller);
Kumar Galaa4c9e322007-06-27 13:09:43 -0500159
Gavin Shan4c2245b2012-09-11 16:59:46 -0600160/*
Mauricio Faria de Oliveira2dd9c112016-08-11 17:25:40 -0300161 * This function is used to call pcibios_free_controller()
162 * in a deferred manner: a callback from the PCI subsystem.
163 *
164 * _*DO NOT*_ call pcibios_free_controller() explicitly if
165 * this is used (or it may access an invalid *phb pointer).
166 *
167 * The callback occurs when all references to the root bus
168 * are dropped (e.g., child buses/devices and their users).
169 *
170 * It's called as .release_fn() of 'struct pci_host_bridge'
171 * which is associated with the 'struct pci_controller.bus'
172 * (root bus) - it expects .release_data to hold a pointer
173 * to 'struct pci_controller'.
174 *
175 * In order to use it, register .release_fn()/release_data
176 * like this:
177 *
178 * pci_set_host_bridge_release(bridge,
179 * pcibios_free_controller_deferred
180 * (void *) phb);
181 *
182 * e.g. in the pcibios_root_bridge_prepare() callback from
183 * pci_create_root_bus().
184 */
185void pcibios_free_controller_deferred(struct pci_host_bridge *bridge)
186{
187 struct pci_controller *phb = (struct pci_controller *)
188 bridge->release_data;
189
190 pr_debug("domain %d, dynamic %d\n", phb->global_number, phb->is_dynamic);
191
192 pcibios_free_controller(phb);
193}
194EXPORT_SYMBOL_GPL(pcibios_free_controller_deferred);
195
196/*
Gavin Shan4c2245b2012-09-11 16:59:46 -0600197 * The function is used to return the minimal alignment
198 * for memory or I/O windows of the associated P2P bridge.
199 * By default, 4KiB alignment for I/O windows and 1MiB for
200 * memory windows.
201 */
202resource_size_t pcibios_window_alignment(struct pci_bus *bus,
203 unsigned long type)
204{
Daniel Axtens467efc22015-03-31 16:00:56 +1100205 struct pci_controller *phb = pci_bus_to_host(bus);
206
207 if (phb->controller_ops.window_alignment)
208 return phb->controller_ops.window_alignment(bus, type);
209
210 /*
211 * PCI core will figure out the default
212 * alignment: 4KiB for I/O and 1MiB for
213 * memory window.
214 */
215 return 1;
Gavin Shan4c2245b2012-09-11 16:59:46 -0600216}
217
Gavin Shanc5fcb292016-05-20 16:41:26 +1000218void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
219{
220 struct pci_controller *hose = pci_bus_to_host(bus);
221
222 if (hose->controller_ops.setup_bridge)
223 hose->controller_ops.setup_bridge(bus, type);
224}
225
Gavin Shand92a2082014-04-24 18:00:24 +1000226void pcibios_reset_secondary_bus(struct pci_dev *dev)
227{
Daniel Axtens467efc22015-03-31 16:00:56 +1100228 struct pci_controller *phb = pci_bus_to_host(dev->bus);
229
230 if (phb->controller_ops.reset_secondary_bus) {
231 phb->controller_ops.reset_secondary_bus(dev);
232 return;
233 }
234
235 pci_reset_secondary_bus(dev);
Gavin Shand92a2082014-04-24 18:00:24 +1000236}
237
Yongji Xie38274632017-04-10 19:58:13 +0800238resource_size_t pcibios_default_alignment(void)
239{
240 if (ppc_md.pcibios_default_alignment)
241 return ppc_md.pcibios_default_alignment();
242
243 return 0;
244}
245
Wei Yang5350ab32015-03-25 16:23:56 +0800246#ifdef CONFIG_PCI_IOV
247resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
248{
249 if (ppc_md.pcibios_iov_resource_alignment)
250 return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
251
252 return pci_iov_resource_size(pdev, resno);
253}
Bryant G. Ly988fc3b2017-11-09 08:00:33 -0600254
255int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
256{
257 if (ppc_md.pcibios_sriov_enable)
258 return ppc_md.pcibios_sriov_enable(pdev, num_vfs);
259
260 return 0;
261}
262
263int pcibios_sriov_disable(struct pci_dev *pdev)
264{
265 if (ppc_md.pcibios_sriov_disable)
266 return ppc_md.pcibios_sriov_disable(pdev);
267
268 return 0;
269}
270
Wei Yang5350ab32015-03-25 16:23:56 +0800271#endif /* CONFIG_PCI_IOV */
272
Bryant G. Ly988fc3b2017-11-09 08:00:33 -0600273void pcibios_bus_add_device(struct pci_dev *pdev)
274{
275 if (ppc_md.pcibios_bus_add_device)
276 ppc_md.pcibios_bus_add_device(pdev);
277}
278
Milton Millerc3bd5172009-01-08 02:19:46 +0000279static resource_size_t pcibios_io_size(const struct pci_controller *hose)
280{
281#ifdef CONFIG_PPC64
282 return hose->pci_io_size;
283#else
Joe Perches28f65c112011-06-09 09:13:32 -0700284 return resource_size(&hose->io_resource);
Milton Millerc3bd5172009-01-08 02:19:46 +0000285#endif
286}
287
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000288int pcibios_vaddr_is_ioport(void __iomem *address)
289{
290 int ret = 0;
291 struct pci_controller *hose;
Milton Millerc3bd5172009-01-08 02:19:46 +0000292 resource_size_t size;
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000293
294 spin_lock(&hose_spinlock);
295 list_for_each_entry(hose, &hose_list, list_node) {
Milton Millerc3bd5172009-01-08 02:19:46 +0000296 size = pcibios_io_size(hose);
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000297 if (address >= hose->io_base_virt &&
298 address < (hose->io_base_virt + size)) {
299 ret = 1;
300 break;
301 }
302 }
303 spin_unlock(&hose_spinlock);
304 return ret;
305}
306
Milton Millerc3bd5172009-01-08 02:19:46 +0000307unsigned long pci_address_to_pio(phys_addr_t address)
308{
309 struct pci_controller *hose;
310 resource_size_t size;
311 unsigned long ret = ~0;
312
313 spin_lock(&hose_spinlock);
314 list_for_each_entry(hose, &hose_list, list_node) {
315 size = pcibios_io_size(hose);
316 if (address >= hose->io_base_phys &&
317 address < (hose->io_base_phys + size)) {
318 unsigned long base =
319 (unsigned long)hose->io_base_virt - _IO_BASE;
320 ret = base + (address - hose->io_base_phys);
321 break;
322 }
323 }
324 spin_unlock(&hose_spinlock);
325
326 return ret;
327}
328EXPORT_SYMBOL_GPL(pci_address_to_pio);
329
Kumar Gala5516b542007-06-27 01:17:57 -0500330/*
331 * Return the domain number for this bus.
332 */
333int pci_domain_nr(struct pci_bus *bus)
334{
Stephen Rothwell6207e812007-12-07 02:04:33 +1100335 struct pci_controller *hose = pci_bus_to_host(bus);
Kumar Gala5516b542007-06-27 01:17:57 -0500336
Stephen Rothwell6207e812007-12-07 02:04:33 +1100337 return hose->global_number;
Kumar Gala5516b542007-06-27 01:17:57 -0500338}
Kumar Gala5516b542007-06-27 01:17:57 -0500339EXPORT_SYMBOL(pci_domain_nr);
Kumar Gala58083da2007-06-27 11:07:51 -0500340
Kumar Galaa4c9e322007-06-27 13:09:43 -0500341/* This routine is meant to be used early during boot, when the
342 * PCI bus numbers have not yet been assigned, and you need to
343 * issue PCI config cycles to an OF device.
344 * It could also be used to "fix" RTAS config cycles if you want
345 * to set pci_assign_all_buses to 1 and still use RTAS for PCI
346 * config cycles.
347 */
348struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
349{
Kumar Galaa4c9e322007-06-27 13:09:43 -0500350 while(node) {
351 struct pci_controller *hose, *tmp;
352 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
Stephen Rothwell44ef3392007-12-10 14:33:21 +1100353 if (hose->dn == node)
Kumar Galaa4c9e322007-06-27 13:09:43 -0500354 return hose;
355 node = node->parent;
356 }
357 return NULL;
358}
359
Kumar Gala58083da2007-06-27 11:07:51 -0500360/*
361 * Reads the interrupt pin to determine if interrupt is use by card.
362 * If the interrupt is used, then gets the interrupt line from the
363 * openfirmware and sets it in the pci_dev and pci_config line.
364 */
Benjamin Herrenschmidt4666ca22011-11-29 20:16:25 +0000365static int pci_read_irq_line(struct pci_dev *pci_dev)
Kumar Gala58083da2007-06-27 11:07:51 -0500366{
Alexey Kardashevskiyc591c2e2018-02-09 17:23:58 +1100367 int virq;
Kumar Gala58083da2007-06-27 11:07:51 -0500368
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000369 pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
Kumar Gala58083da2007-06-27 11:07:51 -0500370
Kumar Gala58083da2007-06-27 11:07:51 -0500371 /* Try to get a mapping from the device-tree */
Alexey Kardashevskiyc591c2e2018-02-09 17:23:58 +1100372 virq = of_irq_parse_and_map_pci(pci_dev, 0, 0);
373 if (virq <= 0) {
Kumar Gala58083da2007-06-27 11:07:51 -0500374 u8 line, pin;
375
376 /* If that fails, lets fallback to what is in the config
377 * space and map that through the default controller. We
378 * also set the type to level low since that's what PCI
379 * interrupts are. If your platform does differently, then
380 * either provide a proper interrupt tree or don't use this
381 * function.
382 */
383 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
384 return -1;
385 if (pin == 0)
386 return -1;
387 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
Benjamin Herrenschmidt54a24cb2007-12-20 15:10:02 +1100388 line == 0xff || line == 0) {
Kumar Gala58083da2007-06-27 11:07:51 -0500389 return -1;
390 }
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000391 pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
392 line, pin);
Kumar Gala58083da2007-06-27 11:07:51 -0500393
394 virq = irq_create_mapping(NULL, line);
Michael Ellermanef24ba72016-09-06 21:53:24 +1000395 if (virq)
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100396 irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
Kumar Gala58083da2007-06-27 11:07:51 -0500397 }
Michael Ellermanef24ba72016-09-06 21:53:24 +1000398
399 if (!virq) {
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000400 pr_debug(" Failed to map !\n");
Kumar Gala58083da2007-06-27 11:07:51 -0500401 return -1;
402 }
403
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000404 pr_debug(" Mapped to linux irq %d\n", virq);
Kumar Gala58083da2007-06-27 11:07:51 -0500405
406 pci_dev->irq = virq;
407
408 return 0;
409}
Kumar Gala58083da2007-06-27 11:07:51 -0500410
411/*
David Woodhouse28f8f182018-02-19 12:59:51 +0000412 * Platform support for /proc/bus/pci/X/Y mmap()s.
Kumar Gala58083da2007-06-27 11:07:51 -0500413 * -- paulus.
414 */
David Woodhouse28f8f182018-02-19 12:59:51 +0000415int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma)
Kumar Gala58083da2007-06-27 11:07:51 -0500416{
David Woodhouse28f8f182018-02-19 12:59:51 +0000417 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
418 resource_size_t ioaddr = pci_resource_start(pdev, bar);
Kumar Gala58083da2007-06-27 11:07:51 -0500419
David Woodhouse28f8f182018-02-19 12:59:51 +0000420 if (!hose)
421 return -EINVAL;
Kumar Gala58083da2007-06-27 11:07:51 -0500422
David Woodhouse28f8f182018-02-19 12:59:51 +0000423 /* Convert to an offset within this PCI controller */
424 ioaddr -= (unsigned long)hose->io_base_virt - _IO_BASE;
Kumar Gala58083da2007-06-27 11:07:51 -0500425
David Woodhouse28f8f182018-02-19 12:59:51 +0000426 vma->vm_pgoff += (ioaddr + hose->io_base_phys) >> PAGE_SHIFT;
427 return 0;
Kumar Gala58083da2007-06-27 11:07:51 -0500428}
429
430/*
Kumar Gala58083da2007-06-27 11:07:51 -0500431 * This one is used by /dev/mem and fbdev who have no clue about the
432 * PCI device, it tries to find the PCI device first and calls the
433 * above routine
434 */
435pgprot_t pci_phys_mem_access_prot(struct file *file,
436 unsigned long pfn,
437 unsigned long size,
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000438 pgprot_t prot)
Kumar Gala58083da2007-06-27 11:07:51 -0500439{
440 struct pci_dev *pdev = NULL;
441 struct resource *found = NULL;
Benjamin Herrenschmidt7c12d902008-10-01 15:30:04 +0000442 resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
Kumar Gala58083da2007-06-27 11:07:51 -0500443 int i;
444
445 if (page_is_ram(pfn))
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000446 return prot;
Kumar Gala58083da2007-06-27 11:07:51 -0500447
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000448 prot = pgprot_noncached(prot);
Kumar Gala58083da2007-06-27 11:07:51 -0500449 for_each_pci_dev(pdev) {
450 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
451 struct resource *rp = &pdev->resource[i];
452 int flags = rp->flags;
453
454 /* Active and same type? */
455 if ((flags & IORESOURCE_MEM) == 0)
456 continue;
457 /* In the range of this resource? */
458 if (offset < (rp->start & PAGE_MASK) ||
459 offset > rp->end)
460 continue;
461 found = rp;
462 break;
463 }
464 if (found)
465 break;
466 }
467 if (found) {
468 if (found->flags & IORESOURCE_PREFETCH)
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000469 prot = pgprot_noncached_wc(prot);
Kumar Gala58083da2007-06-27 11:07:51 -0500470 pci_dev_put(pdev);
471 }
472
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000473 pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000474 (unsigned long long)offset, pgprot_val(prot));
Kumar Gala58083da2007-06-27 11:07:51 -0500475
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000476 return prot;
Kumar Gala58083da2007-06-27 11:07:51 -0500477}
478
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100479/* This provides legacy IO read access on a bus */
480int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
481{
482 unsigned long offset;
483 struct pci_controller *hose = pci_bus_to_host(bus);
484 struct resource *rp = &hose->io_resource;
485 void __iomem *addr;
486
487 /* Check if port can be supported by that bus. We only check
488 * the ranges of the PHB though, not the bus itself as the rules
489 * for forwarding legacy cycles down bridges are not our problem
490 * here. So if the host bridge supports it, we do it.
491 */
492 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
493 offset += port;
494
495 if (!(rp->flags & IORESOURCE_IO))
496 return -ENXIO;
497 if (offset < rp->start || (offset + size) > rp->end)
498 return -ENXIO;
499 addr = hose->io_base_virt + port;
500
501 switch(size) {
502 case 1:
503 *((u8 *)val) = in_8(addr);
504 return 1;
505 case 2:
506 if (port & 1)
507 return -EINVAL;
508 *((u16 *)val) = in_le16(addr);
509 return 2;
510 case 4:
511 if (port & 3)
512 return -EINVAL;
513 *((u32 *)val) = in_le32(addr);
514 return 4;
515 }
516 return -EINVAL;
517}
518
519/* This provides legacy IO write access on a bus */
520int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
521{
522 unsigned long offset;
523 struct pci_controller *hose = pci_bus_to_host(bus);
524 struct resource *rp = &hose->io_resource;
525 void __iomem *addr;
526
527 /* Check if port can be supported by that bus. We only check
528 * the ranges of the PHB though, not the bus itself as the rules
529 * for forwarding legacy cycles down bridges are not our problem
530 * here. So if the host bridge supports it, we do it.
531 */
532 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
533 offset += port;
534
535 if (!(rp->flags & IORESOURCE_IO))
536 return -ENXIO;
537 if (offset < rp->start || (offset + size) > rp->end)
538 return -ENXIO;
539 addr = hose->io_base_virt + port;
540
541 /* WARNING: The generic code is idiotic. It gets passed a pointer
542 * to what can be a 1, 2 or 4 byte quantity and always reads that
543 * as a u32, which means that we have to correct the location of
544 * the data read within those 32 bits for size 1 and 2
545 */
546 switch(size) {
547 case 1:
548 out_8(addr, val >> 24);
549 return 1;
550 case 2:
551 if (port & 1)
552 return -EINVAL;
553 out_le16(addr, val >> 16);
554 return 2;
555 case 4:
556 if (port & 3)
557 return -EINVAL;
558 out_le32(addr, val);
559 return 4;
560 }
561 return -EINVAL;
562}
563
564/* This provides legacy IO or memory mmap access on a bus */
565int pci_mmap_legacy_page_range(struct pci_bus *bus,
566 struct vm_area_struct *vma,
567 enum pci_mmap_state mmap_state)
568{
569 struct pci_controller *hose = pci_bus_to_host(bus);
570 resource_size_t offset =
571 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
572 resource_size_t size = vma->vm_end - vma->vm_start;
573 struct resource *rp;
574
575 pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
576 pci_domain_nr(bus), bus->number,
577 mmap_state == pci_mmap_mem ? "MEM" : "IO",
578 (unsigned long long)offset,
579 (unsigned long long)(offset + size - 1));
580
581 if (mmap_state == pci_mmap_mem) {
Benjamin Herrenschmidt5b11abf2009-02-08 14:27:21 +0000582 /* Hack alert !
583 *
584 * Because X is lame and can fail starting if it gets an error trying
585 * to mmap legacy_mem (instead of just moving on without legacy memory
586 * access) we fake it here by giving it anonymous memory, effectively
587 * behaving just like /dev/zero
588 */
589 if ((offset + size) > hose->isa_mem_size) {
590 printk(KERN_DEBUG
591 "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
592 current->comm, current->pid, pci_domain_nr(bus), bus->number);
593 if (vma->vm_flags & VM_SHARED)
594 return shmem_zero_setup(vma);
595 return 0;
596 }
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100597 offset += hose->isa_mem_phys;
598 } else {
599 unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
600 unsigned long roffset = offset + io_offset;
601 rp = &hose->io_resource;
602 if (!(rp->flags & IORESOURCE_IO))
603 return -ENXIO;
604 if (roffset < rp->start || (roffset + size) > rp->end)
605 return -ENXIO;
606 offset += hose->io_base_phys;
607 }
608 pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
609
610 vma->vm_pgoff = offset >> PAGE_SHIFT;
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000611 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100612 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
613 vma->vm_end - vma->vm_start,
614 vma->vm_page_prot);
615}
616
Kumar Gala58083da2007-06-27 11:07:51 -0500617void pci_resource_to_user(const struct pci_dev *dev, int bar,
618 const struct resource *rsrc,
619 resource_size_t *start, resource_size_t *end)
620{
Bjorn Helgaas38301352016-06-17 14:43:34 -0500621 struct pci_bus_region region;
Kumar Gala58083da2007-06-27 11:07:51 -0500622
Bjorn Helgaas38301352016-06-17 14:43:34 -0500623 if (rsrc->flags & IORESOURCE_IO) {
624 pcibios_resource_to_bus(dev->bus, &region,
625 (struct resource *) rsrc);
626 *start = region.start;
627 *end = region.end;
Kumar Gala58083da2007-06-27 11:07:51 -0500628 return;
Bjorn Helgaas38301352016-06-17 14:43:34 -0500629 }
Kumar Gala58083da2007-06-27 11:07:51 -0500630
Bjorn Helgaas38301352016-06-17 14:43:34 -0500631 /* We pass a CPU physical address to userland for MMIO instead of a
632 * BAR value because X is lame and expects to be able to use that
633 * to pass to /dev/mem!
Kumar Gala58083da2007-06-27 11:07:51 -0500634 *
Bjorn Helgaas38301352016-06-17 14:43:34 -0500635 * That means we may have 64-bit values where some apps only expect
636 * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
Kumar Gala58083da2007-06-27 11:07:51 -0500637 */
Bjorn Helgaas38301352016-06-17 14:43:34 -0500638 *start = rsrc->start;
639 *end = rsrc->end;
Kumar Gala58083da2007-06-27 11:07:51 -0500640}
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100641
642/**
643 * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
644 * @hose: newly allocated pci_controller to be setup
645 * @dev: device node of the host bridge
646 * @primary: set if primary bus (32 bits only, soon to be deprecated)
647 *
648 * This function will parse the "ranges" property of a PCI host bridge device
649 * node and setup the resource mapping of a pci controller based on its
650 * content.
651 *
652 * Life would be boring if it wasn't for a few issues that we have to deal
653 * with here:
654 *
655 * - We can only cope with one IO space range and up to 3 Memory space
656 * ranges. However, some machines (thanks Apple !) tend to split their
657 * space into lots of small contiguous ranges. So we have to coalesce.
658 *
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100659 * - Some busses have IO space not starting at 0, which causes trouble with
660 * the way we do our IO resource renumbering. The code somewhat deals with
661 * it for 64 bits but I would expect problems on 32 bits.
662 *
663 * - Some 32 bits platforms such as 4xx can have physical space larger than
664 * 32 bits so we need to use 64 bits values for the parsing
665 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800666void pci_process_bridge_OF_ranges(struct pci_controller *hose,
667 struct device_node *dev, int primary)
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100668{
Kevin Hao858957a2013-05-16 20:58:42 +0000669 int memno = 0;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100670 struct resource *res;
Andrew Murray654837e2014-02-25 06:32:11 +0000671 struct of_pci_range range;
672 struct of_pci_range_parser parser;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100673
Rob Herringb7c670d2017-08-21 10:16:47 -0500674 printk(KERN_INFO "PCI host bridge %pOF %s ranges:\n",
675 dev, primary ? "(primary)" : "");
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100676
Andrew Murray654837e2014-02-25 06:32:11 +0000677 /* Check for ranges property */
678 if (of_pci_range_parser_init(&parser, dev))
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100679 return;
680
681 /* Parse it */
Andrew Murray654837e2014-02-25 06:32:11 +0000682 for_each_of_pci_range(&parser, &range) {
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100683 /* If we failed translation or got a zero-sized region
684 * (some FW try to feed us with non sensical zero sized regions
685 * such as power3 which look like some kind of attempt at exposing
686 * the VGA memory hole)
687 */
Andrew Murray654837e2014-02-25 06:32:11 +0000688 if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100689 continue;
690
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100691 /* Act based on address space type */
692 res = NULL;
Andrew Murray654837e2014-02-25 06:32:11 +0000693 switch (range.flags & IORESOURCE_TYPE_BITS) {
694 case IORESOURCE_IO:
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100695 printk(KERN_INFO
696 " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
Andrew Murray654837e2014-02-25 06:32:11 +0000697 range.cpu_addr, range.cpu_addr + range.size - 1,
698 range.pci_addr);
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100699
700 /* We support only one IO range */
701 if (hose->pci_io_size) {
702 printk(KERN_INFO
703 " \\--> Skipped (too many) !\n");
704 continue;
705 }
706#ifdef CONFIG_PPC32
707 /* On 32 bits, limit I/O space to 16MB */
Andrew Murray654837e2014-02-25 06:32:11 +0000708 if (range.size > 0x01000000)
709 range.size = 0x01000000;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100710
711 /* 32 bits needs to map IOs here */
Andrew Murray654837e2014-02-25 06:32:11 +0000712 hose->io_base_virt = ioremap(range.cpu_addr,
713 range.size);
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100714
715 /* Expect trouble if pci_addr is not 0 */
716 if (primary)
717 isa_io_base =
718 (unsigned long)hose->io_base_virt;
719#endif /* CONFIG_PPC32 */
720 /* pci_io_size and io_base_phys always represent IO
721 * space starting at 0 so we factor in pci_addr
722 */
Andrew Murray654837e2014-02-25 06:32:11 +0000723 hose->pci_io_size = range.pci_addr + range.size;
724 hose->io_base_phys = range.cpu_addr - range.pci_addr;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100725
726 /* Build resource */
727 res = &hose->io_resource;
Andrew Murray654837e2014-02-25 06:32:11 +0000728 range.cpu_addr = range.pci_addr;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100729 break;
Andrew Murray654837e2014-02-25 06:32:11 +0000730 case IORESOURCE_MEM:
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100731 printk(KERN_INFO
732 " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
Andrew Murray654837e2014-02-25 06:32:11 +0000733 range.cpu_addr, range.cpu_addr + range.size - 1,
734 range.pci_addr,
735 (range.pci_space & 0x40000000) ?
736 "Prefetch" : "");
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100737
738 /* We support only 3 memory ranges */
739 if (memno >= 3) {
740 printk(KERN_INFO
741 " \\--> Skipped (too many) !\n");
742 continue;
743 }
744 /* Handles ISA memory hole space here */
Andrew Murray654837e2014-02-25 06:32:11 +0000745 if (range.pci_addr == 0) {
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100746 if (primary || isa_mem_base == 0)
Andrew Murray654837e2014-02-25 06:32:11 +0000747 isa_mem_base = range.cpu_addr;
748 hose->isa_mem_phys = range.cpu_addr;
749 hose->isa_mem_size = range.size;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100750 }
751
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100752 /* Build resource */
Andrew Murray654837e2014-02-25 06:32:11 +0000753 hose->mem_offset[memno] = range.cpu_addr -
754 range.pci_addr;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100755 res = &hose->mem_resources[memno++];
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100756 break;
757 }
758 if (res != NULL) {
Michael Ellermanaeba3732014-10-16 12:29:46 +1100759 res->name = dev->full_name;
760 res->flags = range.flags;
761 res->start = range.cpu_addr;
762 res->end = range.cpu_addr + range.size - 1;
763 res->parent = res->child = res->sibling = NULL;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100764 }
765 }
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100766}
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100767
768/* Decide whether to display the domain number in /proc */
769int pci_proc_domain(struct pci_bus *bus)
770{
771 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt1fd0f522008-10-02 14:12:51 +0000772
Rob Herring0e47ff12011-07-12 09:25:51 -0500773 if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100774 return 0;
Rob Herring0e47ff12011-07-12 09:25:51 -0500775 if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100776 return hose->global_number != 0;
777 return 1;
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100778}
779
Kleber Sacilotto de Souzad82fb312013-05-03 12:43:12 +0000780int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
781{
782 if (ppc_md.pcibios_root_bridge_prepare)
783 return ppc_md.pcibios_root_bridge_prepare(bridge);
784
785 return 0;
786}
787
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100788/* This header fixup will do the resource fixup for all devices as they are
789 * probed, but not for bridge ranges
790 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800791static void pcibios_fixup_resources(struct pci_dev *dev)
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100792{
793 struct pci_controller *hose = pci_bus_to_host(dev->bus);
794 int i;
795
796 if (!hose) {
797 printk(KERN_ERR "No host bridge for PCI dev %s !\n",
798 pci_name(dev));
799 return;
800 }
Wei Yangc3b80fb2015-03-25 16:23:53 +0800801
802 if (dev->is_virtfn)
803 return;
804
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100805 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
806 struct resource *res = dev->resource + i;
Kevin Haoc5df4572013-06-05 02:26:51 +0000807 struct pci_bus_region reg;
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100808 if (!res->flags)
809 continue;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000810
811 /* If we're going to re-assign everything, we mark all resources
812 * as unset (and 0-base them). In addition, we mark BARs starting
813 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
814 * since in that case, we don't want to re-assign anything
Benjamin Herrenschmidt7f172892008-02-29 14:58:03 +1100815 */
Yinghai Lufc279852013-12-09 22:54:40 -0800816 pcibios_resource_to_bus(dev->bus, &reg, res);
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000817 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
Kevin Haoc5df4572013-06-05 02:26:51 +0000818 (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000819 /* Only print message if not re-assigning */
820 if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
Kevin Haoae2a84b2015-06-12 10:26:37 +0800821 pr_debug("PCI:%s Resource %d %pR is unassigned\n",
822 pci_name(dev), i, res);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100823 res->end -= res->start;
824 res->start = 0;
825 res->flags |= IORESOURCE_UNSET;
826 continue;
827 }
828
Kevin Haoae2a84b2015-06-12 10:26:37 +0800829 pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100830 }
831
832 /* Call machine specific resource fixup */
833 if (ppc_md.pcibios_fixup_resources)
834 ppc_md.pcibios_fixup_resources(dev);
835}
836DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
837
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000838/* This function tries to figure out if a bridge resource has been initialized
839 * by the firmware or not. It doesn't have to be absolutely bullet proof, but
840 * things go more smoothly when it gets it right. It should covers cases such
841 * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
842 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800843static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
844 struct resource *res)
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100845{
Benjamin Herrenschmidtbe8cbcd2007-12-20 14:55:04 +1100846 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100847 struct pci_dev *dev = bus->self;
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000848 resource_size_t offset;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000849 struct pci_bus_region region;
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000850 u16 command;
851 int i;
852
853 /* We don't do anything if PCI_PROBE_ONLY is set */
Rob Herring0e47ff12011-07-12 09:25:51 -0500854 if (pci_has_flag(PCI_PROBE_ONLY))
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000855 return 0;
856
857 /* Job is a bit different between memory and IO */
858 if (res->flags & IORESOURCE_MEM) {
Yinghai Lufc279852013-12-09 22:54:40 -0800859 pcibios_resource_to_bus(dev->bus, &region, res);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000860
861 /* If the BAR is non-0 then it's probably been initialized */
862 if (region.start != 0)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000863 return 0;
864
865 /* The BAR is 0, let's check if memory decoding is enabled on
866 * the bridge. If not, we consider it unassigned
867 */
868 pci_read_config_word(dev, PCI_COMMAND, &command);
869 if ((command & PCI_COMMAND_MEMORY) == 0)
870 return 1;
871
872 /* Memory decoding is enabled and the BAR is 0. If any of the bridge
873 * resources covers that starting address (0 then it's good enough for
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000874 * us for memory space)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000875 */
876 for (i = 0; i < 3; i++) {
877 if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000878 hose->mem_resources[i].start == hose->mem_offset[i])
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000879 return 0;
880 }
881
882 /* Well, it starts at 0 and we know it will collide so we may as
883 * well consider it as unassigned. That covers the Apple case.
884 */
885 return 1;
886 } else {
887 /* If the BAR is non-0, then we consider it assigned */
888 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
889 if (((res->start - offset) & 0xfffffffful) != 0)
890 return 0;
891
892 /* Here, we are a bit different than memory as typically IO space
893 * starting at low addresses -is- valid. What we do instead if that
894 * we consider as unassigned anything that doesn't have IO enabled
895 * in the PCI command register, and that's it.
896 */
897 pci_read_config_word(dev, PCI_COMMAND, &command);
898 if (command & PCI_COMMAND_IO)
899 return 0;
900
901 /* It's starting at 0 and IO is disabled in the bridge, consider
902 * it unassigned
903 */
904 return 1;
905 }
906}
907
908/* Fixup resources of a PCI<->PCI bridge */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800909static void pcibios_fixup_bridge(struct pci_bus *bus)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000910{
911 struct resource *res;
912 int i;
913
914 struct pci_dev *dev = bus->self;
915
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700916 pci_bus_for_each_resource(bus, res, i) {
917 if (!res || !res->flags)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000918 continue;
919 if (i >= 3 && bus->self->transparent)
920 continue;
921
Gavin Shancf1a4cf2012-06-03 22:15:25 +0000922 /* If we're going to reassign everything, we can
923 * shrink the P2P resource to have size as being
924 * of 0 in order to save space.
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000925 */
926 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
927 res->flags |= IORESOURCE_UNSET;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000928 res->start = 0;
Gavin Shancf1a4cf2012-06-03 22:15:25 +0000929 res->end = -1;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000930 continue;
931 }
932
Kevin Haoae2a84b2015-06-12 10:26:37 +0800933 pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000934
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000935 /* Try to detect uninitialized P2P bridge resources,
936 * and clear them out so they get re-assigned later
937 */
938 if (pcibios_uninitialized_bridge_resource(bus, res)) {
939 res->flags = 0;
940 pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000941 }
942 }
943}
944
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800945void pcibios_setup_bus_self(struct pci_bus *bus)
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000946{
Daniel Axtens467efc22015-03-31 16:00:56 +1100947 struct pci_controller *phb;
948
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +0000949 /* Fix up the bus resources for P2P bridges */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000950 if (bus->self != NULL)
951 pcibios_fixup_bridge(bus);
952
953 /* Platform specific bus fixups. This is currently only used
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +0000954 * by fsl_pci and I'm hoping to get rid of it at some point
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000955 */
956 if (ppc_md.pcibios_fixup_bus)
957 ppc_md.pcibios_fixup_bus(bus);
958
959 /* Setup bus DMA mappings */
Daniel Axtens467efc22015-03-31 16:00:56 +1100960 phb = pci_bus_to_host(bus);
961 if (phb->controller_ops.dma_bus_setup)
962 phb->controller_ops.dma_bus_setup(bus);
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000963}
964
Guenter Roeck7846de42013-06-10 10:18:08 -0700965static void pcibios_setup_device(struct pci_dev *dev)
Yuanquan Chen37f02192013-04-02 01:26:54 +0000966{
Daniel Axtens467efc22015-03-31 16:00:56 +1100967 struct pci_controller *phb;
Yuanquan Chen37f02192013-04-02 01:26:54 +0000968 /* Fixup NUMA node as it may not be setup yet by the generic
969 * code and is needed by the DMA init
970 */
971 set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
972
973 /* Hook up default DMA ops */
974 set_dma_ops(&dev->dev, pci_dma_ops);
975 set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
976
977 /* Additional platform DMA/iommu setup */
Daniel Axtens467efc22015-03-31 16:00:56 +1100978 phb = pci_bus_to_host(dev->bus);
979 if (phb->controller_ops.dma_dev_setup)
980 phb->controller_ops.dma_dev_setup(dev);
Yuanquan Chen37f02192013-04-02 01:26:54 +0000981
982 /* Read default IRQs and fixup if necessary */
983 pci_read_irq_line(dev);
984 if (ppc_md.pci_irq_fixup)
985 ppc_md.pci_irq_fixup(dev);
986}
987
Guenter Roeck7846de42013-06-10 10:18:08 -0700988int pcibios_add_device(struct pci_dev *dev)
989{
990 /*
991 * We can only call pcibios_setup_device() after bus setup is complete,
992 * since some of the platform specific DMA setup code depends on it.
993 */
994 if (dev->bus->is_added)
995 pcibios_setup_device(dev);
Wei Yang6e628c72015-03-25 16:23:55 +0800996
997#ifdef CONFIG_PCI_IOV
998 if (ppc_md.pcibios_fixup_sriov)
999 ppc_md.pcibios_fixup_sriov(dev);
1000#endif /* CONFIG_PCI_IOV */
1001
Guenter Roeck7846de42013-06-10 10:18:08 -07001002 return 0;
1003}
1004
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001005void pcibios_setup_bus_devices(struct pci_bus *bus)
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001006{
1007 struct pci_dev *dev;
1008
1009 pr_debug("PCI: Fixup bus devices %d (%s)\n",
1010 bus->number, bus->self ? pci_name(bus->self) : "PHB");
1011
1012 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11001013 /* Cardbus can call us to add new devices to a bus, so ignore
1014 * those who are already fully discovered
1015 */
Hari Vyas44bda4b2018-07-03 14:35:41 +05301016 if (pci_dev_is_added(dev))
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11001017 continue;
1018
Yuanquan Chen37f02192013-04-02 01:26:54 +00001019 pcibios_setup_device(dev);
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001020 }
1021}
1022
Myron Stowe79c8be82011-10-28 15:48:03 -06001023void pcibios_set_master(struct pci_dev *dev)
1024{
1025 /* No special bus mastering setup handling */
1026}
1027
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001028void pcibios_fixup_bus(struct pci_bus *bus)
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +11001029{
Bjorn Helgaas237865f12015-09-15 13:18:04 -05001030 /* When called from the generic PCI probe, read PCI<->PCI bridge
1031 * bases. This is -not- called when generating the PCI tree from
1032 * the OF device-tree.
1033 */
1034 pci_read_bridge_bases(bus);
1035
1036 /* Now fixup the bus bus */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +00001037 pcibios_setup_bus_self(bus);
1038
1039 /* Now fixup devices on that bus */
1040 pcibios_setup_bus_devices(bus);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +11001041}
1042EXPORT_SYMBOL(pcibios_fixup_bus);
1043
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001044void pci_fixup_cardbus(struct pci_bus *bus)
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11001045{
1046 /* Now fixup devices on that bus */
1047 pcibios_setup_bus_devices(bus);
1048}
1049
1050
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001051static int skip_isa_ioresource_align(struct pci_dev *dev)
1052{
Rob Herring0e47ff12011-07-12 09:25:51 -05001053 if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001054 !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
1055 return 1;
1056 return 0;
1057}
1058
1059/*
1060 * We need to avoid collisions with `mirrored' VGA ports
1061 * and other strange ISA hardware, so we always want the
1062 * addresses to be allocated in the 0x000-0x0ff region
1063 * modulo 0x400.
1064 *
1065 * Why? Because some silly external IO cards only decode
1066 * the low 10 bits of the IO address. The 0x00-0xff region
1067 * is reserved for motherboard devices that decode all 16
1068 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
1069 * but we want to try to avoid allocating at 0x2900-0x2bff
1070 * which might have be mirrored at 0x0100-0x03ff..
1071 */
Dominik Brodowski3b7a17f2010-01-01 17:40:50 +01001072resource_size_t pcibios_align_resource(void *data, const struct resource *res,
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001073 resource_size_t size, resource_size_t align)
1074{
1075 struct pci_dev *dev = data;
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001076 resource_size_t start = res->start;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001077
1078 if (res->flags & IORESOURCE_IO) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001079 if (skip_isa_ioresource_align(dev))
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001080 return start;
1081 if (start & 0x300)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001082 start = (start + 0x3ff) & ~0x3ff;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001083 }
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001084
1085 return start;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001086}
1087EXPORT_SYMBOL(pcibios_align_resource);
1088
1089/*
1090 * Reparent resource children of pr that conflict with res
1091 * under res, and make res replace those children.
1092 */
Heiko Schocher0f6023d2009-09-24 02:45:14 +00001093static int reparent_resources(struct resource *parent,
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001094 struct resource *res)
1095{
1096 struct resource *p, **pp;
1097 struct resource **firstpp = NULL;
1098
1099 for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
1100 if (p->end < res->start)
1101 continue;
1102 if (res->end < p->start)
1103 break;
1104 if (p->start < res->start || p->end > res->end)
1105 return -1; /* not completely contained */
1106 if (firstpp == NULL)
1107 firstpp = pp;
1108 }
1109 if (firstpp == NULL)
1110 return -1; /* didn't find any conflicting entries? */
1111 res->parent = parent;
1112 res->child = *firstpp;
1113 res->sibling = *pp;
1114 *firstpp = res;
1115 *pp = NULL;
1116 for (p = res->child; p != NULL; p = p->sibling) {
1117 p->parent = res;
Kevin Haoae2a84b2015-06-12 10:26:37 +08001118 pr_debug("PCI: Reparented %s %pR under %s\n",
1119 p->name, p, res->name);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001120 }
1121 return 0;
1122}
1123
1124/*
1125 * Handle resources of PCI devices. If the world were perfect, we could
1126 * just allocate all the resource regions and do nothing more. It isn't.
1127 * On the other hand, we cannot just re-allocate all devices, as it would
1128 * require us to know lots of host bridge internals. So we attempt to
1129 * keep as much of the original configuration as possible, but tweak it
1130 * when it's found to be wrong.
1131 *
1132 * Known BIOS problems we have to work around:
1133 * - I/O or memory regions not configured
1134 * - regions configured, but not enabled in the command register
1135 * - bogus I/O addresses above 64K used
1136 * - expansion ROMs left enabled (this may sound harmless, but given
1137 * the fact the PCI specs explicitly allow address decoders to be
1138 * shared between expansion ROMs and other resource regions, it's
1139 * at least dangerous)
1140 *
1141 * Our solution:
1142 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
1143 * This gives us fixed barriers on where we can allocate.
1144 * (2) Allocate resources for all enabled devices. If there is
1145 * a collision, just mark the resource as unallocated. Also
1146 * disable expansion ROMs during this step.
1147 * (3) Try to allocate resources for disabled devices. If the
1148 * resources were assigned correctly, everything goes well,
1149 * if they weren't, they won't disturb allocation of other
1150 * resources.
1151 * (4) Assign new addresses to resources which were either
1152 * not configured at all or misconfigured. If explicitly
1153 * requested by the user, configure expansion ROM address
1154 * as well.
1155 */
1156
Anton Blancharde51df2c2014-08-20 08:55:18 +10001157static void pcibios_allocate_bus_resources(struct pci_bus *bus)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001158{
Nathan Fontenote90a1312008-10-27 19:48:17 +00001159 struct pci_bus *b;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001160 int i;
1161 struct resource *res, *pr;
1162
Benjamin Herrenschmidtb5ae5f92008-10-27 19:48:44 +00001163 pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1164 pci_domain_nr(bus), bus->number);
1165
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001166 pci_bus_for_each_resource(bus, res, i) {
1167 if (!res || !res->flags || res->start > res->end || res->parent)
Nathan Fontenote90a1312008-10-27 19:48:17 +00001168 continue;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001169
1170 /* If the resource was left unset at this point, we clear it */
1171 if (res->flags & IORESOURCE_UNSET)
1172 goto clear_resource;
1173
Nathan Fontenote90a1312008-10-27 19:48:17 +00001174 if (bus->parent == NULL)
1175 pr = (res->flags & IORESOURCE_IO) ?
1176 &ioport_resource : &iomem_resource;
1177 else {
Nathan Fontenote90a1312008-10-27 19:48:17 +00001178 pr = pci_find_parent_resource(bus->self, res);
1179 if (pr == res) {
1180 /* this happens when the generic PCI
1181 * code (wrongly) decides that this
1182 * bridge is transparent -- paulus
1183 */
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001184 continue;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001185 }
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001186 }
Nathan Fontenote90a1312008-10-27 19:48:17 +00001187
Kevin Haoae2a84b2015-06-12 10:26:37 +08001188 pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
1189 bus->self ? pci_name(bus->self) : "PHB", bus->number,
1190 i, res, pr, (pr && pr->name) ? pr->name : "nil");
Nathan Fontenote90a1312008-10-27 19:48:17 +00001191
1192 if (pr && !(pr->flags & IORESOURCE_UNSET)) {
Yinghai Lu3ebfe462015-01-15 16:21:51 -06001193 struct pci_dev *dev = bus->self;
1194
Nathan Fontenote90a1312008-10-27 19:48:17 +00001195 if (request_resource(pr, res) == 0)
1196 continue;
1197 /*
1198 * Must be a conflict with an existing entry.
1199 * Move that entry (or entries) under the
1200 * bridge resource and try again.
1201 */
1202 if (reparent_resources(pr, res) == 0)
1203 continue;
Yinghai Lu3ebfe462015-01-15 16:21:51 -06001204
1205 if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
1206 pci_claim_bridge_resource(dev,
1207 i + PCI_BRIDGE_RESOURCES) == 0)
1208 continue;
Nathan Fontenote90a1312008-10-27 19:48:17 +00001209 }
Joe Perchesf2c2cbc2016-10-24 21:00:08 -07001210 pr_warn("PCI: Cannot allocate resource region %d of PCI bridge %d, will remap\n",
1211 i, bus->number);
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001212 clear_resource:
Gavin Shancf1a4cf2012-06-03 22:15:25 +00001213 /* The resource might be figured out when doing
1214 * reassignment based on the resources required
1215 * by the downstream PCI devices. Here we set
1216 * the size of the resource to be 0 in order to
1217 * save more space.
1218 */
1219 res->start = 0;
1220 res->end = -1;
Nathan Fontenote90a1312008-10-27 19:48:17 +00001221 res->flags = 0;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001222 }
Nathan Fontenote90a1312008-10-27 19:48:17 +00001223
1224 list_for_each_entry(b, &bus->children, node)
1225 pcibios_allocate_bus_resources(b);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001226}
1227
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001228static inline void alloc_resource(struct pci_dev *dev, int idx)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001229{
1230 struct resource *pr, *r = &dev->resource[idx];
1231
Kevin Haoae2a84b2015-06-12 10:26:37 +08001232 pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
1233 pci_name(dev), idx, r);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001234
1235 pr = pci_find_parent_resource(dev, r);
1236 if (!pr || (pr->flags & IORESOURCE_UNSET) ||
1237 request_resource(pr, r) < 0) {
1238 printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
1239 " of device %s, will remap\n", idx, pci_name(dev));
1240 if (pr)
Kevin Haoae2a84b2015-06-12 10:26:37 +08001241 pr_debug("PCI: parent is %p: %pR\n", pr, pr);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001242 /* We'll assign a new address later */
1243 r->flags |= IORESOURCE_UNSET;
1244 r->end -= r->start;
1245 r->start = 0;
1246 }
1247}
1248
1249static void __init pcibios_allocate_resources(int pass)
1250{
1251 struct pci_dev *dev = NULL;
1252 int idx, disabled;
1253 u16 command;
1254 struct resource *r;
1255
1256 for_each_pci_dev(dev) {
1257 pci_read_config_word(dev, PCI_COMMAND, &command);
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001258 for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001259 r = &dev->resource[idx];
1260 if (r->parent) /* Already allocated */
1261 continue;
1262 if (!r->flags || (r->flags & IORESOURCE_UNSET))
1263 continue; /* Not assigned at all */
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001264 /* We only allocate ROMs on pass 1 just in case they
1265 * have been screwed up by firmware
1266 */
1267 if (idx == PCI_ROM_RESOURCE )
1268 disabled = 1;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001269 if (r->flags & IORESOURCE_IO)
1270 disabled = !(command & PCI_COMMAND_IO);
1271 else
1272 disabled = !(command & PCI_COMMAND_MEMORY);
Paul Mackerras533b1922007-12-31 10:04:15 +11001273 if (pass == disabled)
1274 alloc_resource(dev, idx);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001275 }
1276 if (pass)
1277 continue;
1278 r = &dev->resource[PCI_ROM_RESOURCE];
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001279 if (r->flags) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001280 /* Turn the ROM off, leave the resource region,
1281 * but keep it unregistered.
1282 */
1283 u32 reg;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001284 pci_read_config_dword(dev, dev->rom_base_reg, &reg);
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001285 if (reg & PCI_ROM_ADDRESS_ENABLE) {
1286 pr_debug("PCI: Switching off ROM of %s\n",
1287 pci_name(dev));
1288 r->flags &= ~IORESOURCE_ROM_ENABLE;
1289 pci_write_config_dword(dev, dev->rom_base_reg,
1290 reg & ~PCI_ROM_ADDRESS_ENABLE);
1291 }
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001292 }
1293 }
1294}
1295
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001296static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1297{
1298 struct pci_controller *hose = pci_bus_to_host(bus);
1299 resource_size_t offset;
1300 struct resource *res, *pres;
1301 int i;
1302
1303 pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1304
1305 /* Check for IO */
1306 if (!(hose->io_resource.flags & IORESOURCE_IO))
1307 goto no_io;
1308 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1309 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1310 BUG_ON(res == NULL);
1311 res->name = "Legacy IO";
1312 res->flags = IORESOURCE_IO;
1313 res->start = offset;
1314 res->end = (offset + 0xfff) & 0xfffffffful;
1315 pr_debug("Candidate legacy IO: %pR\n", res);
1316 if (request_resource(&hose->io_resource, res)) {
1317 printk(KERN_DEBUG
1318 "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1319 pci_domain_nr(bus), bus->number, res);
1320 kfree(res);
1321 }
1322
1323 no_io:
1324 /* Check for memory */
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001325 for (i = 0; i < 3; i++) {
1326 pres = &hose->mem_resources[i];
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001327 offset = hose->mem_offset[i];
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001328 if (!(pres->flags & IORESOURCE_MEM))
1329 continue;
1330 pr_debug("hose mem res: %pR\n", pres);
1331 if ((pres->start - offset) <= 0xa0000 &&
1332 (pres->end - offset) >= 0xbffff)
1333 break;
1334 }
1335 if (i >= 3)
1336 return;
1337 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1338 BUG_ON(res == NULL);
1339 res->name = "Legacy VGA memory";
1340 res->flags = IORESOURCE_MEM;
1341 res->start = 0xa0000 + offset;
1342 res->end = 0xbffff + offset;
1343 pr_debug("Candidate VGA memory: %pR\n", res);
1344 if (request_resource(pres, res)) {
1345 printk(KERN_DEBUG
1346 "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1347 pci_domain_nr(bus), bus->number, res);
1348 kfree(res);
1349 }
1350}
1351
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001352void __init pcibios_resource_survey(void)
1353{
Nathan Fontenote90a1312008-10-27 19:48:17 +00001354 struct pci_bus *b;
1355
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001356 /* Allocate and assign resources */
Nathan Fontenote90a1312008-10-27 19:48:17 +00001357 list_for_each_entry(b, &pci_root_buses, node)
1358 pcibios_allocate_bus_resources(b);
Benjamin Herrenschmidt9a1a70a2016-07-08 16:37:18 +10001359 if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
1360 pcibios_allocate_resources(0);
1361 pcibios_allocate_resources(1);
1362 }
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001363
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001364 /* Before we start assigning unassigned resource, we try to reserve
1365 * the low IO area and the VGA memory area if they intersect the
1366 * bus available resources to avoid allocating things on top of them
1367 */
Rob Herring0e47ff12011-07-12 09:25:51 -05001368 if (!pci_has_flag(PCI_PROBE_ONLY)) {
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001369 list_for_each_entry(b, &pci_root_buses, node)
1370 pcibios_reserve_legacy_regions(b);
1371 }
1372
1373 /* Now, if the platform didn't decide to blindly trust the firmware,
1374 * we proceed to assigning things that were left unassigned
1375 */
Rob Herring0e47ff12011-07-12 09:25:51 -05001376 if (!pci_has_flag(PCI_PROBE_ONLY)) {
Wolfram Sanga77acda2009-03-09 06:39:01 +00001377 pr_debug("PCI: Assigning unassigned resources...\n");
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001378 pci_assign_unassigned_resources();
1379 }
1380
1381 /* Call machine dependent fixup */
1382 if (ppc_md.pcibios_fixup)
1383 ppc_md.pcibios_fixup();
1384}
1385
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001386/* This is used by the PCI hotplug driver to allocate resource
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001387 * of newly plugged busses. We can try to consolidate with the
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001388 * rest of the code later, for now, keep it as-is as our main
1389 * resource allocation function doesn't deal with sub-trees yet.
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001390 */
Stephen Rothwellbaf75b02009-06-01 14:53:53 +00001391void pcibios_claim_one_bus(struct pci_bus *bus)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001392{
1393 struct pci_dev *dev;
1394 struct pci_bus *child_bus;
1395
1396 list_for_each_entry(dev, &bus->devices, bus_list) {
1397 int i;
1398
1399 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1400 struct resource *r = &dev->resource[i];
1401
1402 if (r->parent || !r->start || !r->flags)
1403 continue;
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001404
Kevin Haoae2a84b2015-06-12 10:26:37 +08001405 pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
1406 pci_name(dev), i, r);
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001407
Yinghai Lu3ebfe462015-01-15 16:21:51 -06001408 if (pci_claim_resource(dev, i) == 0)
1409 continue;
1410
1411 pci_claim_bridge_resource(dev, i);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001412 }
1413 }
1414
1415 list_for_each_entry(child_bus, &bus->children, node)
1416 pcibios_claim_one_bus(child_bus);
1417}
Daniel Axtens5b64d2c2015-05-27 16:06:56 +10001418EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001419
1420
1421/* pcibios_finish_adding_to_bus
1422 *
1423 * This is to be called by the hotplug code after devices have been
1424 * added to a bus, this include calling it for a PHB that is just
1425 * being added
1426 */
1427void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1428{
1429 pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1430 pci_domain_nr(bus), bus->number);
1431
1432 /* Allocate bus and devices resources */
1433 pcibios_allocate_bus_resources(bus);
1434 pcibios_claim_one_bus(bus);
Gavin Shan7415c142016-05-20 16:41:36 +10001435 if (!pci_has_flag(PCI_PROBE_ONLY)) {
1436 if (bus->self)
1437 pci_assign_unassigned_bridge_resources(bus->self);
1438 else
1439 pci_assign_unassigned_bus_resources(bus);
1440 }
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001441
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +00001442 /* Fixup EEH */
1443 eeh_add_device_tree_late(bus);
1444
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001445 /* Add new devices to global lists. Register in proc, sysfs. */
1446 pci_bus_add_devices(bus);
1447
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +00001448 /* sysfs files should only be added after devices are added */
1449 eeh_add_sysfs_files(bus);
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001450}
1451EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1452
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001453int pcibios_enable_device(struct pci_dev *dev, int mask)
1454{
Daniel Axtens467efc22015-03-31 16:00:56 +11001455 struct pci_controller *phb = pci_bus_to_host(dev->bus);
1456
1457 if (phb->controller_ops.enable_device_hook)
1458 if (!phb->controller_ops.enable_device_hook(dev))
1459 return -EINVAL;
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001460
Bjorn Helgaas7cfb5f92008-03-04 11:56:56 -07001461 return pci_enable_resources(dev, mask);
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001462}
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001463
Michael Neulingabeeed62015-05-27 16:07:00 +10001464void pcibios_disable_device(struct pci_dev *dev)
1465{
1466 struct pci_controller *phb = pci_bus_to_host(dev->bus);
1467
1468 if (phb->controller_ops.disable_device)
1469 phb->controller_ops.disable_device(dev);
1470}
1471
Bjorn Helgaas38973ba2012-03-16 17:48:09 -06001472resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
1473{
1474 return (unsigned long) hose->io_base_virt - _IO_BASE;
1475}
1476
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001477static void pcibios_setup_phb_resources(struct pci_controller *hose,
1478 struct list_head *resources)
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001479{
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001480 struct resource *res;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001481 resource_size_t offset;
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001482 int i;
1483
1484 /* Hookup PHB IO resource */
Bjorn Helgaas45a709f892011-10-28 16:27:43 -06001485 res = &hose->io_resource;
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001486
1487 if (!res->flags) {
Benjamin Herrenschmidtcdb1b342016-06-22 17:23:07 +10001488 pr_debug("PCI: I/O resource not set for host"
Rob Herringb7c670d2017-08-21 10:16:47 -05001489 " bridge %pOF (domain %d)\n",
1490 hose->dn, hose->global_number);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001491 } else {
1492 offset = pcibios_io_space_offset(hose);
1493
Kevin Haoae2a84b2015-06-12 10:26:37 +08001494 pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n",
1495 res, (unsigned long long)offset);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001496 pci_add_resource_offset(resources, res, offset);
Benjamin Herrenschmidta0b8e762013-05-04 14:22:57 +00001497 }
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001498
1499 /* Hookup PHB Memory resources */
1500 for (i = 0; i < 3; ++i) {
1501 res = &hose->mem_resources[i];
Gavin Shan727597d2017-02-08 14:11:03 +11001502 if (!res->flags)
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001503 continue;
Gavin Shan727597d2017-02-08 14:11:03 +11001504
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001505 offset = hose->mem_offset[i];
Kevin Haoae2a84b2015-06-12 10:26:37 +08001506 pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
1507 res, (unsigned long long)offset);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001508
1509 pci_add_resource_offset(resources, res, offset);
1510 }
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001511}
Kumar Gala89c2dd62009-08-25 16:20:45 +00001512
1513/*
1514 * Null PCI config access functions, for the case when we can't
1515 * find a hose.
1516 */
1517#define NULL_PCI_OP(rw, size, type) \
1518static int \
1519null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
1520{ \
1521 return PCIBIOS_DEVICE_NOT_FOUND; \
1522}
1523
1524static int
1525null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
1526 int len, u32 *val)
1527{
1528 return PCIBIOS_DEVICE_NOT_FOUND;
1529}
1530
1531static int
1532null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
1533 int len, u32 val)
1534{
1535 return PCIBIOS_DEVICE_NOT_FOUND;
1536}
1537
1538static struct pci_ops null_pci_ops =
1539{
1540 .read = null_read_config,
1541 .write = null_write_config,
1542};
1543
1544/*
1545 * These functions are used early on before PCI scanning is done
1546 * and all of the pci_dev and pci_bus structures have been created.
1547 */
1548static struct pci_bus *
1549fake_pci_bus(struct pci_controller *hose, int busnr)
1550{
1551 static struct pci_bus bus;
1552
Anton Blanchardb0d436c2013-08-07 02:01:24 +10001553 if (hose == NULL) {
Kumar Gala89c2dd62009-08-25 16:20:45 +00001554 printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
1555 }
1556 bus.number = busnr;
1557 bus.sysdata = hose;
1558 bus.ops = hose? hose->ops: &null_pci_ops;
1559 return &bus;
1560}
1561
1562#define EARLY_PCI_OP(rw, size, type) \
1563int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
1564 int devfn, int offset, type value) \
1565{ \
1566 return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
1567 devfn, offset, value); \
1568}
1569
1570EARLY_PCI_OP(read, byte, u8 *)
1571EARLY_PCI_OP(read, word, u16 *)
1572EARLY_PCI_OP(read, dword, u32 *)
1573EARLY_PCI_OP(write, byte, u8)
1574EARLY_PCI_OP(write, word, u16)
1575EARLY_PCI_OP(write, dword, u32)
1576
Kumar Gala89c2dd62009-08-25 16:20:45 +00001577int early_find_capability(struct pci_controller *hose, int bus, int devfn,
1578 int cap)
1579{
1580 return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
1581}
Grant Likely0ed2c7222009-08-28 08:58:16 +00001582
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001583struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
1584{
1585 struct pci_controller *hose = bus->sysdata;
1586
1587 return of_node_get(hose->dn);
1588}
1589
Grant Likely0ed2c7222009-08-28 08:58:16 +00001590/**
1591 * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
1592 * @hose: Pointer to the PCI host controller instance structure
Grant Likely0ed2c7222009-08-28 08:58:16 +00001593 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001594void pcibios_scan_phb(struct pci_controller *hose)
Grant Likely0ed2c7222009-08-28 08:58:16 +00001595{
Bjorn Helgaas45a709f892011-10-28 16:27:43 -06001596 LIST_HEAD(resources);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001597 struct pci_bus *bus;
1598 struct device_node *node = hose->dn;
1599 int mode;
1600
Rob Herringb7c670d2017-08-21 10:16:47 -05001601 pr_debug("PCI: Scanning PHB %pOF\n", node);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001602
Grant Likely0ed2c7222009-08-28 08:58:16 +00001603 /* Get some IO space for the new PHB */
1604 pcibios_setup_phb_io_space(hose);
1605
1606 /* Wire up PHB bus resources */
Bjorn Helgaas45a709f892011-10-28 16:27:43 -06001607 pcibios_setup_phb_resources(hose, &resources);
1608
Yinghai Lube8e60d2012-05-17 18:51:12 -07001609 hose->busn.start = hose->first_busno;
1610 hose->busn.end = hose->last_busno;
1611 hose->busn.flags = IORESOURCE_BUS;
1612 pci_add_resource(&resources, &hose->busn);
1613
Bjorn Helgaas45a709f892011-10-28 16:27:43 -06001614 /* Create an empty bus for the toplevel */
1615 bus = pci_create_root_bus(hose->parent, hose->first_busno,
1616 hose->ops, hose, &resources);
1617 if (bus == NULL) {
1618 pr_err("Failed to create bus for PCI domain %04x\n",
1619 hose->global_number);
1620 pci_free_resource_list(&resources);
1621 return;
1622 }
Bjorn Helgaas45a709f892011-10-28 16:27:43 -06001623 hose->bus = bus;
Grant Likely0ed2c7222009-08-28 08:58:16 +00001624
1625 /* Get probe mode and perform scan */
1626 mode = PCI_PROBE_NORMAL;
Daniel Axtens467efc22015-03-31 16:00:56 +11001627 if (node && hose->controller_ops.probe_mode)
1628 mode = hose->controller_ops.probe_mode(bus);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001629 pr_debug(" probe mode: %d\n", mode);
Yinghai Lube8e60d2012-05-17 18:51:12 -07001630 if (mode == PCI_PROBE_DEVTREE)
Grant Likely0ed2c7222009-08-28 08:58:16 +00001631 of_scan_bus(node, bus);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001632
Yinghai Lube8e60d2012-05-17 18:51:12 -07001633 if (mode == PCI_PROBE_NORMAL) {
1634 pci_bus_update_busn_res_end(bus, 255);
1635 hose->last_busno = pci_scan_child_bus(bus);
1636 pci_bus_update_busn_res_end(bus, hose->last_busno);
1637 }
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001638
Benjamin Herrenschmidt491b98c2011-11-06 18:55:57 +00001639 /* Platform gets a chance to do some global fixups before
1640 * we proceed to resource allocation
1641 */
1642 if (ppc_md.pcibios_fixup_phb)
1643 ppc_md.pcibios_fixup_phb(hose);
1644
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001645 /* Configure PCI Express settings */
Benjamin Herrenschmidtbb36c442011-09-26 14:22:39 +10001646 if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001647 struct pci_bus *child;
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001648 list_for_each_entry(child, &bus->children, node)
1649 pcie_bus_configure_settings(child);
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001650 }
Grant Likely0ed2c7222009-08-28 08:58:16 +00001651}
Daniel Axtens5b64d2c2015-05-27 16:06:56 +10001652EXPORT_SYMBOL_GPL(pcibios_scan_phb);
Kumar Galac0654882011-05-19 22:26:18 -05001653
1654static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1655{
1656 int i, class = dev->class >> 8;
Jason Jin05737c72011-10-28 16:08:00 +08001657 /* When configured as agent, programing interface = 1 */
1658 int prog_if = dev->class & 0xf;
Kumar Galac0654882011-05-19 22:26:18 -05001659
1660 if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1661 class == PCI_CLASS_BRIDGE_OTHER) &&
1662 (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
Jason Jin05737c72011-10-28 16:08:00 +08001663 (prog_if == 0) &&
Kumar Galac0654882011-05-19 22:26:18 -05001664 (dev->bus->parent == NULL)) {
1665 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1666 dev->resource[i].start = 0;
1667 dev->resource[i].end = 0;
1668 dev->resource[i].flags = 0;
1669 }
1670 }
1671}
1672DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1673DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);