blob: fa4a573d6716aa3bfe1a10eba2286224adff2388 [file] [log] [blame]
Kumar Gala5516b542007-06-27 01:17:57 -05001/*
2 * Contains common pci routines for ALL ppc platform
Kumar Galacf1d8a82007-06-28 22:56:24 -05003 * (based on pci_32.c and pci_64.c)
4 *
5 * Port for PPC64 David Engebretsen, IBM Corp.
6 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7 *
8 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9 * Rework, based on alpha PCI code.
10 *
11 * Common pmac/prep/chrp pci routines. -- Cort
Kumar Gala5516b542007-06-27 01:17:57 -050012 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License
15 * as published by the Free Software Foundation; either version
16 * 2 of the License, or (at your option) any later version.
17 */
18
Kumar Gala5516b542007-06-27 01:17:57 -050019#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/string.h>
22#include <linux/init.h>
23#include <linux/bootmem.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040024#include <linux/export.h>
Grant Likely22ae7822010-07-29 11:49:01 -060025#include <linux/of_address.h>
Sebastian Andrzej Siewior04bea682011-01-24 09:58:55 +053026#include <linux/of_pci.h>
Kumar Gala5516b542007-06-27 01:17:57 -050027#include <linux/mm.h>
28#include <linux/list.h>
29#include <linux/syscalls.h>
30#include <linux/irq.h>
31#include <linux/vmalloc.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Kumar Gala5516b542007-06-27 01:17:57 -050033
34#include <asm/processor.h>
35#include <asm/io.h>
36#include <asm/prom.h>
37#include <asm/pci-bridge.h>
38#include <asm/byteorder.h>
39#include <asm/machdep.h>
40#include <asm/ppc-pci.h>
41#include <asm/firmware.h>
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +000042#include <asm/eeh.h>
Kumar Gala5516b542007-06-27 01:17:57 -050043
Kumar Galaa4c9e322007-06-27 13:09:43 -050044static DEFINE_SPINLOCK(hose_spinlock);
Milton Millerc3bd5172009-01-08 02:19:46 +000045LIST_HEAD(hose_list);
Kumar Galaa4c9e322007-06-27 13:09:43 -050046
47/* XXX kill that some day ... */
Stephen Rothwellebfc00f2007-11-19 16:56:15 +110048static int global_phb_number; /* Global phb counter */
Kumar Galaa4c9e322007-06-27 13:09:43 -050049
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110050/* ISA Memory physical address */
51resource_size_t isa_mem_base;
52
Benjamin Herrenschmidt1fd0f522008-10-02 14:12:51 +000053/* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
Rob Herring0e47ff12011-07-12 09:25:51 -050054unsigned int pci_flags = 0;
Benjamin Herrenschmidt1fd0f522008-10-02 14:12:51 +000055
Kumar Galaa4c9e322007-06-27 13:09:43 -050056
FUJITA Tomonori45223c52009-08-04 19:08:25 +000057static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
Becky Bruce4fc665b2008-09-12 10:34:46 +000058
FUJITA Tomonori45223c52009-08-04 19:08:25 +000059void set_pci_dma_ops(struct dma_map_ops *dma_ops)
Becky Bruce4fc665b2008-09-12 10:34:46 +000060{
61 pci_dma_ops = dma_ops;
62}
63
FUJITA Tomonori45223c52009-08-04 19:08:25 +000064struct dma_map_ops *get_pci_dma_ops(void)
Becky Bruce4fc665b2008-09-12 10:34:46 +000065{
66 return pci_dma_ops;
67}
68EXPORT_SYMBOL(get_pci_dma_ops);
69
Stephen Rothwelle60516e2007-12-11 11:02:07 +110070struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
Kumar Galaa4c9e322007-06-27 13:09:43 -050071{
72 struct pci_controller *phb;
73
Stephen Rothwelle60516e2007-12-11 11:02:07 +110074 phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
Kumar Galaa4c9e322007-06-27 13:09:43 -050075 if (phb == NULL)
76 return NULL;
Stephen Rothwelle60516e2007-12-11 11:02:07 +110077 spin_lock(&hose_spinlock);
78 phb->global_number = global_phb_number++;
79 list_add_tail(&phb->list_node, &hose_list);
80 spin_unlock(&hose_spinlock);
Stephen Rothwell44ef3392007-12-10 14:33:21 +110081 phb->dn = dev;
Kumar Galaa4c9e322007-06-27 13:09:43 -050082 phb->is_dynamic = mem_init_done;
83#ifdef CONFIG_PPC64
84 if (dev) {
85 int nid = of_node_to_nid(dev);
86
87 if (nid < 0 || !node_online(nid))
88 nid = -1;
89
90 PHB_SET_NODE(phb, nid);
91 }
92#endif
93 return phb;
94}
95
96void pcibios_free_controller(struct pci_controller *phb)
97{
98 spin_lock(&hose_spinlock);
99 list_del(&phb->list_node);
100 spin_unlock(&hose_spinlock);
101
102 if (phb->is_dynamic)
103 kfree(phb);
104}
105
Milton Millerc3bd5172009-01-08 02:19:46 +0000106static resource_size_t pcibios_io_size(const struct pci_controller *hose)
107{
108#ifdef CONFIG_PPC64
109 return hose->pci_io_size;
110#else
Joe Perches28f65c112011-06-09 09:13:32 -0700111 return resource_size(&hose->io_resource);
Milton Millerc3bd5172009-01-08 02:19:46 +0000112#endif
113}
114
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000115int pcibios_vaddr_is_ioport(void __iomem *address)
116{
117 int ret = 0;
118 struct pci_controller *hose;
Milton Millerc3bd5172009-01-08 02:19:46 +0000119 resource_size_t size;
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000120
121 spin_lock(&hose_spinlock);
122 list_for_each_entry(hose, &hose_list, list_node) {
Milton Millerc3bd5172009-01-08 02:19:46 +0000123 size = pcibios_io_size(hose);
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000124 if (address >= hose->io_base_virt &&
125 address < (hose->io_base_virt + size)) {
126 ret = 1;
127 break;
128 }
129 }
130 spin_unlock(&hose_spinlock);
131 return ret;
132}
133
Milton Millerc3bd5172009-01-08 02:19:46 +0000134unsigned long pci_address_to_pio(phys_addr_t address)
135{
136 struct pci_controller *hose;
137 resource_size_t size;
138 unsigned long ret = ~0;
139
140 spin_lock(&hose_spinlock);
141 list_for_each_entry(hose, &hose_list, list_node) {
142 size = pcibios_io_size(hose);
143 if (address >= hose->io_base_phys &&
144 address < (hose->io_base_phys + size)) {
145 unsigned long base =
146 (unsigned long)hose->io_base_virt - _IO_BASE;
147 ret = base + (address - hose->io_base_phys);
148 break;
149 }
150 }
151 spin_unlock(&hose_spinlock);
152
153 return ret;
154}
155EXPORT_SYMBOL_GPL(pci_address_to_pio);
156
Kumar Gala5516b542007-06-27 01:17:57 -0500157/*
158 * Return the domain number for this bus.
159 */
160int pci_domain_nr(struct pci_bus *bus)
161{
Stephen Rothwell6207e812007-12-07 02:04:33 +1100162 struct pci_controller *hose = pci_bus_to_host(bus);
Kumar Gala5516b542007-06-27 01:17:57 -0500163
Stephen Rothwell6207e812007-12-07 02:04:33 +1100164 return hose->global_number;
Kumar Gala5516b542007-06-27 01:17:57 -0500165}
Kumar Gala5516b542007-06-27 01:17:57 -0500166EXPORT_SYMBOL(pci_domain_nr);
Kumar Gala58083da2007-06-27 11:07:51 -0500167
Kumar Galaa4c9e322007-06-27 13:09:43 -0500168/* This routine is meant to be used early during boot, when the
169 * PCI bus numbers have not yet been assigned, and you need to
170 * issue PCI config cycles to an OF device.
171 * It could also be used to "fix" RTAS config cycles if you want
172 * to set pci_assign_all_buses to 1 and still use RTAS for PCI
173 * config cycles.
174 */
175struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
176{
Kumar Galaa4c9e322007-06-27 13:09:43 -0500177 while(node) {
178 struct pci_controller *hose, *tmp;
179 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
Stephen Rothwell44ef3392007-12-10 14:33:21 +1100180 if (hose->dn == node)
Kumar Galaa4c9e322007-06-27 13:09:43 -0500181 return hose;
182 node = node->parent;
183 }
184 return NULL;
185}
186
Kumar Gala58083da2007-06-27 11:07:51 -0500187static ssize_t pci_show_devspec(struct device *dev,
188 struct device_attribute *attr, char *buf)
189{
190 struct pci_dev *pdev;
191 struct device_node *np;
192
193 pdev = to_pci_dev (dev);
194 np = pci_device_to_OF_node(pdev);
195 if (np == NULL || np->full_name == NULL)
196 return 0;
197 return sprintf(buf, "%s", np->full_name);
198}
199static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
Kumar Gala58083da2007-06-27 11:07:51 -0500200
201/* Add sysfs properties */
Tony Breeds4f3731d2007-07-18 11:03:55 +1000202int pcibios_add_platform_entries(struct pci_dev *pdev)
Kumar Gala58083da2007-06-27 11:07:51 -0500203{
Tony Breeds4f3731d2007-07-18 11:03:55 +1000204 return device_create_file(&pdev->dev, &dev_attr_devspec);
Kumar Gala58083da2007-06-27 11:07:51 -0500205}
206
Stephen Rothwella2b73902007-07-22 00:37:38 +1000207char __devinit *pcibios_setup(char *str)
Kumar Gala58083da2007-06-27 11:07:51 -0500208{
209 return str;
210}
211
212/*
213 * Reads the interrupt pin to determine if interrupt is use by card.
214 * If the interrupt is used, then gets the interrupt line from the
215 * openfirmware and sets it in the pci_dev and pci_config line.
216 */
Benjamin Herrenschmidt4666ca22011-11-29 20:16:25 +0000217static int pci_read_irq_line(struct pci_dev *pci_dev)
Kumar Gala58083da2007-06-27 11:07:51 -0500218{
219 struct of_irq oirq;
220 unsigned int virq;
221
Benjamin Herrenschmidt50c9bc22007-12-20 14:54:55 +1100222 /* The current device-tree that iSeries generates from the HV
223 * PCI informations doesn't contain proper interrupt routing,
224 * and all the fallback would do is print out crap, so we
225 * don't attempt to resolve the interrupts here at all, some
226 * iSeries specific fixup does it.
227 *
228 * In the long run, we will hopefully fix the generated device-tree
229 * instead.
230 */
231#ifdef CONFIG_PPC_ISERIES
232 if (firmware_has_feature(FW_FEATURE_ISERIES))
233 return -1;
234#endif
235
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000236 pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
Kumar Gala58083da2007-06-27 11:07:51 -0500237
238#ifdef DEBUG
239 memset(&oirq, 0xff, sizeof(oirq));
240#endif
241 /* Try to get a mapping from the device-tree */
242 if (of_irq_map_pci(pci_dev, &oirq)) {
243 u8 line, pin;
244
245 /* If that fails, lets fallback to what is in the config
246 * space and map that through the default controller. We
247 * also set the type to level low since that's what PCI
248 * interrupts are. If your platform does differently, then
249 * either provide a proper interrupt tree or don't use this
250 * function.
251 */
252 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
253 return -1;
254 if (pin == 0)
255 return -1;
256 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
Benjamin Herrenschmidt54a24cb2007-12-20 15:10:02 +1100257 line == 0xff || line == 0) {
Kumar Gala58083da2007-06-27 11:07:51 -0500258 return -1;
259 }
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000260 pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
261 line, pin);
Kumar Gala58083da2007-06-27 11:07:51 -0500262
263 virq = irq_create_mapping(NULL, line);
264 if (virq != NO_IRQ)
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100265 irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
Kumar Gala58083da2007-06-27 11:07:51 -0500266 } else {
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000267 pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
268 oirq.size, oirq.specifier[0], oirq.specifier[1],
Benjamin Herrenschmidt59b608c2009-02-01 17:03:59 +0000269 oirq.controller ? oirq.controller->full_name :
270 "<default>");
Kumar Gala58083da2007-06-27 11:07:51 -0500271
272 virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
273 oirq.size);
274 }
275 if(virq == NO_IRQ) {
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000276 pr_debug(" Failed to map !\n");
Kumar Gala58083da2007-06-27 11:07:51 -0500277 return -1;
278 }
279
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000280 pr_debug(" Mapped to linux irq %d\n", virq);
Kumar Gala58083da2007-06-27 11:07:51 -0500281
282 pci_dev->irq = virq;
283
284 return 0;
285}
Kumar Gala58083da2007-06-27 11:07:51 -0500286
287/*
288 * Platform support for /proc/bus/pci/X/Y mmap()s,
289 * modelled on the sparc64 implementation by Dave Miller.
290 * -- paulus.
291 */
292
293/*
294 * Adjust vm_pgoff of VMA such that it is the physical page offset
295 * corresponding to the 32-bit pci bus offset for DEV requested by the user.
296 *
297 * Basically, the user finds the base address for his device which he wishes
298 * to mmap. They read the 32-bit value from the config space base register,
299 * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
300 * offset parameter of mmap on /proc/bus/pci/XXX for that device.
301 *
302 * Returns negative error code on failure, zero on success.
303 */
304static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
305 resource_size_t *offset,
306 enum pci_mmap_state mmap_state)
307{
308 struct pci_controller *hose = pci_bus_to_host(dev->bus);
309 unsigned long io_offset = 0;
310 int i, res_bit;
311
312 if (hose == 0)
313 return NULL; /* should never happen */
314
315 /* If memory, add on the PCI bridge address offset */
316 if (mmap_state == pci_mmap_mem) {
317#if 0 /* See comment in pci_resource_to_user() for why this is disabled */
318 *offset += hose->pci_mem_offset;
319#endif
320 res_bit = IORESOURCE_MEM;
321 } else {
322 io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
323 *offset += io_offset;
324 res_bit = IORESOURCE_IO;
325 }
326
327 /*
328 * Check that the offset requested corresponds to one of the
329 * resources of the device.
330 */
331 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
332 struct resource *rp = &dev->resource[i];
333 int flags = rp->flags;
334
335 /* treat ROM as memory (should be already) */
336 if (i == PCI_ROM_RESOURCE)
337 flags |= IORESOURCE_MEM;
338
339 /* Active and same type? */
340 if ((flags & res_bit) == 0)
341 continue;
342
343 /* In the range of this resource? */
344 if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
345 continue;
346
347 /* found it! construct the final physical address */
348 if (mmap_state == pci_mmap_io)
349 *offset += hose->io_base_phys - io_offset;
350 return rp;
351 }
352
353 return NULL;
354}
355
356/*
357 * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
358 * device mapping.
359 */
360static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
361 pgprot_t protection,
362 enum pci_mmap_state mmap_state,
363 int write_combine)
364{
365 unsigned long prot = pgprot_val(protection);
366
367 /* Write combine is always 0 on non-memory space mappings. On
368 * memory space, if the user didn't pass 1, we check for a
369 * "prefetchable" resource. This is a bit hackish, but we use
370 * this to workaround the inability of /sysfs to provide a write
371 * combine bit
372 */
373 if (mmap_state != pci_mmap_mem)
374 write_combine = 0;
375 else if (write_combine == 0) {
376 if (rp->flags & IORESOURCE_PREFETCH)
377 write_combine = 1;
378 }
379
380 /* XXX would be nice to have a way to ask for write-through */
Kumar Gala58083da2007-06-27 11:07:51 -0500381 if (write_combine)
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000382 return pgprot_noncached_wc(prot);
Kumar Gala58083da2007-06-27 11:07:51 -0500383 else
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000384 return pgprot_noncached(prot);
Kumar Gala58083da2007-06-27 11:07:51 -0500385}
386
387/*
388 * This one is used by /dev/mem and fbdev who have no clue about the
389 * PCI device, it tries to find the PCI device first and calls the
390 * above routine
391 */
392pgprot_t pci_phys_mem_access_prot(struct file *file,
393 unsigned long pfn,
394 unsigned long size,
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000395 pgprot_t prot)
Kumar Gala58083da2007-06-27 11:07:51 -0500396{
397 struct pci_dev *pdev = NULL;
398 struct resource *found = NULL;
Benjamin Herrenschmidt7c12d902008-10-01 15:30:04 +0000399 resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
Kumar Gala58083da2007-06-27 11:07:51 -0500400 int i;
401
402 if (page_is_ram(pfn))
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000403 return prot;
Kumar Gala58083da2007-06-27 11:07:51 -0500404
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000405 prot = pgprot_noncached(prot);
Kumar Gala58083da2007-06-27 11:07:51 -0500406 for_each_pci_dev(pdev) {
407 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
408 struct resource *rp = &pdev->resource[i];
409 int flags = rp->flags;
410
411 /* Active and same type? */
412 if ((flags & IORESOURCE_MEM) == 0)
413 continue;
414 /* In the range of this resource? */
415 if (offset < (rp->start & PAGE_MASK) ||
416 offset > rp->end)
417 continue;
418 found = rp;
419 break;
420 }
421 if (found)
422 break;
423 }
424 if (found) {
425 if (found->flags & IORESOURCE_PREFETCH)
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000426 prot = pgprot_noncached_wc(prot);
Kumar Gala58083da2007-06-27 11:07:51 -0500427 pci_dev_put(pdev);
428 }
429
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000430 pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000431 (unsigned long long)offset, pgprot_val(prot));
Kumar Gala58083da2007-06-27 11:07:51 -0500432
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000433 return prot;
Kumar Gala58083da2007-06-27 11:07:51 -0500434}
435
436
437/*
438 * Perform the actual remap of the pages for a PCI device mapping, as
439 * appropriate for this architecture. The region in the process to map
440 * is described by vm_start and vm_end members of VMA, the base physical
441 * address is found in vm_pgoff.
442 * The pci device structure is provided so that architectures may make mapping
443 * decisions on a per-device or per-bus basis.
444 *
445 * Returns a negative error code on failure, zero on success.
446 */
447int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
448 enum pci_mmap_state mmap_state, int write_combine)
449{
Benjamin Herrenschmidt7c12d902008-10-01 15:30:04 +0000450 resource_size_t offset =
451 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
Kumar Gala58083da2007-06-27 11:07:51 -0500452 struct resource *rp;
453 int ret;
454
455 rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
456 if (rp == NULL)
457 return -EINVAL;
458
459 vma->vm_pgoff = offset >> PAGE_SHIFT;
460 vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
461 vma->vm_page_prot,
462 mmap_state, write_combine);
463
464 ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
465 vma->vm_end - vma->vm_start, vma->vm_page_prot);
466
467 return ret;
468}
469
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100470/* This provides legacy IO read access on a bus */
471int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
472{
473 unsigned long offset;
474 struct pci_controller *hose = pci_bus_to_host(bus);
475 struct resource *rp = &hose->io_resource;
476 void __iomem *addr;
477
478 /* Check if port can be supported by that bus. We only check
479 * the ranges of the PHB though, not the bus itself as the rules
480 * for forwarding legacy cycles down bridges are not our problem
481 * here. So if the host bridge supports it, we do it.
482 */
483 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
484 offset += port;
485
486 if (!(rp->flags & IORESOURCE_IO))
487 return -ENXIO;
488 if (offset < rp->start || (offset + size) > rp->end)
489 return -ENXIO;
490 addr = hose->io_base_virt + port;
491
492 switch(size) {
493 case 1:
494 *((u8 *)val) = in_8(addr);
495 return 1;
496 case 2:
497 if (port & 1)
498 return -EINVAL;
499 *((u16 *)val) = in_le16(addr);
500 return 2;
501 case 4:
502 if (port & 3)
503 return -EINVAL;
504 *((u32 *)val) = in_le32(addr);
505 return 4;
506 }
507 return -EINVAL;
508}
509
510/* This provides legacy IO write access on a bus */
511int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
512{
513 unsigned long offset;
514 struct pci_controller *hose = pci_bus_to_host(bus);
515 struct resource *rp = &hose->io_resource;
516 void __iomem *addr;
517
518 /* Check if port can be supported by that bus. We only check
519 * the ranges of the PHB though, not the bus itself as the rules
520 * for forwarding legacy cycles down bridges are not our problem
521 * here. So if the host bridge supports it, we do it.
522 */
523 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
524 offset += port;
525
526 if (!(rp->flags & IORESOURCE_IO))
527 return -ENXIO;
528 if (offset < rp->start || (offset + size) > rp->end)
529 return -ENXIO;
530 addr = hose->io_base_virt + port;
531
532 /* WARNING: The generic code is idiotic. It gets passed a pointer
533 * to what can be a 1, 2 or 4 byte quantity and always reads that
534 * as a u32, which means that we have to correct the location of
535 * the data read within those 32 bits for size 1 and 2
536 */
537 switch(size) {
538 case 1:
539 out_8(addr, val >> 24);
540 return 1;
541 case 2:
542 if (port & 1)
543 return -EINVAL;
544 out_le16(addr, val >> 16);
545 return 2;
546 case 4:
547 if (port & 3)
548 return -EINVAL;
549 out_le32(addr, val);
550 return 4;
551 }
552 return -EINVAL;
553}
554
555/* This provides legacy IO or memory mmap access on a bus */
556int pci_mmap_legacy_page_range(struct pci_bus *bus,
557 struct vm_area_struct *vma,
558 enum pci_mmap_state mmap_state)
559{
560 struct pci_controller *hose = pci_bus_to_host(bus);
561 resource_size_t offset =
562 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
563 resource_size_t size = vma->vm_end - vma->vm_start;
564 struct resource *rp;
565
566 pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
567 pci_domain_nr(bus), bus->number,
568 mmap_state == pci_mmap_mem ? "MEM" : "IO",
569 (unsigned long long)offset,
570 (unsigned long long)(offset + size - 1));
571
572 if (mmap_state == pci_mmap_mem) {
Benjamin Herrenschmidt5b11abf2009-02-08 14:27:21 +0000573 /* Hack alert !
574 *
575 * Because X is lame and can fail starting if it gets an error trying
576 * to mmap legacy_mem (instead of just moving on without legacy memory
577 * access) we fake it here by giving it anonymous memory, effectively
578 * behaving just like /dev/zero
579 */
580 if ((offset + size) > hose->isa_mem_size) {
581 printk(KERN_DEBUG
582 "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
583 current->comm, current->pid, pci_domain_nr(bus), bus->number);
584 if (vma->vm_flags & VM_SHARED)
585 return shmem_zero_setup(vma);
586 return 0;
587 }
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100588 offset += hose->isa_mem_phys;
589 } else {
590 unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
591 unsigned long roffset = offset + io_offset;
592 rp = &hose->io_resource;
593 if (!(rp->flags & IORESOURCE_IO))
594 return -ENXIO;
595 if (roffset < rp->start || (roffset + size) > rp->end)
596 return -ENXIO;
597 offset += hose->io_base_phys;
598 }
599 pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
600
601 vma->vm_pgoff = offset >> PAGE_SHIFT;
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000602 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100603 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
604 vma->vm_end - vma->vm_start,
605 vma->vm_page_prot);
606}
607
Kumar Gala58083da2007-06-27 11:07:51 -0500608void pci_resource_to_user(const struct pci_dev *dev, int bar,
609 const struct resource *rsrc,
610 resource_size_t *start, resource_size_t *end)
611{
612 struct pci_controller *hose = pci_bus_to_host(dev->bus);
613 resource_size_t offset = 0;
614
615 if (hose == NULL)
616 return;
617
618 if (rsrc->flags & IORESOURCE_IO)
619 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
620
621 /* We pass a fully fixed up address to userland for MMIO instead of
622 * a BAR value because X is lame and expects to be able to use that
623 * to pass to /dev/mem !
624 *
625 * That means that we'll have potentially 64 bits values where some
626 * userland apps only expect 32 (like X itself since it thinks only
627 * Sparc has 64 bits MMIO) but if we don't do that, we break it on
628 * 32 bits CHRPs :-(
629 *
630 * Hopefully, the sysfs insterface is immune to that gunk. Once X
631 * has been fixed (and the fix spread enough), we can re-enable the
632 * 2 lines below and pass down a BAR value to userland. In that case
633 * we'll also have to re-enable the matching code in
634 * __pci_mmap_make_offset().
635 *
636 * BenH.
637 */
638#if 0
639 else if (rsrc->flags & IORESOURCE_MEM)
640 offset = hose->pci_mem_offset;
641#endif
642
643 *start = rsrc->start - offset;
644 *end = rsrc->end - offset;
645}
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100646
647/**
648 * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
649 * @hose: newly allocated pci_controller to be setup
650 * @dev: device node of the host bridge
651 * @primary: set if primary bus (32 bits only, soon to be deprecated)
652 *
653 * This function will parse the "ranges" property of a PCI host bridge device
654 * node and setup the resource mapping of a pci controller based on its
655 * content.
656 *
657 * Life would be boring if it wasn't for a few issues that we have to deal
658 * with here:
659 *
660 * - We can only cope with one IO space range and up to 3 Memory space
661 * ranges. However, some machines (thanks Apple !) tend to split their
662 * space into lots of small contiguous ranges. So we have to coalesce.
663 *
664 * - We can only cope with all memory ranges having the same offset
665 * between CPU addresses and PCI addresses. Unfortunately, some bridges
666 * are setup for a large 1:1 mapping along with a small "window" which
667 * maps PCI address 0 to some arbitrary high address of the CPU space in
668 * order to give access to the ISA memory hole.
669 * The way out of here that I've chosen for now is to always set the
670 * offset based on the first resource found, then override it if we
671 * have a different offset and the previous was set by an ISA hole.
672 *
673 * - Some busses have IO space not starting at 0, which causes trouble with
674 * the way we do our IO resource renumbering. The code somewhat deals with
675 * it for 64 bits but I would expect problems on 32 bits.
676 *
677 * - Some 32 bits platforms such as 4xx can have physical space larger than
678 * 32 bits so we need to use 64 bits values for the parsing
679 */
680void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
681 struct device_node *dev,
682 int primary)
683{
684 const u32 *ranges;
685 int rlen;
686 int pna = of_n_addr_cells(dev);
687 int np = pna + 5;
688 int memno = 0, isa_hole = -1;
689 u32 pci_space;
690 unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
691 unsigned long long isa_mb = 0;
692 struct resource *res;
693
694 printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
695 dev->full_name, primary ? "(primary)" : "");
696
697 /* Get ranges property */
698 ranges = of_get_property(dev, "ranges", &rlen);
699 if (ranges == NULL)
700 return;
701
702 /* Parse it */
703 while ((rlen -= np * 4) >= 0) {
704 /* Read next ranges element */
705 pci_space = ranges[0];
706 pci_addr = of_read_number(ranges + 1, 2);
707 cpu_addr = of_translate_address(dev, ranges + 3);
708 size = of_read_number(ranges + pna + 3, 2);
709 ranges += np;
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100710
711 /* If we failed translation or got a zero-sized region
712 * (some FW try to feed us with non sensical zero sized regions
713 * such as power3 which look like some kind of attempt at exposing
714 * the VGA memory hole)
715 */
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100716 if (cpu_addr == OF_BAD_ADDR || size == 0)
717 continue;
718
719 /* Now consume following elements while they are contiguous */
720 for (; rlen >= np * sizeof(u32);
721 ranges += np, rlen -= np * 4) {
722 if (ranges[0] != pci_space)
723 break;
724 pci_next = of_read_number(ranges + 1, 2);
725 cpu_next = of_translate_address(dev, ranges + 3);
726 if (pci_next != pci_addr + size ||
727 cpu_next != cpu_addr + size)
728 break;
729 size += of_read_number(ranges + pna + 3, 2);
730 }
731
732 /* Act based on address space type */
733 res = NULL;
734 switch ((pci_space >> 24) & 0x3) {
735 case 1: /* PCI IO space */
736 printk(KERN_INFO
737 " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
738 cpu_addr, cpu_addr + size - 1, pci_addr);
739
740 /* We support only one IO range */
741 if (hose->pci_io_size) {
742 printk(KERN_INFO
743 " \\--> Skipped (too many) !\n");
744 continue;
745 }
746#ifdef CONFIG_PPC32
747 /* On 32 bits, limit I/O space to 16MB */
748 if (size > 0x01000000)
749 size = 0x01000000;
750
751 /* 32 bits needs to map IOs here */
752 hose->io_base_virt = ioremap(cpu_addr, size);
753
754 /* Expect trouble if pci_addr is not 0 */
755 if (primary)
756 isa_io_base =
757 (unsigned long)hose->io_base_virt;
758#endif /* CONFIG_PPC32 */
759 /* pci_io_size and io_base_phys always represent IO
760 * space starting at 0 so we factor in pci_addr
761 */
762 hose->pci_io_size = pci_addr + size;
763 hose->io_base_phys = cpu_addr - pci_addr;
764
765 /* Build resource */
766 res = &hose->io_resource;
767 res->flags = IORESOURCE_IO;
768 res->start = pci_addr;
769 break;
770 case 2: /* PCI Memory space */
Benjamin Herrenschmidt67260ac2008-07-17 15:53:31 +1000771 case 3: /* PCI 64 bits Memory space */
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100772 printk(KERN_INFO
773 " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
774 cpu_addr, cpu_addr + size - 1, pci_addr,
775 (pci_space & 0x40000000) ? "Prefetch" : "");
776
777 /* We support only 3 memory ranges */
778 if (memno >= 3) {
779 printk(KERN_INFO
780 " \\--> Skipped (too many) !\n");
781 continue;
782 }
783 /* Handles ISA memory hole space here */
784 if (pci_addr == 0) {
785 isa_mb = cpu_addr;
786 isa_hole = memno;
787 if (primary || isa_mem_base == 0)
788 isa_mem_base = cpu_addr;
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100789 hose->isa_mem_phys = cpu_addr;
790 hose->isa_mem_size = size;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100791 }
792
793 /* We get the PCI/Mem offset from the first range or
794 * the, current one if the offset came from an ISA
795 * hole. If they don't match, bugger.
796 */
797 if (memno == 0 ||
798 (isa_hole >= 0 && pci_addr != 0 &&
799 hose->pci_mem_offset == isa_mb))
800 hose->pci_mem_offset = cpu_addr - pci_addr;
801 else if (pci_addr != 0 &&
802 hose->pci_mem_offset != cpu_addr - pci_addr) {
803 printk(KERN_INFO
804 " \\--> Skipped (offset mismatch) !\n");
805 continue;
806 }
807
808 /* Build resource */
809 res = &hose->mem_resources[memno++];
810 res->flags = IORESOURCE_MEM;
811 if (pci_space & 0x40000000)
812 res->flags |= IORESOURCE_PREFETCH;
813 res->start = cpu_addr;
814 break;
815 }
816 if (res != NULL) {
817 res->name = dev->full_name;
818 res->end = res->start + size - 1;
819 res->parent = NULL;
820 res->sibling = NULL;
821 res->child = NULL;
822 }
823 }
824
Benjamin Herrenschmidt8db13a02008-07-31 15:24:13 +1000825 /* If there's an ISA hole and the pci_mem_offset is -not- matching
826 * the ISA hole offset, then we need to remove the ISA hole from
827 * the resource list for that brige
828 */
829 if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
830 unsigned int next = isa_hole + 1;
831 printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
832 if (next < memno)
833 memmove(&hose->mem_resources[isa_hole],
834 &hose->mem_resources[next],
835 sizeof(struct resource) * (memno - next));
836 hose->mem_resources[--memno].flags = 0;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100837 }
838}
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100839
840/* Decide whether to display the domain number in /proc */
841int pci_proc_domain(struct pci_bus *bus)
842{
843 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt1fd0f522008-10-02 14:12:51 +0000844
Rob Herring0e47ff12011-07-12 09:25:51 -0500845 if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100846 return 0;
Rob Herring0e47ff12011-07-12 09:25:51 -0500847 if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100848 return hose->global_number != 0;
849 return 1;
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100850}
851
Benjamin Herrenschmidtfe2d338c2007-12-20 14:54:50 +1100852void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
853 struct resource *res)
854{
855 resource_size_t offset = 0, mask = (resource_size_t)-1;
856 struct pci_controller *hose = pci_bus_to_host(dev->bus);
857
858 if (!hose)
859 return;
860 if (res->flags & IORESOURCE_IO) {
861 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
862 mask = 0xffffffffu;
863 } else if (res->flags & IORESOURCE_MEM)
864 offset = hose->pci_mem_offset;
865
866 region->start = (res->start - offset) & mask;
867 region->end = (res->end - offset) & mask;
868}
869EXPORT_SYMBOL(pcibios_resource_to_bus);
870
871void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
872 struct pci_bus_region *region)
873{
874 resource_size_t offset = 0, mask = (resource_size_t)-1;
875 struct pci_controller *hose = pci_bus_to_host(dev->bus);
876
877 if (!hose)
878 return;
879 if (res->flags & IORESOURCE_IO) {
880 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
881 mask = 0xffffffffu;
882 } else if (res->flags & IORESOURCE_MEM)
883 offset = hose->pci_mem_offset;
884 res->start = (region->start + offset) & mask;
885 res->end = (region->end + offset) & mask;
886}
887EXPORT_SYMBOL(pcibios_bus_to_resource);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100888
889/* Fixup a bus resource into a linux resource */
890static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
891{
892 struct pci_controller *hose = pci_bus_to_host(dev->bus);
893 resource_size_t offset = 0, mask = (resource_size_t)-1;
894
895 if (res->flags & IORESOURCE_IO) {
896 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
897 mask = 0xffffffffu;
898 } else if (res->flags & IORESOURCE_MEM)
899 offset = hose->pci_mem_offset;
900
901 res->start = (res->start + offset) & mask;
902 res->end = (res->end + offset) & mask;
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100903}
904
905
906/* This header fixup will do the resource fixup for all devices as they are
907 * probed, but not for bridge ranges
908 */
909static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
910{
911 struct pci_controller *hose = pci_bus_to_host(dev->bus);
912 int i;
913
914 if (!hose) {
915 printk(KERN_ERR "No host bridge for PCI dev %s !\n",
916 pci_name(dev));
917 return;
918 }
919 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
920 struct resource *res = dev->resource + i;
921 if (!res->flags)
922 continue;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000923
924 /* If we're going to re-assign everything, we mark all resources
925 * as unset (and 0-base them). In addition, we mark BARs starting
926 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
927 * since in that case, we don't want to re-assign anything
Benjamin Herrenschmidt7f172892008-02-29 14:58:03 +1100928 */
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000929 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
930 (res->start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
931 /* Only print message if not re-assigning */
932 if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
933 pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
934 "is unassigned\n",
935 pci_name(dev), i,
936 (unsigned long long)res->start,
937 (unsigned long long)res->end,
938 (unsigned int)res->flags);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100939 res->end -= res->start;
940 res->start = 0;
941 res->flags |= IORESOURCE_UNSET;
942 continue;
943 }
944
945 pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
946 pci_name(dev), i,
947 (unsigned long long)res->start,\
948 (unsigned long long)res->end,
949 (unsigned int)res->flags);
950
951 fixup_resource(res, dev);
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000952
953 pr_debug("PCI:%s %016llx-%016llx\n",
954 pci_name(dev),
955 (unsigned long long)res->start,
956 (unsigned long long)res->end);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100957 }
958
959 /* Call machine specific resource fixup */
960 if (ppc_md.pcibios_fixup_resources)
961 ppc_md.pcibios_fixup_resources(dev);
962}
963DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
964
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000965/* This function tries to figure out if a bridge resource has been initialized
966 * by the firmware or not. It doesn't have to be absolutely bullet proof, but
967 * things go more smoothly when it gets it right. It should covers cases such
968 * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
969 */
970static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
971 struct resource *res)
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100972{
Benjamin Herrenschmidtbe8cbcd2007-12-20 14:55:04 +1100973 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100974 struct pci_dev *dev = bus->self;
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000975 resource_size_t offset;
976 u16 command;
977 int i;
978
979 /* We don't do anything if PCI_PROBE_ONLY is set */
Rob Herring0e47ff12011-07-12 09:25:51 -0500980 if (pci_has_flag(PCI_PROBE_ONLY))
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000981 return 0;
982
983 /* Job is a bit different between memory and IO */
984 if (res->flags & IORESOURCE_MEM) {
985 /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
986 * initialized by somebody
987 */
988 if (res->start != hose->pci_mem_offset)
989 return 0;
990
991 /* The BAR is 0, let's check if memory decoding is enabled on
992 * the bridge. If not, we consider it unassigned
993 */
994 pci_read_config_word(dev, PCI_COMMAND, &command);
995 if ((command & PCI_COMMAND_MEMORY) == 0)
996 return 1;
997
998 /* Memory decoding is enabled and the BAR is 0. If any of the bridge
999 * resources covers that starting address (0 then it's good enough for
1000 * us for memory
1001 */
1002 for (i = 0; i < 3; i++) {
1003 if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
1004 hose->mem_resources[i].start == hose->pci_mem_offset)
1005 return 0;
1006 }
1007
1008 /* Well, it starts at 0 and we know it will collide so we may as
1009 * well consider it as unassigned. That covers the Apple case.
1010 */
1011 return 1;
1012 } else {
1013 /* If the BAR is non-0, then we consider it assigned */
1014 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1015 if (((res->start - offset) & 0xfffffffful) != 0)
1016 return 0;
1017
1018 /* Here, we are a bit different than memory as typically IO space
1019 * starting at low addresses -is- valid. What we do instead if that
1020 * we consider as unassigned anything that doesn't have IO enabled
1021 * in the PCI command register, and that's it.
1022 */
1023 pci_read_config_word(dev, PCI_COMMAND, &command);
1024 if (command & PCI_COMMAND_IO)
1025 return 0;
1026
1027 /* It's starting at 0 and IO is disabled in the bridge, consider
1028 * it unassigned
1029 */
1030 return 1;
1031 }
1032}
1033
1034/* Fixup resources of a PCI<->PCI bridge */
1035static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
1036{
1037 struct resource *res;
1038 int i;
1039
1040 struct pci_dev *dev = bus->self;
1041
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001042 pci_bus_for_each_resource(bus, res, i) {
1043 if (!res || !res->flags)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +00001044 continue;
1045 if (i >= 3 && bus->self->transparent)
1046 continue;
1047
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001048 /* If we are going to re-assign everything, mark the resource
1049 * as unset and move it down to 0
1050 */
1051 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
1052 res->flags |= IORESOURCE_UNSET;
1053 res->end -= res->start;
1054 res->start = 0;
1055 continue;
1056 }
1057
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +00001058 pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
1059 pci_name(dev), i,
1060 (unsigned long long)res->start,\
1061 (unsigned long long)res->end,
1062 (unsigned int)res->flags);
1063
1064 /* Perform fixup */
1065 fixup_resource(res, dev);
1066
1067 /* Try to detect uninitialized P2P bridge resources,
1068 * and clear them out so they get re-assigned later
1069 */
1070 if (pcibios_uninitialized_bridge_resource(bus, res)) {
1071 res->flags = 0;
1072 pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
1073 } else {
1074
1075 pr_debug("PCI:%s %016llx-%016llx\n",
1076 pci_name(dev),
1077 (unsigned long long)res->start,
1078 (unsigned long long)res->end);
1079 }
1080 }
1081}
1082
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +00001083void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
1084{
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001085 /* Fix up the bus resources for P2P bridges */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +00001086 if (bus->self != NULL)
1087 pcibios_fixup_bridge(bus);
1088
1089 /* Platform specific bus fixups. This is currently only used
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001090 * by fsl_pci and I'm hoping to get rid of it at some point
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +00001091 */
1092 if (ppc_md.pcibios_fixup_bus)
1093 ppc_md.pcibios_fixup_bus(bus);
1094
1095 /* Setup bus DMA mappings */
1096 if (ppc_md.pci_dma_bus_setup)
1097 ppc_md.pci_dma_bus_setup(bus);
1098}
1099
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001100void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
1101{
1102 struct pci_dev *dev;
1103
1104 pr_debug("PCI: Fixup bus devices %d (%s)\n",
1105 bus->number, bus->self ? pci_name(bus->self) : "PHB");
1106
1107 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11001108 /* Cardbus can call us to add new devices to a bus, so ignore
1109 * those who are already fully discovered
1110 */
1111 if (dev->is_added)
1112 continue;
1113
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001114 /* Fixup NUMA node as it may not be setup yet by the generic
1115 * code and is needed by the DMA init
1116 */
1117 set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
1118
1119 /* Hook up default DMA ops */
Nishanth Aravamudanbc0df9e2010-09-15 08:05:50 +00001120 set_dma_ops(&dev->dev, pci_dma_ops);
Becky Bruce738ef422009-09-21 08:26:35 +00001121 set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001122
1123 /* Additional platform DMA/iommu setup */
1124 if (ppc_md.pci_dma_dev_setup)
1125 ppc_md.pci_dma_dev_setup(dev);
1126
1127 /* Read default IRQs and fixup if necessary */
1128 pci_read_irq_line(dev);
1129 if (ppc_md.pci_irq_fixup)
1130 ppc_md.pci_irq_fixup(dev);
1131 }
1132}
1133
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +11001134void __devinit pcibios_fixup_bus(struct pci_bus *bus)
1135{
1136 /* When called from the generic PCI probe, read PCI<->PCI bridge
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001137 * bases. This is -not- called when generating the PCI tree from
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +00001138 * the OF device-tree.
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +11001139 */
1140 if (bus->self != NULL)
1141 pci_read_bridge_bases(bus);
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +00001142
1143 /* Now fixup the bus bus */
1144 pcibios_setup_bus_self(bus);
1145
1146 /* Now fixup devices on that bus */
1147 pcibios_setup_bus_devices(bus);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +11001148}
1149EXPORT_SYMBOL(pcibios_fixup_bus);
1150
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11001151void __devinit pci_fixup_cardbus(struct pci_bus *bus)
1152{
1153 /* Now fixup devices on that bus */
1154 pcibios_setup_bus_devices(bus);
1155}
1156
1157
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001158static int skip_isa_ioresource_align(struct pci_dev *dev)
1159{
Rob Herring0e47ff12011-07-12 09:25:51 -05001160 if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001161 !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
1162 return 1;
1163 return 0;
1164}
1165
1166/*
1167 * We need to avoid collisions with `mirrored' VGA ports
1168 * and other strange ISA hardware, so we always want the
1169 * addresses to be allocated in the 0x000-0x0ff region
1170 * modulo 0x400.
1171 *
1172 * Why? Because some silly external IO cards only decode
1173 * the low 10 bits of the IO address. The 0x00-0xff region
1174 * is reserved for motherboard devices that decode all 16
1175 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
1176 * but we want to try to avoid allocating at 0x2900-0x2bff
1177 * which might have be mirrored at 0x0100-0x03ff..
1178 */
Dominik Brodowski3b7a17f2010-01-01 17:40:50 +01001179resource_size_t pcibios_align_resource(void *data, const struct resource *res,
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001180 resource_size_t size, resource_size_t align)
1181{
1182 struct pci_dev *dev = data;
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001183 resource_size_t start = res->start;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001184
1185 if (res->flags & IORESOURCE_IO) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001186 if (skip_isa_ioresource_align(dev))
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001187 return start;
1188 if (start & 0x300)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001189 start = (start + 0x3ff) & ~0x3ff;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001190 }
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001191
1192 return start;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001193}
1194EXPORT_SYMBOL(pcibios_align_resource);
1195
1196/*
1197 * Reparent resource children of pr that conflict with res
1198 * under res, and make res replace those children.
1199 */
Heiko Schocher0f6023d2009-09-24 02:45:14 +00001200static int reparent_resources(struct resource *parent,
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001201 struct resource *res)
1202{
1203 struct resource *p, **pp;
1204 struct resource **firstpp = NULL;
1205
1206 for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
1207 if (p->end < res->start)
1208 continue;
1209 if (res->end < p->start)
1210 break;
1211 if (p->start < res->start || p->end > res->end)
1212 return -1; /* not completely contained */
1213 if (firstpp == NULL)
1214 firstpp = pp;
1215 }
1216 if (firstpp == NULL)
1217 return -1; /* didn't find any conflicting entries? */
1218 res->parent = parent;
1219 res->child = *firstpp;
1220 res->sibling = *pp;
1221 *firstpp = res;
1222 *pp = NULL;
1223 for (p = res->child; p != NULL; p = p->sibling) {
1224 p->parent = res;
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +00001225 pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
1226 p->name,
1227 (unsigned long long)p->start,
1228 (unsigned long long)p->end, res->name);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001229 }
1230 return 0;
1231}
1232
1233/*
1234 * Handle resources of PCI devices. If the world were perfect, we could
1235 * just allocate all the resource regions and do nothing more. It isn't.
1236 * On the other hand, we cannot just re-allocate all devices, as it would
1237 * require us to know lots of host bridge internals. So we attempt to
1238 * keep as much of the original configuration as possible, but tweak it
1239 * when it's found to be wrong.
1240 *
1241 * Known BIOS problems we have to work around:
1242 * - I/O or memory regions not configured
1243 * - regions configured, but not enabled in the command register
1244 * - bogus I/O addresses above 64K used
1245 * - expansion ROMs left enabled (this may sound harmless, but given
1246 * the fact the PCI specs explicitly allow address decoders to be
1247 * shared between expansion ROMs and other resource regions, it's
1248 * at least dangerous)
1249 *
1250 * Our solution:
1251 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
1252 * This gives us fixed barriers on where we can allocate.
1253 * (2) Allocate resources for all enabled devices. If there is
1254 * a collision, just mark the resource as unallocated. Also
1255 * disable expansion ROMs during this step.
1256 * (3) Try to allocate resources for disabled devices. If the
1257 * resources were assigned correctly, everything goes well,
1258 * if they weren't, they won't disturb allocation of other
1259 * resources.
1260 * (4) Assign new addresses to resources which were either
1261 * not configured at all or misconfigured. If explicitly
1262 * requested by the user, configure expansion ROM address
1263 * as well.
1264 */
1265
Nathan Fontenote90a1312008-10-27 19:48:17 +00001266void pcibios_allocate_bus_resources(struct pci_bus *bus)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001267{
Nathan Fontenote90a1312008-10-27 19:48:17 +00001268 struct pci_bus *b;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001269 int i;
1270 struct resource *res, *pr;
1271
Benjamin Herrenschmidtb5ae5f92008-10-27 19:48:44 +00001272 pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1273 pci_domain_nr(bus), bus->number);
1274
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001275 pci_bus_for_each_resource(bus, res, i) {
1276 if (!res || !res->flags || res->start > res->end || res->parent)
Nathan Fontenote90a1312008-10-27 19:48:17 +00001277 continue;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001278
1279 /* If the resource was left unset at this point, we clear it */
1280 if (res->flags & IORESOURCE_UNSET)
1281 goto clear_resource;
1282
Nathan Fontenote90a1312008-10-27 19:48:17 +00001283 if (bus->parent == NULL)
1284 pr = (res->flags & IORESOURCE_IO) ?
1285 &ioport_resource : &iomem_resource;
1286 else {
Nathan Fontenote90a1312008-10-27 19:48:17 +00001287 pr = pci_find_parent_resource(bus->self, res);
1288 if (pr == res) {
1289 /* this happens when the generic PCI
1290 * code (wrongly) decides that this
1291 * bridge is transparent -- paulus
1292 */
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001293 continue;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001294 }
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001295 }
Nathan Fontenote90a1312008-10-27 19:48:17 +00001296
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +00001297 pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
1298 "[0x%x], parent %p (%s)\n",
1299 bus->self ? pci_name(bus->self) : "PHB",
1300 bus->number, i,
1301 (unsigned long long)res->start,
1302 (unsigned long long)res->end,
1303 (unsigned int)res->flags,
1304 pr, (pr && pr->name) ? pr->name : "nil");
Nathan Fontenote90a1312008-10-27 19:48:17 +00001305
1306 if (pr && !(pr->flags & IORESOURCE_UNSET)) {
1307 if (request_resource(pr, res) == 0)
1308 continue;
1309 /*
1310 * Must be a conflict with an existing entry.
1311 * Move that entry (or entries) under the
1312 * bridge resource and try again.
1313 */
1314 if (reparent_resources(pr, res) == 0)
1315 continue;
1316 }
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001317 pr_warning("PCI: Cannot allocate resource region "
1318 "%d of PCI bridge %d, will remap\n", i, bus->number);
1319 clear_resource:
Yinghai Lu837c4ef2010-06-03 13:43:03 -07001320 res->start = res->end = 0;
Nathan Fontenote90a1312008-10-27 19:48:17 +00001321 res->flags = 0;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001322 }
Nathan Fontenote90a1312008-10-27 19:48:17 +00001323
1324 list_for_each_entry(b, &bus->children, node)
1325 pcibios_allocate_bus_resources(b);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001326}
1327
Paul Mackerras533b1922007-12-31 10:04:15 +11001328static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001329{
1330 struct resource *pr, *r = &dev->resource[idx];
1331
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +00001332 pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
1333 pci_name(dev), idx,
1334 (unsigned long long)r->start,
1335 (unsigned long long)r->end,
1336 (unsigned int)r->flags);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001337
1338 pr = pci_find_parent_resource(dev, r);
1339 if (!pr || (pr->flags & IORESOURCE_UNSET) ||
1340 request_resource(pr, r) < 0) {
1341 printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
1342 " of device %s, will remap\n", idx, pci_name(dev));
1343 if (pr)
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +00001344 pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
1345 pr,
1346 (unsigned long long)pr->start,
1347 (unsigned long long)pr->end,
1348 (unsigned int)pr->flags);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001349 /* We'll assign a new address later */
1350 r->flags |= IORESOURCE_UNSET;
1351 r->end -= r->start;
1352 r->start = 0;
1353 }
1354}
1355
1356static void __init pcibios_allocate_resources(int pass)
1357{
1358 struct pci_dev *dev = NULL;
1359 int idx, disabled;
1360 u16 command;
1361 struct resource *r;
1362
1363 for_each_pci_dev(dev) {
1364 pci_read_config_word(dev, PCI_COMMAND, &command);
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001365 for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001366 r = &dev->resource[idx];
1367 if (r->parent) /* Already allocated */
1368 continue;
1369 if (!r->flags || (r->flags & IORESOURCE_UNSET))
1370 continue; /* Not assigned at all */
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001371 /* We only allocate ROMs on pass 1 just in case they
1372 * have been screwed up by firmware
1373 */
1374 if (idx == PCI_ROM_RESOURCE )
1375 disabled = 1;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001376 if (r->flags & IORESOURCE_IO)
1377 disabled = !(command & PCI_COMMAND_IO);
1378 else
1379 disabled = !(command & PCI_COMMAND_MEMORY);
Paul Mackerras533b1922007-12-31 10:04:15 +11001380 if (pass == disabled)
1381 alloc_resource(dev, idx);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001382 }
1383 if (pass)
1384 continue;
1385 r = &dev->resource[PCI_ROM_RESOURCE];
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001386 if (r->flags) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001387 /* Turn the ROM off, leave the resource region,
1388 * but keep it unregistered.
1389 */
1390 u32 reg;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001391 pci_read_config_dword(dev, dev->rom_base_reg, &reg);
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001392 if (reg & PCI_ROM_ADDRESS_ENABLE) {
1393 pr_debug("PCI: Switching off ROM of %s\n",
1394 pci_name(dev));
1395 r->flags &= ~IORESOURCE_ROM_ENABLE;
1396 pci_write_config_dword(dev, dev->rom_base_reg,
1397 reg & ~PCI_ROM_ADDRESS_ENABLE);
1398 }
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001399 }
1400 }
1401}
1402
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001403static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1404{
1405 struct pci_controller *hose = pci_bus_to_host(bus);
1406 resource_size_t offset;
1407 struct resource *res, *pres;
1408 int i;
1409
1410 pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1411
1412 /* Check for IO */
1413 if (!(hose->io_resource.flags & IORESOURCE_IO))
1414 goto no_io;
1415 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1416 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1417 BUG_ON(res == NULL);
1418 res->name = "Legacy IO";
1419 res->flags = IORESOURCE_IO;
1420 res->start = offset;
1421 res->end = (offset + 0xfff) & 0xfffffffful;
1422 pr_debug("Candidate legacy IO: %pR\n", res);
1423 if (request_resource(&hose->io_resource, res)) {
1424 printk(KERN_DEBUG
1425 "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1426 pci_domain_nr(bus), bus->number, res);
1427 kfree(res);
1428 }
1429
1430 no_io:
1431 /* Check for memory */
1432 offset = hose->pci_mem_offset;
1433 pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
1434 for (i = 0; i < 3; i++) {
1435 pres = &hose->mem_resources[i];
1436 if (!(pres->flags & IORESOURCE_MEM))
1437 continue;
1438 pr_debug("hose mem res: %pR\n", pres);
1439 if ((pres->start - offset) <= 0xa0000 &&
1440 (pres->end - offset) >= 0xbffff)
1441 break;
1442 }
1443 if (i >= 3)
1444 return;
1445 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1446 BUG_ON(res == NULL);
1447 res->name = "Legacy VGA memory";
1448 res->flags = IORESOURCE_MEM;
1449 res->start = 0xa0000 + offset;
1450 res->end = 0xbffff + offset;
1451 pr_debug("Candidate VGA memory: %pR\n", res);
1452 if (request_resource(pres, res)) {
1453 printk(KERN_DEBUG
1454 "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1455 pci_domain_nr(bus), bus->number, res);
1456 kfree(res);
1457 }
1458}
1459
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001460void __init pcibios_resource_survey(void)
1461{
Nathan Fontenote90a1312008-10-27 19:48:17 +00001462 struct pci_bus *b;
1463
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001464 /* Allocate and assign resources */
Nathan Fontenote90a1312008-10-27 19:48:17 +00001465 list_for_each_entry(b, &pci_root_buses, node)
1466 pcibios_allocate_bus_resources(b);
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001467 pcibios_allocate_resources(0);
1468 pcibios_allocate_resources(1);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001469
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001470 /* Before we start assigning unassigned resource, we try to reserve
1471 * the low IO area and the VGA memory area if they intersect the
1472 * bus available resources to avoid allocating things on top of them
1473 */
Rob Herring0e47ff12011-07-12 09:25:51 -05001474 if (!pci_has_flag(PCI_PROBE_ONLY)) {
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001475 list_for_each_entry(b, &pci_root_buses, node)
1476 pcibios_reserve_legacy_regions(b);
1477 }
1478
1479 /* Now, if the platform didn't decide to blindly trust the firmware,
1480 * we proceed to assigning things that were left unassigned
1481 */
Rob Herring0e47ff12011-07-12 09:25:51 -05001482 if (!pci_has_flag(PCI_PROBE_ONLY)) {
Wolfram Sanga77acda2009-03-09 06:39:01 +00001483 pr_debug("PCI: Assigning unassigned resources...\n");
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001484 pci_assign_unassigned_resources();
1485 }
1486
1487 /* Call machine dependent fixup */
1488 if (ppc_md.pcibios_fixup)
1489 ppc_md.pcibios_fixup();
1490}
1491
1492#ifdef CONFIG_HOTPLUG
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +00001493
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001494/* This is used by the PCI hotplug driver to allocate resource
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001495 * of newly plugged busses. We can try to consolidate with the
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001496 * rest of the code later, for now, keep it as-is as our main
1497 * resource allocation function doesn't deal with sub-trees yet.
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001498 */
Stephen Rothwellbaf75b02009-06-01 14:53:53 +00001499void pcibios_claim_one_bus(struct pci_bus *bus)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001500{
1501 struct pci_dev *dev;
1502 struct pci_bus *child_bus;
1503
1504 list_for_each_entry(dev, &bus->devices, bus_list) {
1505 int i;
1506
1507 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1508 struct resource *r = &dev->resource[i];
1509
1510 if (r->parent || !r->start || !r->flags)
1511 continue;
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001512
1513 pr_debug("PCI: Claiming %s: "
1514 "Resource %d: %016llx..%016llx [%x]\n",
1515 pci_name(dev), i,
1516 (unsigned long long)r->start,
1517 (unsigned long long)r->end,
1518 (unsigned int)r->flags);
1519
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001520 pci_claim_resource(dev, i);
1521 }
1522 }
1523
1524 list_for_each_entry(child_bus, &bus->children, node)
1525 pcibios_claim_one_bus(child_bus);
1526}
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001527
1528
1529/* pcibios_finish_adding_to_bus
1530 *
1531 * This is to be called by the hotplug code after devices have been
1532 * added to a bus, this include calling it for a PHB that is just
1533 * being added
1534 */
1535void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1536{
1537 pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1538 pci_domain_nr(bus), bus->number);
1539
1540 /* Allocate bus and devices resources */
1541 pcibios_allocate_bus_resources(bus);
1542 pcibios_claim_one_bus(bus);
1543
1544 /* Add new devices to global lists. Register in proc, sysfs. */
1545 pci_bus_add_devices(bus);
1546
1547 /* Fixup EEH */
1548 eeh_add_device_tree_late(bus);
1549}
1550EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1551
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001552#endif /* CONFIG_HOTPLUG */
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001553
1554int pcibios_enable_device(struct pci_dev *dev, int mask)
1555{
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001556 if (ppc_md.pcibios_enable_device_hook)
1557 if (ppc_md.pcibios_enable_device_hook(dev))
1558 return -EINVAL;
1559
Bjorn Helgaas7cfb5f92008-03-04 11:56:56 -07001560 return pci_enable_resources(dev, mask);
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001561}
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001562
1563void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
1564{
1565 struct pci_bus *bus = hose->bus;
1566 struct resource *res;
1567 int i;
1568
1569 /* Hookup PHB IO resource */
1570 bus->resource[0] = res = &hose->io_resource;
1571
1572 if (!res->flags) {
1573 printk(KERN_WARNING "PCI: I/O resource not set for host"
1574 " bridge %s (domain %d)\n",
1575 hose->dn->full_name, hose->global_number);
1576#ifdef CONFIG_PPC32
1577 /* Workaround for lack of IO resource only on 32-bit */
1578 res->start = (unsigned long)hose->io_base_virt - isa_io_base;
1579 res->end = res->start + IO_SPACE_LIMIT;
1580 res->flags = IORESOURCE_IO;
1581#endif /* CONFIG_PPC32 */
1582 }
1583
1584 pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
1585 (unsigned long long)res->start,
1586 (unsigned long long)res->end,
1587 (unsigned long)res->flags);
1588
1589 /* Hookup PHB Memory resources */
1590 for (i = 0; i < 3; ++i) {
1591 res = &hose->mem_resources[i];
1592 if (!res->flags) {
1593 if (i > 0)
1594 continue;
1595 printk(KERN_ERR "PCI: Memory resource 0 not set for "
1596 "host bridge %s (domain %d)\n",
1597 hose->dn->full_name, hose->global_number);
1598#ifdef CONFIG_PPC32
1599 /* Workaround for lack of MEM resource only on 32-bit */
1600 res->start = hose->pci_mem_offset;
1601 res->end = (resource_size_t)-1LL;
1602 res->flags = IORESOURCE_MEM;
1603#endif /* CONFIG_PPC32 */
1604 }
1605 bus->resource[i+1] = res;
1606
1607 pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
1608 (unsigned long long)res->start,
1609 (unsigned long long)res->end,
1610 (unsigned long)res->flags);
1611 }
1612
1613 pr_debug("PCI: PHB MEM offset = %016llx\n",
1614 (unsigned long long)hose->pci_mem_offset);
1615 pr_debug("PCI: PHB IO offset = %08lx\n",
1616 (unsigned long)hose->io_base_virt - _IO_BASE);
1617
1618}
Kumar Gala89c2dd62009-08-25 16:20:45 +00001619
1620/*
1621 * Null PCI config access functions, for the case when we can't
1622 * find a hose.
1623 */
1624#define NULL_PCI_OP(rw, size, type) \
1625static int \
1626null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
1627{ \
1628 return PCIBIOS_DEVICE_NOT_FOUND; \
1629}
1630
1631static int
1632null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
1633 int len, u32 *val)
1634{
1635 return PCIBIOS_DEVICE_NOT_FOUND;
1636}
1637
1638static int
1639null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
1640 int len, u32 val)
1641{
1642 return PCIBIOS_DEVICE_NOT_FOUND;
1643}
1644
1645static struct pci_ops null_pci_ops =
1646{
1647 .read = null_read_config,
1648 .write = null_write_config,
1649};
1650
1651/*
1652 * These functions are used early on before PCI scanning is done
1653 * and all of the pci_dev and pci_bus structures have been created.
1654 */
1655static struct pci_bus *
1656fake_pci_bus(struct pci_controller *hose, int busnr)
1657{
1658 static struct pci_bus bus;
1659
1660 if (hose == 0) {
1661 printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
1662 }
1663 bus.number = busnr;
1664 bus.sysdata = hose;
1665 bus.ops = hose? hose->ops: &null_pci_ops;
1666 return &bus;
1667}
1668
1669#define EARLY_PCI_OP(rw, size, type) \
1670int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
1671 int devfn, int offset, type value) \
1672{ \
1673 return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
1674 devfn, offset, value); \
1675}
1676
1677EARLY_PCI_OP(read, byte, u8 *)
1678EARLY_PCI_OP(read, word, u16 *)
1679EARLY_PCI_OP(read, dword, u32 *)
1680EARLY_PCI_OP(write, byte, u8)
1681EARLY_PCI_OP(write, word, u16)
1682EARLY_PCI_OP(write, dword, u32)
1683
1684extern int pci_bus_find_capability (struct pci_bus *bus, unsigned int devfn, int cap);
1685int early_find_capability(struct pci_controller *hose, int bus, int devfn,
1686 int cap)
1687{
1688 return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
1689}
Grant Likely0ed2c7222009-08-28 08:58:16 +00001690
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001691struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
1692{
1693 struct pci_controller *hose = bus->sysdata;
1694
1695 return of_node_get(hose->dn);
1696}
1697
Grant Likely0ed2c7222009-08-28 08:58:16 +00001698/**
1699 * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
1700 * @hose: Pointer to the PCI host controller instance structure
Grant Likely0ed2c7222009-08-28 08:58:16 +00001701 */
Grant Likelyb5d937d2011-02-04 11:24:11 -07001702void __devinit pcibios_scan_phb(struct pci_controller *hose)
Grant Likely0ed2c7222009-08-28 08:58:16 +00001703{
1704 struct pci_bus *bus;
1705 struct device_node *node = hose->dn;
1706 int mode;
1707
1708 pr_debug("PCI: Scanning PHB %s\n",
1709 node ? node->full_name : "<NO NAME>");
1710
1711 /* Create an empty bus for the toplevel */
Grant Likelyb5d937d2011-02-04 11:24:11 -07001712 bus = pci_create_bus(hose->parent, hose->first_busno, hose->ops, hose);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001713 if (bus == NULL) {
1714 pr_err("Failed to create bus for PCI domain %04x\n",
1715 hose->global_number);
1716 return;
1717 }
1718 bus->secondary = hose->first_busno;
1719 hose->bus = bus;
1720
1721 /* Get some IO space for the new PHB */
1722 pcibios_setup_phb_io_space(hose);
1723
1724 /* Wire up PHB bus resources */
1725 pcibios_setup_phb_resources(hose);
1726
1727 /* Get probe mode and perform scan */
1728 mode = PCI_PROBE_NORMAL;
1729 if (node && ppc_md.pci_probe_mode)
1730 mode = ppc_md.pci_probe_mode(bus);
1731 pr_debug(" probe mode: %d\n", mode);
1732 if (mode == PCI_PROBE_DEVTREE) {
1733 bus->subordinate = hose->last_busno;
1734 of_scan_bus(node, bus);
1735 }
1736
1737 if (mode == PCI_PROBE_NORMAL)
1738 hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001739
Benjamin Herrenschmidt491b98c2011-11-06 18:55:57 +00001740 /* Platform gets a chance to do some global fixups before
1741 * we proceed to resource allocation
1742 */
1743 if (ppc_md.pcibios_fixup_phb)
1744 ppc_md.pcibios_fixup_phb(hose);
1745
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001746 /* Configure PCI Express settings */
Benjamin Herrenschmidtbb36c442011-09-26 14:22:39 +10001747 if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001748 struct pci_bus *child;
1749 list_for_each_entry(child, &bus->children, node) {
1750 struct pci_dev *self = child->self;
1751 if (!self)
1752 continue;
1753 pcie_bus_configure_settings(child, self->pcie_mpss);
1754 }
1755 }
Grant Likely0ed2c7222009-08-28 08:58:16 +00001756}
Kumar Galac0654882011-05-19 22:26:18 -05001757
1758static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1759{
1760 int i, class = dev->class >> 8;
Jason Jin05737c72011-10-28 16:08:00 +08001761 /* When configured as agent, programing interface = 1 */
1762 int prog_if = dev->class & 0xf;
Kumar Galac0654882011-05-19 22:26:18 -05001763
1764 if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1765 class == PCI_CLASS_BRIDGE_OTHER) &&
1766 (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
Jason Jin05737c72011-10-28 16:08:00 +08001767 (prog_if == 0) &&
Kumar Galac0654882011-05-19 22:26:18 -05001768 (dev->bus->parent == NULL)) {
1769 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1770 dev->resource[i].start = 0;
1771 dev->resource[i].end = 0;
1772 dev->resource[i].flags = 0;
1773 }
1774 }
1775}
1776DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1777DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);